xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-merrifield.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Intel Merrifield SoC GPIO driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2016 Intel Corporation.
6*4882a593Smuzhiyun  * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/gpio/driver.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define GCCR		0x000	/* controller configuration */
19*4882a593Smuzhiyun #define GPLR		0x004	/* pin level r/o */
20*4882a593Smuzhiyun #define GPDR		0x01c	/* pin direction */
21*4882a593Smuzhiyun #define GPSR		0x034	/* pin set w/o */
22*4882a593Smuzhiyun #define GPCR		0x04c	/* pin clear w/o */
23*4882a593Smuzhiyun #define GRER		0x064	/* rising edge detect */
24*4882a593Smuzhiyun #define GFER		0x07c	/* falling edge detect */
25*4882a593Smuzhiyun #define GFBR		0x094	/* glitch filter bypass */
26*4882a593Smuzhiyun #define GIMR		0x0ac	/* interrupt mask */
27*4882a593Smuzhiyun #define GISR		0x0c4	/* interrupt source */
28*4882a593Smuzhiyun #define GITR		0x300	/* input type */
29*4882a593Smuzhiyun #define GLPR		0x318	/* level input polarity */
30*4882a593Smuzhiyun #define GWMR		0x400	/* wake mask */
31*4882a593Smuzhiyun #define GWSR		0x418	/* wake source */
32*4882a593Smuzhiyun #define GSIR		0xc00	/* secure input */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Intel Merrifield has 192 GPIO pins */
35*4882a593Smuzhiyun #define MRFLD_NGPIO	192
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun struct mrfld_gpio_pinrange {
38*4882a593Smuzhiyun 	unsigned int gpio_base;
39*4882a593Smuzhiyun 	unsigned int pin_base;
40*4882a593Smuzhiyun 	unsigned int npins;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define GPIO_PINRANGE(gstart, gend, pstart)		\
44*4882a593Smuzhiyun 	{						\
45*4882a593Smuzhiyun 		.gpio_base = (gstart),			\
46*4882a593Smuzhiyun 		.pin_base = (pstart),			\
47*4882a593Smuzhiyun 		.npins = (gend) - (gstart) + 1,		\
48*4882a593Smuzhiyun 	}
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct mrfld_gpio {
51*4882a593Smuzhiyun 	struct gpio_chip	chip;
52*4882a593Smuzhiyun 	void __iomem		*reg_base;
53*4882a593Smuzhiyun 	raw_spinlock_t		lock;
54*4882a593Smuzhiyun 	struct device		*dev;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const struct mrfld_gpio_pinrange mrfld_gpio_ranges[] = {
58*4882a593Smuzhiyun 	GPIO_PINRANGE(0, 11, 146),
59*4882a593Smuzhiyun 	GPIO_PINRANGE(12, 13, 144),
60*4882a593Smuzhiyun 	GPIO_PINRANGE(14, 15, 35),
61*4882a593Smuzhiyun 	GPIO_PINRANGE(16, 16, 164),
62*4882a593Smuzhiyun 	GPIO_PINRANGE(17, 18, 105),
63*4882a593Smuzhiyun 	GPIO_PINRANGE(19, 22, 101),
64*4882a593Smuzhiyun 	GPIO_PINRANGE(23, 30, 107),
65*4882a593Smuzhiyun 	GPIO_PINRANGE(32, 43, 67),
66*4882a593Smuzhiyun 	GPIO_PINRANGE(44, 63, 195),
67*4882a593Smuzhiyun 	GPIO_PINRANGE(64, 67, 140),
68*4882a593Smuzhiyun 	GPIO_PINRANGE(68, 69, 165),
69*4882a593Smuzhiyun 	GPIO_PINRANGE(70, 71, 65),
70*4882a593Smuzhiyun 	GPIO_PINRANGE(72, 76, 228),
71*4882a593Smuzhiyun 	GPIO_PINRANGE(77, 86, 37),
72*4882a593Smuzhiyun 	GPIO_PINRANGE(87, 87, 48),
73*4882a593Smuzhiyun 	GPIO_PINRANGE(88, 88, 47),
74*4882a593Smuzhiyun 	GPIO_PINRANGE(89, 96, 49),
75*4882a593Smuzhiyun 	GPIO_PINRANGE(97, 97, 34),
76*4882a593Smuzhiyun 	GPIO_PINRANGE(102, 119, 83),
77*4882a593Smuzhiyun 	GPIO_PINRANGE(120, 123, 79),
78*4882a593Smuzhiyun 	GPIO_PINRANGE(124, 135, 115),
79*4882a593Smuzhiyun 	GPIO_PINRANGE(137, 142, 158),
80*4882a593Smuzhiyun 	GPIO_PINRANGE(154, 163, 24),
81*4882a593Smuzhiyun 	GPIO_PINRANGE(164, 176, 215),
82*4882a593Smuzhiyun 	GPIO_PINRANGE(177, 189, 127),
83*4882a593Smuzhiyun 	GPIO_PINRANGE(190, 191, 178),
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
gpio_reg(struct gpio_chip * chip,unsigned int offset,unsigned int reg_type_offset)86*4882a593Smuzhiyun static void __iomem *gpio_reg(struct gpio_chip *chip, unsigned int offset,
87*4882a593Smuzhiyun 			      unsigned int reg_type_offset)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	struct mrfld_gpio *priv = gpiochip_get_data(chip);
90*4882a593Smuzhiyun 	u8 reg = offset / 32;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return priv->reg_base + reg_type_offset + reg * 4;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
mrfld_gpio_get(struct gpio_chip * chip,unsigned int offset)95*4882a593Smuzhiyun static int mrfld_gpio_get(struct gpio_chip *chip, unsigned int offset)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	void __iomem *gplr = gpio_reg(chip, offset, GPLR);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	return !!(readl(gplr) & BIT(offset % 32));
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
mrfld_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)102*4882a593Smuzhiyun static void mrfld_gpio_set(struct gpio_chip *chip, unsigned int offset,
103*4882a593Smuzhiyun 			   int value)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct mrfld_gpio *priv = gpiochip_get_data(chip);
106*4882a593Smuzhiyun 	void __iomem *gpsr, *gpcr;
107*4882a593Smuzhiyun 	unsigned long flags;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&priv->lock, flags);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	if (value) {
112*4882a593Smuzhiyun 		gpsr = gpio_reg(chip, offset, GPSR);
113*4882a593Smuzhiyun 		writel(BIT(offset % 32), gpsr);
114*4882a593Smuzhiyun 	} else {
115*4882a593Smuzhiyun 		gpcr = gpio_reg(chip, offset, GPCR);
116*4882a593Smuzhiyun 		writel(BIT(offset % 32), gpcr);
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&priv->lock, flags);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
mrfld_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)122*4882a593Smuzhiyun static int mrfld_gpio_direction_input(struct gpio_chip *chip,
123*4882a593Smuzhiyun 				      unsigned int offset)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	struct mrfld_gpio *priv = gpiochip_get_data(chip);
126*4882a593Smuzhiyun 	void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
127*4882a593Smuzhiyun 	unsigned long flags;
128*4882a593Smuzhiyun 	u32 value;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&priv->lock, flags);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	value = readl(gpdr);
133*4882a593Smuzhiyun 	value &= ~BIT(offset % 32);
134*4882a593Smuzhiyun 	writel(value, gpdr);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&priv->lock, flags);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
mrfld_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)141*4882a593Smuzhiyun static int mrfld_gpio_direction_output(struct gpio_chip *chip,
142*4882a593Smuzhiyun 				       unsigned int offset, int value)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	struct mrfld_gpio *priv = gpiochip_get_data(chip);
145*4882a593Smuzhiyun 	void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
146*4882a593Smuzhiyun 	unsigned long flags;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	mrfld_gpio_set(chip, offset, value);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&priv->lock, flags);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	value = readl(gpdr);
153*4882a593Smuzhiyun 	value |= BIT(offset % 32);
154*4882a593Smuzhiyun 	writel(value, gpdr);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&priv->lock, flags);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
mrfld_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)161*4882a593Smuzhiyun static int mrfld_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (readl(gpdr) & BIT(offset % 32))
166*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_IN;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
mrfld_gpio_set_debounce(struct gpio_chip * chip,unsigned int offset,unsigned int debounce)171*4882a593Smuzhiyun static int mrfld_gpio_set_debounce(struct gpio_chip *chip, unsigned int offset,
172*4882a593Smuzhiyun 				   unsigned int debounce)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	struct mrfld_gpio *priv = gpiochip_get_data(chip);
175*4882a593Smuzhiyun 	void __iomem *gfbr = gpio_reg(chip, offset, GFBR);
176*4882a593Smuzhiyun 	unsigned long flags;
177*4882a593Smuzhiyun 	u32 value;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&priv->lock, flags);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (debounce)
182*4882a593Smuzhiyun 		value = readl(gfbr) & ~BIT(offset % 32);
183*4882a593Smuzhiyun 	else
184*4882a593Smuzhiyun 		value = readl(gfbr) | BIT(offset % 32);
185*4882a593Smuzhiyun 	writel(value, gfbr);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&priv->lock, flags);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
mrfld_gpio_set_config(struct gpio_chip * chip,unsigned int offset,unsigned long config)192*4882a593Smuzhiyun static int mrfld_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
193*4882a593Smuzhiyun 				 unsigned long config)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	u32 debounce;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
198*4882a593Smuzhiyun 		return -ENOTSUPP;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	debounce = pinconf_to_config_argument(config);
201*4882a593Smuzhiyun 	return mrfld_gpio_set_debounce(chip, offset, debounce);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
mrfld_irq_ack(struct irq_data * d)204*4882a593Smuzhiyun static void mrfld_irq_ack(struct irq_data *d)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	struct mrfld_gpio *priv = irq_data_get_irq_chip_data(d);
207*4882a593Smuzhiyun 	u32 gpio = irqd_to_hwirq(d);
208*4882a593Smuzhiyun 	void __iomem *gisr = gpio_reg(&priv->chip, gpio, GISR);
209*4882a593Smuzhiyun 	unsigned long flags;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&priv->lock, flags);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	writel(BIT(gpio % 32), gisr);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&priv->lock, flags);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
mrfld_irq_unmask_mask(struct irq_data * d,bool unmask)218*4882a593Smuzhiyun static void mrfld_irq_unmask_mask(struct irq_data *d, bool unmask)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	struct mrfld_gpio *priv = irq_data_get_irq_chip_data(d);
221*4882a593Smuzhiyun 	u32 gpio = irqd_to_hwirq(d);
222*4882a593Smuzhiyun 	void __iomem *gimr = gpio_reg(&priv->chip, gpio, GIMR);
223*4882a593Smuzhiyun 	unsigned long flags;
224*4882a593Smuzhiyun 	u32 value;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&priv->lock, flags);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	if (unmask)
229*4882a593Smuzhiyun 		value = readl(gimr) | BIT(gpio % 32);
230*4882a593Smuzhiyun 	else
231*4882a593Smuzhiyun 		value = readl(gimr) & ~BIT(gpio % 32);
232*4882a593Smuzhiyun 	writel(value, gimr);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&priv->lock, flags);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
mrfld_irq_mask(struct irq_data * d)237*4882a593Smuzhiyun static void mrfld_irq_mask(struct irq_data *d)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	mrfld_irq_unmask_mask(d, false);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
mrfld_irq_unmask(struct irq_data * d)242*4882a593Smuzhiyun static void mrfld_irq_unmask(struct irq_data *d)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	mrfld_irq_unmask_mask(d, true);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
mrfld_irq_set_type(struct irq_data * d,unsigned int type)247*4882a593Smuzhiyun static int mrfld_irq_set_type(struct irq_data *d, unsigned int type)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
250*4882a593Smuzhiyun 	struct mrfld_gpio *priv = gpiochip_get_data(gc);
251*4882a593Smuzhiyun 	u32 gpio = irqd_to_hwirq(d);
252*4882a593Smuzhiyun 	void __iomem *grer = gpio_reg(&priv->chip, gpio, GRER);
253*4882a593Smuzhiyun 	void __iomem *gfer = gpio_reg(&priv->chip, gpio, GFER);
254*4882a593Smuzhiyun 	void __iomem *gitr = gpio_reg(&priv->chip, gpio, GITR);
255*4882a593Smuzhiyun 	void __iomem *glpr = gpio_reg(&priv->chip, gpio, GLPR);
256*4882a593Smuzhiyun 	unsigned long flags;
257*4882a593Smuzhiyun 	u32 value;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&priv->lock, flags);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_RISING)
262*4882a593Smuzhiyun 		value = readl(grer) | BIT(gpio % 32);
263*4882a593Smuzhiyun 	else
264*4882a593Smuzhiyun 		value = readl(grer) & ~BIT(gpio % 32);
265*4882a593Smuzhiyun 	writel(value, grer);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_FALLING)
268*4882a593Smuzhiyun 		value = readl(gfer) | BIT(gpio % 32);
269*4882a593Smuzhiyun 	else
270*4882a593Smuzhiyun 		value = readl(gfer) & ~BIT(gpio % 32);
271*4882a593Smuzhiyun 	writel(value, gfer);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/*
274*4882a593Smuzhiyun 	 * To prevent glitches from triggering an unintended level interrupt,
275*4882a593Smuzhiyun 	 * configure GLPR register first and then configure GITR.
276*4882a593Smuzhiyun 	 */
277*4882a593Smuzhiyun 	if (type & IRQ_TYPE_LEVEL_LOW)
278*4882a593Smuzhiyun 		value = readl(glpr) | BIT(gpio % 32);
279*4882a593Smuzhiyun 	else
280*4882a593Smuzhiyun 		value = readl(glpr) & ~BIT(gpio % 32);
281*4882a593Smuzhiyun 	writel(value, glpr);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (type & IRQ_TYPE_LEVEL_MASK) {
284*4882a593Smuzhiyun 		value = readl(gitr) | BIT(gpio % 32);
285*4882a593Smuzhiyun 		writel(value, gitr);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_level_irq);
288*4882a593Smuzhiyun 	} else if (type & IRQ_TYPE_EDGE_BOTH) {
289*4882a593Smuzhiyun 		value = readl(gitr) & ~BIT(gpio % 32);
290*4882a593Smuzhiyun 		writel(value, gitr);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&priv->lock, flags);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
mrfld_irq_set_wake(struct irq_data * d,unsigned int on)300*4882a593Smuzhiyun static int mrfld_irq_set_wake(struct irq_data *d, unsigned int on)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
303*4882a593Smuzhiyun 	struct mrfld_gpio *priv = gpiochip_get_data(gc);
304*4882a593Smuzhiyun 	u32 gpio = irqd_to_hwirq(d);
305*4882a593Smuzhiyun 	void __iomem *gwmr = gpio_reg(&priv->chip, gpio, GWMR);
306*4882a593Smuzhiyun 	void __iomem *gwsr = gpio_reg(&priv->chip, gpio, GWSR);
307*4882a593Smuzhiyun 	unsigned long flags;
308*4882a593Smuzhiyun 	u32 value;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&priv->lock, flags);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* Clear the existing wake status */
313*4882a593Smuzhiyun 	writel(BIT(gpio % 32), gwsr);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (on)
316*4882a593Smuzhiyun 		value = readl(gwmr) | BIT(gpio % 32);
317*4882a593Smuzhiyun 	else
318*4882a593Smuzhiyun 		value = readl(gwmr) & ~BIT(gpio % 32);
319*4882a593Smuzhiyun 	writel(value, gwmr);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&priv->lock, flags);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	dev_dbg(priv->dev, "%sable wake for gpio %u\n", on ? "en" : "dis", gpio);
324*4882a593Smuzhiyun 	return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static struct irq_chip mrfld_irqchip = {
328*4882a593Smuzhiyun 	.name		= "gpio-merrifield",
329*4882a593Smuzhiyun 	.irq_ack	= mrfld_irq_ack,
330*4882a593Smuzhiyun 	.irq_mask	= mrfld_irq_mask,
331*4882a593Smuzhiyun 	.irq_unmask	= mrfld_irq_unmask,
332*4882a593Smuzhiyun 	.irq_set_type	= mrfld_irq_set_type,
333*4882a593Smuzhiyun 	.irq_set_wake	= mrfld_irq_set_wake,
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
mrfld_irq_handler(struct irq_desc * desc)336*4882a593Smuzhiyun static void mrfld_irq_handler(struct irq_desc *desc)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
339*4882a593Smuzhiyun 	struct mrfld_gpio *priv = gpiochip_get_data(gc);
340*4882a593Smuzhiyun 	struct irq_chip *irqchip = irq_desc_get_chip(desc);
341*4882a593Smuzhiyun 	unsigned long base, gpio;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	chained_irq_enter(irqchip, desc);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* Check GPIO controller to check which pin triggered the interrupt */
346*4882a593Smuzhiyun 	for (base = 0; base < priv->chip.ngpio; base += 32) {
347*4882a593Smuzhiyun 		void __iomem *gisr = gpio_reg(&priv->chip, base, GISR);
348*4882a593Smuzhiyun 		void __iomem *gimr = gpio_reg(&priv->chip, base, GIMR);
349*4882a593Smuzhiyun 		unsigned long pending, enabled;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		pending = readl(gisr);
352*4882a593Smuzhiyun 		enabled = readl(gimr);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 		/* Only interrupts that are enabled */
355*4882a593Smuzhiyun 		pending &= enabled;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		for_each_set_bit(gpio, &pending, 32) {
358*4882a593Smuzhiyun 			unsigned int irq;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 			irq = irq_find_mapping(gc->irq.domain, base + gpio);
361*4882a593Smuzhiyun 			generic_handle_irq(irq);
362*4882a593Smuzhiyun 		}
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	chained_irq_exit(irqchip, desc);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
mrfld_irq_init_hw(struct gpio_chip * chip)368*4882a593Smuzhiyun static int mrfld_irq_init_hw(struct gpio_chip *chip)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	struct mrfld_gpio *priv = gpiochip_get_data(chip);
371*4882a593Smuzhiyun 	void __iomem *reg;
372*4882a593Smuzhiyun 	unsigned int base;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	for (base = 0; base < priv->chip.ngpio; base += 32) {
375*4882a593Smuzhiyun 		/* Clear the rising-edge detect register */
376*4882a593Smuzhiyun 		reg = gpio_reg(&priv->chip, base, GRER);
377*4882a593Smuzhiyun 		writel(0, reg);
378*4882a593Smuzhiyun 		/* Clear the falling-edge detect register */
379*4882a593Smuzhiyun 		reg = gpio_reg(&priv->chip, base, GFER);
380*4882a593Smuzhiyun 		writel(0, reg);
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	return 0;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
mrfld_gpio_get_pinctrl_dev_name(struct mrfld_gpio * priv)386*4882a593Smuzhiyun static const char *mrfld_gpio_get_pinctrl_dev_name(struct mrfld_gpio *priv)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	struct acpi_device *adev;
389*4882a593Smuzhiyun 	const char *name;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	adev = acpi_dev_get_first_match_dev("INTC1002", NULL, -1);
392*4882a593Smuzhiyun 	if (adev) {
393*4882a593Smuzhiyun 		name = devm_kstrdup(priv->dev, acpi_dev_name(adev), GFP_KERNEL);
394*4882a593Smuzhiyun 		acpi_dev_put(adev);
395*4882a593Smuzhiyun 	} else {
396*4882a593Smuzhiyun 		name = "pinctrl-merrifield";
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	return name;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
mrfld_gpio_add_pin_ranges(struct gpio_chip * chip)402*4882a593Smuzhiyun static int mrfld_gpio_add_pin_ranges(struct gpio_chip *chip)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct mrfld_gpio *priv = gpiochip_get_data(chip);
405*4882a593Smuzhiyun 	const struct mrfld_gpio_pinrange *range;
406*4882a593Smuzhiyun 	const char *pinctrl_dev_name;
407*4882a593Smuzhiyun 	unsigned int i;
408*4882a593Smuzhiyun 	int retval;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	pinctrl_dev_name = mrfld_gpio_get_pinctrl_dev_name(priv);
411*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mrfld_gpio_ranges); i++) {
412*4882a593Smuzhiyun 		range = &mrfld_gpio_ranges[i];
413*4882a593Smuzhiyun 		retval = gpiochip_add_pin_range(&priv->chip, pinctrl_dev_name,
414*4882a593Smuzhiyun 						range->gpio_base,
415*4882a593Smuzhiyun 						range->pin_base,
416*4882a593Smuzhiyun 						range->npins);
417*4882a593Smuzhiyun 		if (retval) {
418*4882a593Smuzhiyun 			dev_err(priv->dev, "failed to add GPIO pin range\n");
419*4882a593Smuzhiyun 			return retval;
420*4882a593Smuzhiyun 		}
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	return 0;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
mrfld_gpio_probe(struct pci_dev * pdev,const struct pci_device_id * id)426*4882a593Smuzhiyun static int mrfld_gpio_probe(struct pci_dev *pdev, const struct pci_device_id *id)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
429*4882a593Smuzhiyun 	struct mrfld_gpio *priv;
430*4882a593Smuzhiyun 	u32 gpio_base, irq_base;
431*4882a593Smuzhiyun 	void __iomem *base;
432*4882a593Smuzhiyun 	int retval;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	retval = pcim_enable_device(pdev);
435*4882a593Smuzhiyun 	if (retval)
436*4882a593Smuzhiyun 		return retval;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	retval = pcim_iomap_regions(pdev, BIT(1) | BIT(0), pci_name(pdev));
439*4882a593Smuzhiyun 	if (retval) {
440*4882a593Smuzhiyun 		dev_err(&pdev->dev, "I/O memory mapping error\n");
441*4882a593Smuzhiyun 		return retval;
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	base = pcim_iomap_table(pdev)[1];
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	irq_base = readl(base + 0 * sizeof(u32));
447*4882a593Smuzhiyun 	gpio_base = readl(base + 1 * sizeof(u32));
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	/* Release the IO mapping, since we already get the info from BAR1 */
450*4882a593Smuzhiyun 	pcim_iounmap_regions(pdev, BIT(1));
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
453*4882a593Smuzhiyun 	if (!priv)
454*4882a593Smuzhiyun 		return -ENOMEM;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	priv->dev = &pdev->dev;
457*4882a593Smuzhiyun 	priv->reg_base = pcim_iomap_table(pdev)[0];
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	priv->chip.label = dev_name(&pdev->dev);
460*4882a593Smuzhiyun 	priv->chip.parent = &pdev->dev;
461*4882a593Smuzhiyun 	priv->chip.request = gpiochip_generic_request;
462*4882a593Smuzhiyun 	priv->chip.free = gpiochip_generic_free;
463*4882a593Smuzhiyun 	priv->chip.direction_input = mrfld_gpio_direction_input;
464*4882a593Smuzhiyun 	priv->chip.direction_output = mrfld_gpio_direction_output;
465*4882a593Smuzhiyun 	priv->chip.get = mrfld_gpio_get;
466*4882a593Smuzhiyun 	priv->chip.set = mrfld_gpio_set;
467*4882a593Smuzhiyun 	priv->chip.get_direction = mrfld_gpio_get_direction;
468*4882a593Smuzhiyun 	priv->chip.set_config = mrfld_gpio_set_config;
469*4882a593Smuzhiyun 	priv->chip.base = gpio_base;
470*4882a593Smuzhiyun 	priv->chip.ngpio = MRFLD_NGPIO;
471*4882a593Smuzhiyun 	priv->chip.can_sleep = false;
472*4882a593Smuzhiyun 	priv->chip.add_pin_ranges = mrfld_gpio_add_pin_ranges;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	raw_spin_lock_init(&priv->lock);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	retval = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
477*4882a593Smuzhiyun 	if (retval < 0)
478*4882a593Smuzhiyun 		return retval;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	girq = &priv->chip.irq;
481*4882a593Smuzhiyun 	girq->chip = &mrfld_irqchip;
482*4882a593Smuzhiyun 	girq->init_hw = mrfld_irq_init_hw;
483*4882a593Smuzhiyun 	girq->parent_handler = mrfld_irq_handler;
484*4882a593Smuzhiyun 	girq->num_parents = 1;
485*4882a593Smuzhiyun 	girq->parents = devm_kcalloc(&pdev->dev, girq->num_parents,
486*4882a593Smuzhiyun 				     sizeof(*girq->parents), GFP_KERNEL);
487*4882a593Smuzhiyun 	if (!girq->parents)
488*4882a593Smuzhiyun 		return -ENOMEM;
489*4882a593Smuzhiyun 	girq->parents[0] = pci_irq_vector(pdev, 0);
490*4882a593Smuzhiyun 	girq->first = irq_base;
491*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_NONE;
492*4882a593Smuzhiyun 	girq->handler = handle_bad_irq;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	retval = devm_gpiochip_add_data(&pdev->dev, &priv->chip, priv);
495*4882a593Smuzhiyun 	if (retval) {
496*4882a593Smuzhiyun 		dev_err(&pdev->dev, "gpiochip_add error %d\n", retval);
497*4882a593Smuzhiyun 		return retval;
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	pci_set_drvdata(pdev, priv);
501*4882a593Smuzhiyun 	return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun static const struct pci_device_id mrfld_gpio_ids[] = {
505*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x1199) },
506*4882a593Smuzhiyun 	{ }
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, mrfld_gpio_ids);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun static struct pci_driver mrfld_gpio_driver = {
511*4882a593Smuzhiyun 	.name		= "gpio-merrifield",
512*4882a593Smuzhiyun 	.id_table	= mrfld_gpio_ids,
513*4882a593Smuzhiyun 	.probe		= mrfld_gpio_probe,
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun module_pci_driver(mrfld_gpio_driver);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun MODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>");
519*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Merrifield SoC GPIO driver");
520*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
521