xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-mb86s7x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  linux/drivers/gpio/gpio-mb86s7x.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2015 Fujitsu Semiconductor Limited
6*4882a593Smuzhiyun  *  Copyright (C) 2015 Linaro Ltd.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <linux/ioport.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/gpio/driver.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/spinlock.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "gpiolib.h"
24*4882a593Smuzhiyun #include "gpiolib-acpi.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * Only first 8bits of a register correspond to each pin,
28*4882a593Smuzhiyun  * so there are 4 registers for 32 pins.
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun #define PDR(x)	(0x0 + x / 8 * 4)
31*4882a593Smuzhiyun #define DDR(x)	(0x10 + x / 8 * 4)
32*4882a593Smuzhiyun #define PFR(x)	(0x20 + x / 8 * 4)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define OFFSET(x)	BIT((x) % 8)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct mb86s70_gpio_chip {
37*4882a593Smuzhiyun 	struct gpio_chip gc;
38*4882a593Smuzhiyun 	void __iomem *base;
39*4882a593Smuzhiyun 	struct clk *clk;
40*4882a593Smuzhiyun 	spinlock_t lock;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
mb86s70_gpio_request(struct gpio_chip * gc,unsigned gpio)43*4882a593Smuzhiyun static int mb86s70_gpio_request(struct gpio_chip *gc, unsigned gpio)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	struct mb86s70_gpio_chip *gchip = gpiochip_get_data(gc);
46*4882a593Smuzhiyun 	unsigned long flags;
47*4882a593Smuzhiyun 	u32 val;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	spin_lock_irqsave(&gchip->lock, flags);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	val = readl(gchip->base + PFR(gpio));
52*4882a593Smuzhiyun 	val &= ~OFFSET(gpio);
53*4882a593Smuzhiyun 	writel(val, gchip->base + PFR(gpio));
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	spin_unlock_irqrestore(&gchip->lock, flags);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	return 0;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
mb86s70_gpio_free(struct gpio_chip * gc,unsigned gpio)60*4882a593Smuzhiyun static void mb86s70_gpio_free(struct gpio_chip *gc, unsigned gpio)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	struct mb86s70_gpio_chip *gchip = gpiochip_get_data(gc);
63*4882a593Smuzhiyun 	unsigned long flags;
64*4882a593Smuzhiyun 	u32 val;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	spin_lock_irqsave(&gchip->lock, flags);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	val = readl(gchip->base + PFR(gpio));
69*4882a593Smuzhiyun 	val |= OFFSET(gpio);
70*4882a593Smuzhiyun 	writel(val, gchip->base + PFR(gpio));
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	spin_unlock_irqrestore(&gchip->lock, flags);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
mb86s70_gpio_direction_input(struct gpio_chip * gc,unsigned gpio)75*4882a593Smuzhiyun static int mb86s70_gpio_direction_input(struct gpio_chip *gc, unsigned gpio)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct mb86s70_gpio_chip *gchip = gpiochip_get_data(gc);
78*4882a593Smuzhiyun 	unsigned long flags;
79*4882a593Smuzhiyun 	unsigned char val;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	spin_lock_irqsave(&gchip->lock, flags);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	val = readl(gchip->base + DDR(gpio));
84*4882a593Smuzhiyun 	val &= ~OFFSET(gpio);
85*4882a593Smuzhiyun 	writel(val, gchip->base + DDR(gpio));
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	spin_unlock_irqrestore(&gchip->lock, flags);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
mb86s70_gpio_direction_output(struct gpio_chip * gc,unsigned gpio,int value)92*4882a593Smuzhiyun static int mb86s70_gpio_direction_output(struct gpio_chip *gc,
93*4882a593Smuzhiyun 					 unsigned gpio, int value)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	struct mb86s70_gpio_chip *gchip = gpiochip_get_data(gc);
96*4882a593Smuzhiyun 	unsigned long flags;
97*4882a593Smuzhiyun 	unsigned char val;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	spin_lock_irqsave(&gchip->lock, flags);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	val = readl(gchip->base + PDR(gpio));
102*4882a593Smuzhiyun 	if (value)
103*4882a593Smuzhiyun 		val |= OFFSET(gpio);
104*4882a593Smuzhiyun 	else
105*4882a593Smuzhiyun 		val &= ~OFFSET(gpio);
106*4882a593Smuzhiyun 	writel(val, gchip->base + PDR(gpio));
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	val = readl(gchip->base + DDR(gpio));
109*4882a593Smuzhiyun 	val |= OFFSET(gpio);
110*4882a593Smuzhiyun 	writel(val, gchip->base + DDR(gpio));
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	spin_unlock_irqrestore(&gchip->lock, flags);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return 0;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
mb86s70_gpio_get(struct gpio_chip * gc,unsigned gpio)117*4882a593Smuzhiyun static int mb86s70_gpio_get(struct gpio_chip *gc, unsigned gpio)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct mb86s70_gpio_chip *gchip = gpiochip_get_data(gc);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return !!(readl(gchip->base + PDR(gpio)) & OFFSET(gpio));
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
mb86s70_gpio_set(struct gpio_chip * gc,unsigned gpio,int value)124*4882a593Smuzhiyun static void mb86s70_gpio_set(struct gpio_chip *gc, unsigned gpio, int value)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct mb86s70_gpio_chip *gchip = gpiochip_get_data(gc);
127*4882a593Smuzhiyun 	unsigned long flags;
128*4882a593Smuzhiyun 	unsigned char val;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	spin_lock_irqsave(&gchip->lock, flags);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	val = readl(gchip->base + PDR(gpio));
133*4882a593Smuzhiyun 	if (value)
134*4882a593Smuzhiyun 		val |= OFFSET(gpio);
135*4882a593Smuzhiyun 	else
136*4882a593Smuzhiyun 		val &= ~OFFSET(gpio);
137*4882a593Smuzhiyun 	writel(val, gchip->base + PDR(gpio));
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	spin_unlock_irqrestore(&gchip->lock, flags);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
mb86s70_gpio_to_irq(struct gpio_chip * gc,unsigned int offset)142*4882a593Smuzhiyun static int mb86s70_gpio_to_irq(struct gpio_chip *gc, unsigned int offset)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	int irq, index;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	for (index = 0;; index++) {
147*4882a593Smuzhiyun 		irq = platform_get_irq(to_platform_device(gc->parent), index);
148*4882a593Smuzhiyun 		if (irq < 0)
149*4882a593Smuzhiyun 			return irq;
150*4882a593Smuzhiyun 		if (irq == 0)
151*4882a593Smuzhiyun 			break;
152*4882a593Smuzhiyun 		if (irq_get_irq_data(irq)->hwirq == offset)
153*4882a593Smuzhiyun 			return irq;
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 	return -EINVAL;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
mb86s70_gpio_probe(struct platform_device * pdev)158*4882a593Smuzhiyun static int mb86s70_gpio_probe(struct platform_device *pdev)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	struct mb86s70_gpio_chip *gchip;
161*4882a593Smuzhiyun 	int ret;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	gchip = devm_kzalloc(&pdev->dev, sizeof(*gchip), GFP_KERNEL);
164*4882a593Smuzhiyun 	if (gchip == NULL)
165*4882a593Smuzhiyun 		return -ENOMEM;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	platform_set_drvdata(pdev, gchip);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	gchip->base = devm_platform_ioremap_resource(pdev, 0);
170*4882a593Smuzhiyun 	if (IS_ERR(gchip->base))
171*4882a593Smuzhiyun 		return PTR_ERR(gchip->base);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	gchip->clk = devm_clk_get_optional(&pdev->dev, NULL);
174*4882a593Smuzhiyun 	if (IS_ERR(gchip->clk))
175*4882a593Smuzhiyun 		return PTR_ERR(gchip->clk);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	ret = clk_prepare_enable(gchip->clk);
178*4882a593Smuzhiyun 	if (ret)
179*4882a593Smuzhiyun 		return ret;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	spin_lock_init(&gchip->lock);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	gchip->gc.direction_output = mb86s70_gpio_direction_output;
184*4882a593Smuzhiyun 	gchip->gc.direction_input = mb86s70_gpio_direction_input;
185*4882a593Smuzhiyun 	gchip->gc.request = mb86s70_gpio_request;
186*4882a593Smuzhiyun 	gchip->gc.free = mb86s70_gpio_free;
187*4882a593Smuzhiyun 	gchip->gc.get = mb86s70_gpio_get;
188*4882a593Smuzhiyun 	gchip->gc.set = mb86s70_gpio_set;
189*4882a593Smuzhiyun 	gchip->gc.to_irq = mb86s70_gpio_to_irq;
190*4882a593Smuzhiyun 	gchip->gc.label = dev_name(&pdev->dev);
191*4882a593Smuzhiyun 	gchip->gc.ngpio = 32;
192*4882a593Smuzhiyun 	gchip->gc.owner = THIS_MODULE;
193*4882a593Smuzhiyun 	gchip->gc.parent = &pdev->dev;
194*4882a593Smuzhiyun 	gchip->gc.base = -1;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	ret = gpiochip_add_data(&gchip->gc, gchip);
197*4882a593Smuzhiyun 	if (ret) {
198*4882a593Smuzhiyun 		dev_err(&pdev->dev, "couldn't register gpio driver\n");
199*4882a593Smuzhiyun 		clk_disable_unprepare(gchip->clk);
200*4882a593Smuzhiyun 		return ret;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	acpi_gpiochip_request_interrupts(&gchip->gc);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
mb86s70_gpio_remove(struct platform_device * pdev)208*4882a593Smuzhiyun static int mb86s70_gpio_remove(struct platform_device *pdev)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct mb86s70_gpio_chip *gchip = platform_get_drvdata(pdev);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	acpi_gpiochip_free_interrupts(&gchip->gc);
213*4882a593Smuzhiyun 	gpiochip_remove(&gchip->gc);
214*4882a593Smuzhiyun 	clk_disable_unprepare(gchip->clk);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static const struct of_device_id mb86s70_gpio_dt_ids[] = {
220*4882a593Smuzhiyun 	{ .compatible = "fujitsu,mb86s70-gpio" },
221*4882a593Smuzhiyun 	{ /* sentinel */ }
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mb86s70_gpio_dt_ids);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #ifdef CONFIG_ACPI
226*4882a593Smuzhiyun static const struct acpi_device_id mb86s70_gpio_acpi_ids[] = {
227*4882a593Smuzhiyun 	{ "SCX0007" },
228*4882a593Smuzhiyun 	{ /* sentinel */ }
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, mb86s70_gpio_acpi_ids);
231*4882a593Smuzhiyun #endif
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static struct platform_driver mb86s70_gpio_driver = {
234*4882a593Smuzhiyun 	.driver = {
235*4882a593Smuzhiyun 		.name = "mb86s70-gpio",
236*4882a593Smuzhiyun 		.of_match_table = mb86s70_gpio_dt_ids,
237*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(mb86s70_gpio_acpi_ids),
238*4882a593Smuzhiyun 	},
239*4882a593Smuzhiyun 	.probe = mb86s70_gpio_probe,
240*4882a593Smuzhiyun 	.remove = mb86s70_gpio_remove,
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun module_platform_driver(mb86s70_gpio_driver);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun MODULE_DESCRIPTION("MB86S7x GPIO Driver");
245*4882a593Smuzhiyun MODULE_ALIAS("platform:mb86s70-gpio");
246*4882a593Smuzhiyun MODULE_LICENSE("GPL");
247