1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MAXIM MAX77620 GPIO driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016, NVIDIA CORPORATION. All rights reserved.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/gpio/driver.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/mfd/max77620.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define GPIO_REG_ADDR(offset) (MAX77620_REG_GPIO0 + offset)
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun struct max77620_gpio {
18*4882a593Smuzhiyun struct gpio_chip gpio_chip;
19*4882a593Smuzhiyun struct regmap *rmap;
20*4882a593Smuzhiyun struct device *dev;
21*4882a593Smuzhiyun struct mutex buslock; /* irq_bus_lock */
22*4882a593Smuzhiyun unsigned int irq_type[MAX77620_GPIO_NR];
23*4882a593Smuzhiyun bool irq_enabled[MAX77620_GPIO_NR];
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
max77620_gpio_irqhandler(int irq,void * data)26*4882a593Smuzhiyun static irqreturn_t max77620_gpio_irqhandler(int irq, void *data)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun struct max77620_gpio *gpio = data;
29*4882a593Smuzhiyun unsigned int value, offset;
30*4882a593Smuzhiyun unsigned long pending;
31*4882a593Smuzhiyun int err;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun err = regmap_read(gpio->rmap, MAX77620_REG_IRQ_LVL2_GPIO, &value);
34*4882a593Smuzhiyun if (err < 0) {
35*4882a593Smuzhiyun dev_err(gpio->dev, "REG_IRQ_LVL2_GPIO read failed: %d\n", err);
36*4882a593Smuzhiyun return IRQ_NONE;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun pending = value;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun for_each_set_bit(offset, &pending, MAX77620_GPIO_NR) {
42*4882a593Smuzhiyun unsigned int virq;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun virq = irq_find_mapping(gpio->gpio_chip.irq.domain, offset);
45*4882a593Smuzhiyun handle_nested_irq(virq);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun return IRQ_HANDLED;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
max77620_gpio_irq_mask(struct irq_data * data)51*4882a593Smuzhiyun static void max77620_gpio_irq_mask(struct irq_data *data)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
54*4882a593Smuzhiyun struct max77620_gpio *gpio = gpiochip_get_data(chip);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun gpio->irq_enabled[data->hwirq] = false;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
max77620_gpio_irq_unmask(struct irq_data * data)59*4882a593Smuzhiyun static void max77620_gpio_irq_unmask(struct irq_data *data)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
62*4882a593Smuzhiyun struct max77620_gpio *gpio = gpiochip_get_data(chip);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun gpio->irq_enabled[data->hwirq] = true;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
max77620_gpio_set_irq_type(struct irq_data * data,unsigned int type)67*4882a593Smuzhiyun static int max77620_gpio_set_irq_type(struct irq_data *data, unsigned int type)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
70*4882a593Smuzhiyun struct max77620_gpio *gpio = gpiochip_get_data(chip);
71*4882a593Smuzhiyun unsigned int irq_type;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun switch (type) {
74*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
75*4882a593Smuzhiyun irq_type = MAX77620_CNFG_GPIO_INT_RISING;
76*4882a593Smuzhiyun break;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
79*4882a593Smuzhiyun irq_type = MAX77620_CNFG_GPIO_INT_FALLING;
80*4882a593Smuzhiyun break;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
83*4882a593Smuzhiyun irq_type = MAX77620_CNFG_GPIO_INT_RISING |
84*4882a593Smuzhiyun MAX77620_CNFG_GPIO_INT_FALLING;
85*4882a593Smuzhiyun break;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun default:
88*4882a593Smuzhiyun return -EINVAL;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun gpio->irq_type[data->hwirq] = irq_type;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun return 0;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
max77620_gpio_bus_lock(struct irq_data * data)96*4882a593Smuzhiyun static void max77620_gpio_bus_lock(struct irq_data *data)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
99*4882a593Smuzhiyun struct max77620_gpio *gpio = gpiochip_get_data(chip);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun mutex_lock(&gpio->buslock);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
max77620_gpio_bus_sync_unlock(struct irq_data * data)104*4882a593Smuzhiyun static void max77620_gpio_bus_sync_unlock(struct irq_data *data)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
107*4882a593Smuzhiyun struct max77620_gpio *gpio = gpiochip_get_data(chip);
108*4882a593Smuzhiyun unsigned int value, offset = data->hwirq;
109*4882a593Smuzhiyun int err;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun value = gpio->irq_enabled[offset] ? gpio->irq_type[offset] : 0;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun err = regmap_update_bits(gpio->rmap, GPIO_REG_ADDR(offset),
114*4882a593Smuzhiyun MAX77620_CNFG_GPIO_INT_MASK, value);
115*4882a593Smuzhiyun if (err < 0)
116*4882a593Smuzhiyun dev_err(chip->parent, "failed to update interrupt mask: %d\n",
117*4882a593Smuzhiyun err);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun mutex_unlock(&gpio->buslock);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static struct irq_chip max77620_gpio_irqchip = {
123*4882a593Smuzhiyun .name = "max77620-gpio",
124*4882a593Smuzhiyun .irq_mask = max77620_gpio_irq_mask,
125*4882a593Smuzhiyun .irq_unmask = max77620_gpio_irq_unmask,
126*4882a593Smuzhiyun .irq_set_type = max77620_gpio_set_irq_type,
127*4882a593Smuzhiyun .irq_bus_lock = max77620_gpio_bus_lock,
128*4882a593Smuzhiyun .irq_bus_sync_unlock = max77620_gpio_bus_sync_unlock,
129*4882a593Smuzhiyun .flags = IRQCHIP_MASK_ON_SUSPEND,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
max77620_gpio_dir_input(struct gpio_chip * gc,unsigned int offset)132*4882a593Smuzhiyun static int max77620_gpio_dir_input(struct gpio_chip *gc, unsigned int offset)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct max77620_gpio *mgpio = gpiochip_get_data(gc);
135*4882a593Smuzhiyun int ret;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
138*4882a593Smuzhiyun MAX77620_CNFG_GPIO_DIR_MASK,
139*4882a593Smuzhiyun MAX77620_CNFG_GPIO_DIR_INPUT);
140*4882a593Smuzhiyun if (ret < 0)
141*4882a593Smuzhiyun dev_err(mgpio->dev, "CNFG_GPIOx dir update failed: %d\n", ret);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return ret;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
max77620_gpio_get(struct gpio_chip * gc,unsigned int offset)146*4882a593Smuzhiyun static int max77620_gpio_get(struct gpio_chip *gc, unsigned int offset)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct max77620_gpio *mgpio = gpiochip_get_data(gc);
149*4882a593Smuzhiyun unsigned int val;
150*4882a593Smuzhiyun int ret;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun ret = regmap_read(mgpio->rmap, GPIO_REG_ADDR(offset), &val);
153*4882a593Smuzhiyun if (ret < 0) {
154*4882a593Smuzhiyun dev_err(mgpio->dev, "CNFG_GPIOx read failed: %d\n", ret);
155*4882a593Smuzhiyun return ret;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if (val & MAX77620_CNFG_GPIO_DIR_MASK)
159*4882a593Smuzhiyun return !!(val & MAX77620_CNFG_GPIO_INPUT_VAL_MASK);
160*4882a593Smuzhiyun else
161*4882a593Smuzhiyun return !!(val & MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
max77620_gpio_dir_output(struct gpio_chip * gc,unsigned int offset,int value)164*4882a593Smuzhiyun static int max77620_gpio_dir_output(struct gpio_chip *gc, unsigned int offset,
165*4882a593Smuzhiyun int value)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct max77620_gpio *mgpio = gpiochip_get_data(gc);
168*4882a593Smuzhiyun u8 val;
169*4882a593Smuzhiyun int ret;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun val = (value) ? MAX77620_CNFG_GPIO_OUTPUT_VAL_HIGH :
172*4882a593Smuzhiyun MAX77620_CNFG_GPIO_OUTPUT_VAL_LOW;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
175*4882a593Smuzhiyun MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK, val);
176*4882a593Smuzhiyun if (ret < 0) {
177*4882a593Smuzhiyun dev_err(mgpio->dev, "CNFG_GPIOx val update failed: %d\n", ret);
178*4882a593Smuzhiyun return ret;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
182*4882a593Smuzhiyun MAX77620_CNFG_GPIO_DIR_MASK,
183*4882a593Smuzhiyun MAX77620_CNFG_GPIO_DIR_OUTPUT);
184*4882a593Smuzhiyun if (ret < 0)
185*4882a593Smuzhiyun dev_err(mgpio->dev, "CNFG_GPIOx dir update failed: %d\n", ret);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return ret;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
max77620_gpio_set_debounce(struct max77620_gpio * mgpio,unsigned int offset,unsigned int debounce)190*4882a593Smuzhiyun static int max77620_gpio_set_debounce(struct max77620_gpio *mgpio,
191*4882a593Smuzhiyun unsigned int offset,
192*4882a593Smuzhiyun unsigned int debounce)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun u8 val;
195*4882a593Smuzhiyun int ret;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun switch (debounce) {
198*4882a593Smuzhiyun case 0:
199*4882a593Smuzhiyun val = MAX77620_CNFG_GPIO_DBNC_None;
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun case 1 ... 8000:
202*4882a593Smuzhiyun val = MAX77620_CNFG_GPIO_DBNC_8ms;
203*4882a593Smuzhiyun break;
204*4882a593Smuzhiyun case 8001 ... 16000:
205*4882a593Smuzhiyun val = MAX77620_CNFG_GPIO_DBNC_16ms;
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun case 16001 ... 32000:
208*4882a593Smuzhiyun val = MAX77620_CNFG_GPIO_DBNC_32ms;
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun default:
211*4882a593Smuzhiyun dev_err(mgpio->dev, "Illegal value %u\n", debounce);
212*4882a593Smuzhiyun return -EINVAL;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
216*4882a593Smuzhiyun MAX77620_CNFG_GPIO_DBNC_MASK, val);
217*4882a593Smuzhiyun if (ret < 0)
218*4882a593Smuzhiyun dev_err(mgpio->dev, "CNFG_GPIOx_DBNC update failed: %d\n", ret);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return ret;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
max77620_gpio_set(struct gpio_chip * gc,unsigned int offset,int value)223*4882a593Smuzhiyun static void max77620_gpio_set(struct gpio_chip *gc, unsigned int offset,
224*4882a593Smuzhiyun int value)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct max77620_gpio *mgpio = gpiochip_get_data(gc);
227*4882a593Smuzhiyun u8 val;
228*4882a593Smuzhiyun int ret;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun val = (value) ? MAX77620_CNFG_GPIO_OUTPUT_VAL_HIGH :
231*4882a593Smuzhiyun MAX77620_CNFG_GPIO_OUTPUT_VAL_LOW;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
234*4882a593Smuzhiyun MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK, val);
235*4882a593Smuzhiyun if (ret < 0)
236*4882a593Smuzhiyun dev_err(mgpio->dev, "CNFG_GPIO_OUT update failed: %d\n", ret);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
max77620_gpio_set_config(struct gpio_chip * gc,unsigned int offset,unsigned long config)239*4882a593Smuzhiyun static int max77620_gpio_set_config(struct gpio_chip *gc, unsigned int offset,
240*4882a593Smuzhiyun unsigned long config)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct max77620_gpio *mgpio = gpiochip_get_data(gc);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun switch (pinconf_to_config_param(config)) {
245*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_DRAIN:
246*4882a593Smuzhiyun return regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
247*4882a593Smuzhiyun MAX77620_CNFG_GPIO_DRV_MASK,
248*4882a593Smuzhiyun MAX77620_CNFG_GPIO_DRV_OPENDRAIN);
249*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_PUSH_PULL:
250*4882a593Smuzhiyun return regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
251*4882a593Smuzhiyun MAX77620_CNFG_GPIO_DRV_MASK,
252*4882a593Smuzhiyun MAX77620_CNFG_GPIO_DRV_PUSHPULL);
253*4882a593Smuzhiyun case PIN_CONFIG_INPUT_DEBOUNCE:
254*4882a593Smuzhiyun return max77620_gpio_set_debounce(mgpio, offset,
255*4882a593Smuzhiyun pinconf_to_config_argument(config));
256*4882a593Smuzhiyun default:
257*4882a593Smuzhiyun break;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return -ENOTSUPP;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
max77620_gpio_irq_init_hw(struct gpio_chip * gc)263*4882a593Smuzhiyun static int max77620_gpio_irq_init_hw(struct gpio_chip *gc)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct max77620_gpio *gpio = gpiochip_get_data(gc);
266*4882a593Smuzhiyun unsigned int i;
267*4882a593Smuzhiyun int err;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /*
270*4882a593Smuzhiyun * GPIO interrupts may be left ON after bootloader, hence let's
271*4882a593Smuzhiyun * pre-initialize hardware to the expected state by disabling all
272*4882a593Smuzhiyun * the interrupts.
273*4882a593Smuzhiyun */
274*4882a593Smuzhiyun for (i = 0; i < MAX77620_GPIO_NR; i++) {
275*4882a593Smuzhiyun err = regmap_update_bits(gpio->rmap, GPIO_REG_ADDR(i),
276*4882a593Smuzhiyun MAX77620_CNFG_GPIO_INT_MASK, 0);
277*4882a593Smuzhiyun if (err < 0) {
278*4882a593Smuzhiyun dev_err(gpio->dev,
279*4882a593Smuzhiyun "failed to disable interrupt: %d\n", err);
280*4882a593Smuzhiyun return err;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
max77620_gpio_probe(struct platform_device * pdev)287*4882a593Smuzhiyun static int max77620_gpio_probe(struct platform_device *pdev)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct max77620_chip *chip = dev_get_drvdata(pdev->dev.parent);
290*4882a593Smuzhiyun struct max77620_gpio *mgpio;
291*4882a593Smuzhiyun struct gpio_irq_chip *girq;
292*4882a593Smuzhiyun unsigned int gpio_irq;
293*4882a593Smuzhiyun int ret;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun ret = platform_get_irq(pdev, 0);
296*4882a593Smuzhiyun if (ret < 0)
297*4882a593Smuzhiyun return ret;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun gpio_irq = ret;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun mgpio = devm_kzalloc(&pdev->dev, sizeof(*mgpio), GFP_KERNEL);
302*4882a593Smuzhiyun if (!mgpio)
303*4882a593Smuzhiyun return -ENOMEM;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun mutex_init(&mgpio->buslock);
306*4882a593Smuzhiyun mgpio->rmap = chip->rmap;
307*4882a593Smuzhiyun mgpio->dev = &pdev->dev;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun mgpio->gpio_chip.label = pdev->name;
310*4882a593Smuzhiyun mgpio->gpio_chip.parent = pdev->dev.parent;
311*4882a593Smuzhiyun mgpio->gpio_chip.direction_input = max77620_gpio_dir_input;
312*4882a593Smuzhiyun mgpio->gpio_chip.get = max77620_gpio_get;
313*4882a593Smuzhiyun mgpio->gpio_chip.direction_output = max77620_gpio_dir_output;
314*4882a593Smuzhiyun mgpio->gpio_chip.set = max77620_gpio_set;
315*4882a593Smuzhiyun mgpio->gpio_chip.set_config = max77620_gpio_set_config;
316*4882a593Smuzhiyun mgpio->gpio_chip.ngpio = MAX77620_GPIO_NR;
317*4882a593Smuzhiyun mgpio->gpio_chip.can_sleep = 1;
318*4882a593Smuzhiyun mgpio->gpio_chip.base = -1;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun girq = &mgpio->gpio_chip.irq;
321*4882a593Smuzhiyun girq->chip = &max77620_gpio_irqchip;
322*4882a593Smuzhiyun /* This will let us handle the parent IRQ in the driver */
323*4882a593Smuzhiyun girq->parent_handler = NULL;
324*4882a593Smuzhiyun girq->num_parents = 0;
325*4882a593Smuzhiyun girq->parents = NULL;
326*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
327*4882a593Smuzhiyun girq->handler = handle_edge_irq;
328*4882a593Smuzhiyun girq->init_hw = max77620_gpio_irq_init_hw,
329*4882a593Smuzhiyun girq->threaded = true;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun platform_set_drvdata(pdev, mgpio);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun ret = devm_gpiochip_add_data(&pdev->dev, &mgpio->gpio_chip, mgpio);
334*4882a593Smuzhiyun if (ret < 0) {
335*4882a593Smuzhiyun dev_err(&pdev->dev, "gpio_init: Failed to add max77620_gpio\n");
336*4882a593Smuzhiyun return ret;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun ret = devm_request_threaded_irq(&pdev->dev, gpio_irq, NULL,
340*4882a593Smuzhiyun max77620_gpio_irqhandler, IRQF_ONESHOT,
341*4882a593Smuzhiyun "max77620-gpio", mgpio);
342*4882a593Smuzhiyun if (ret < 0) {
343*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request IRQ: %d\n", ret);
344*4882a593Smuzhiyun return ret;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return 0;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun static const struct platform_device_id max77620_gpio_devtype[] = {
351*4882a593Smuzhiyun { .name = "max77620-gpio", },
352*4882a593Smuzhiyun { .name = "max20024-gpio", },
353*4882a593Smuzhiyun {},
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, max77620_gpio_devtype);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static struct platform_driver max77620_gpio_driver = {
358*4882a593Smuzhiyun .driver.name = "max77620-gpio",
359*4882a593Smuzhiyun .probe = max77620_gpio_probe,
360*4882a593Smuzhiyun .id_table = max77620_gpio_devtype,
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun module_platform_driver(max77620_gpio_driver);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun MODULE_DESCRIPTION("GPIO interface for MAX77620 and MAX20024 PMIC");
366*4882a593Smuzhiyun MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
367*4882a593Smuzhiyun MODULE_AUTHOR("Chaitanya Bandi <bandik@nvidia.com>");
368*4882a593Smuzhiyun MODULE_ALIAS("platform:max77620-gpio");
369*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
370