xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-lpc32xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * GPIO driver for LPC32xx SoC
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Kevin Wells <kevin.wells@nxp.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2010 NXP Semiconductors
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/gpio/driver.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define LPC32XX_GPIO_P3_INP_STATE		(0x000)
20*4882a593Smuzhiyun #define LPC32XX_GPIO_P3_OUTP_SET		(0x004)
21*4882a593Smuzhiyun #define LPC32XX_GPIO_P3_OUTP_CLR		(0x008)
22*4882a593Smuzhiyun #define LPC32XX_GPIO_P3_OUTP_STATE		(0x00C)
23*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_DIR_SET			(0x010)
24*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_DIR_CLR			(0x014)
25*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_DIR_STATE		(0x018)
26*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_INP_STATE		(0x01C)
27*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_OUTP_SET		(0x020)
28*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_OUTP_CLR		(0x024)
29*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_MUX_SET			(0x028)
30*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_MUX_CLR			(0x02C)
31*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_MUX_STATE		(0x030)
32*4882a593Smuzhiyun #define LPC32XX_GPIO_P0_INP_STATE		(0x040)
33*4882a593Smuzhiyun #define LPC32XX_GPIO_P0_OUTP_SET		(0x044)
34*4882a593Smuzhiyun #define LPC32XX_GPIO_P0_OUTP_CLR		(0x048)
35*4882a593Smuzhiyun #define LPC32XX_GPIO_P0_OUTP_STATE		(0x04C)
36*4882a593Smuzhiyun #define LPC32XX_GPIO_P0_DIR_SET			(0x050)
37*4882a593Smuzhiyun #define LPC32XX_GPIO_P0_DIR_CLR			(0x054)
38*4882a593Smuzhiyun #define LPC32XX_GPIO_P0_DIR_STATE		(0x058)
39*4882a593Smuzhiyun #define LPC32XX_GPIO_P1_INP_STATE		(0x060)
40*4882a593Smuzhiyun #define LPC32XX_GPIO_P1_OUTP_SET		(0x064)
41*4882a593Smuzhiyun #define LPC32XX_GPIO_P1_OUTP_CLR		(0x068)
42*4882a593Smuzhiyun #define LPC32XX_GPIO_P1_OUTP_STATE		(0x06C)
43*4882a593Smuzhiyun #define LPC32XX_GPIO_P1_DIR_SET			(0x070)
44*4882a593Smuzhiyun #define LPC32XX_GPIO_P1_DIR_CLR			(0x074)
45*4882a593Smuzhiyun #define LPC32XX_GPIO_P1_DIR_STATE		(0x078)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define GPIO012_PIN_TO_BIT(x)			(1 << (x))
48*4882a593Smuzhiyun #define GPIO3_PIN_TO_BIT(x)			(1 << ((x) + 25))
49*4882a593Smuzhiyun #define GPO3_PIN_TO_BIT(x)			(1 << (x))
50*4882a593Smuzhiyun #define GPIO012_PIN_IN_SEL(x, y)		(((x) >> (y)) & 1)
51*4882a593Smuzhiyun #define GPIO3_PIN_IN_SHIFT(x)			((x) == 5 ? 24 : 10 + (x))
52*4882a593Smuzhiyun #define GPIO3_PIN_IN_SEL(x, y)			(((x) >> GPIO3_PIN_IN_SHIFT(y)) & 1)
53*4882a593Smuzhiyun #define GPIO3_PIN5_IN_SEL(x)			(((x) >> 24) & 1)
54*4882a593Smuzhiyun #define GPI3_PIN_IN_SEL(x, y)			(((x) >> (y)) & 1)
55*4882a593Smuzhiyun #define GPO3_PIN_IN_SEL(x, y)			(((x) >> (y)) & 1)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define LPC32XX_GPIO_P0_MAX	8
58*4882a593Smuzhiyun #define LPC32XX_GPIO_P1_MAX	24
59*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_MAX	13
60*4882a593Smuzhiyun #define LPC32XX_GPIO_P3_MAX	6
61*4882a593Smuzhiyun #define LPC32XX_GPI_P3_MAX	29
62*4882a593Smuzhiyun #define LPC32XX_GPO_P3_MAX	24
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define LPC32XX_GPIO_P0_GRP	0
65*4882a593Smuzhiyun #define LPC32XX_GPIO_P1_GRP	(LPC32XX_GPIO_P0_GRP + LPC32XX_GPIO_P0_MAX)
66*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_GRP	(LPC32XX_GPIO_P1_GRP + LPC32XX_GPIO_P1_MAX)
67*4882a593Smuzhiyun #define LPC32XX_GPIO_P3_GRP	(LPC32XX_GPIO_P2_GRP + LPC32XX_GPIO_P2_MAX)
68*4882a593Smuzhiyun #define LPC32XX_GPI_P3_GRP	(LPC32XX_GPIO_P3_GRP + LPC32XX_GPIO_P3_MAX)
69*4882a593Smuzhiyun #define LPC32XX_GPO_P3_GRP	(LPC32XX_GPI_P3_GRP + LPC32XX_GPI_P3_MAX)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun struct gpio_regs {
72*4882a593Smuzhiyun 	unsigned long inp_state;
73*4882a593Smuzhiyun 	unsigned long outp_state;
74*4882a593Smuzhiyun 	unsigned long outp_set;
75*4882a593Smuzhiyun 	unsigned long outp_clr;
76*4882a593Smuzhiyun 	unsigned long dir_set;
77*4882a593Smuzhiyun 	unsigned long dir_clr;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun  * GPIO names
82*4882a593Smuzhiyun  */
83*4882a593Smuzhiyun static const char *gpio_p0_names[LPC32XX_GPIO_P0_MAX] = {
84*4882a593Smuzhiyun 	"p0.0", "p0.1", "p0.2", "p0.3",
85*4882a593Smuzhiyun 	"p0.4", "p0.5", "p0.6", "p0.7"
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static const char *gpio_p1_names[LPC32XX_GPIO_P1_MAX] = {
89*4882a593Smuzhiyun 	"p1.0", "p1.1", "p1.2", "p1.3",
90*4882a593Smuzhiyun 	"p1.4", "p1.5", "p1.6", "p1.7",
91*4882a593Smuzhiyun 	"p1.8", "p1.9", "p1.10", "p1.11",
92*4882a593Smuzhiyun 	"p1.12", "p1.13", "p1.14", "p1.15",
93*4882a593Smuzhiyun 	"p1.16", "p1.17", "p1.18", "p1.19",
94*4882a593Smuzhiyun 	"p1.20", "p1.21", "p1.22", "p1.23",
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const char *gpio_p2_names[LPC32XX_GPIO_P2_MAX] = {
98*4882a593Smuzhiyun 	"p2.0", "p2.1", "p2.2", "p2.3",
99*4882a593Smuzhiyun 	"p2.4", "p2.5", "p2.6", "p2.7",
100*4882a593Smuzhiyun 	"p2.8", "p2.9", "p2.10", "p2.11",
101*4882a593Smuzhiyun 	"p2.12"
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static const char *gpio_p3_names[LPC32XX_GPIO_P3_MAX] = {
105*4882a593Smuzhiyun 	"gpio00", "gpio01", "gpio02", "gpio03",
106*4882a593Smuzhiyun 	"gpio04", "gpio05"
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static const char *gpi_p3_names[LPC32XX_GPI_P3_MAX] = {
110*4882a593Smuzhiyun 	"gpi00", "gpi01", "gpi02", "gpi03",
111*4882a593Smuzhiyun 	"gpi04", "gpi05", "gpi06", "gpi07",
112*4882a593Smuzhiyun 	"gpi08", "gpi09",  NULL,    NULL,
113*4882a593Smuzhiyun 	 NULL,    NULL,    NULL,   "gpi15",
114*4882a593Smuzhiyun 	"gpi16", "gpi17", "gpi18", "gpi19",
115*4882a593Smuzhiyun 	"gpi20", "gpi21", "gpi22", "gpi23",
116*4882a593Smuzhiyun 	"gpi24", "gpi25", "gpi26", "gpi27",
117*4882a593Smuzhiyun 	"gpi28"
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const char *gpo_p3_names[LPC32XX_GPO_P3_MAX] = {
121*4882a593Smuzhiyun 	"gpo00", "gpo01", "gpo02", "gpo03",
122*4882a593Smuzhiyun 	"gpo04", "gpo05", "gpo06", "gpo07",
123*4882a593Smuzhiyun 	"gpo08", "gpo09", "gpo10", "gpo11",
124*4882a593Smuzhiyun 	"gpo12", "gpo13", "gpo14", "gpo15",
125*4882a593Smuzhiyun 	"gpo16", "gpo17", "gpo18", "gpo19",
126*4882a593Smuzhiyun 	"gpo20", "gpo21", "gpo22", "gpo23"
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun static struct gpio_regs gpio_grp_regs_p0 = {
130*4882a593Smuzhiyun 	.inp_state	= LPC32XX_GPIO_P0_INP_STATE,
131*4882a593Smuzhiyun 	.outp_set	= LPC32XX_GPIO_P0_OUTP_SET,
132*4882a593Smuzhiyun 	.outp_clr	= LPC32XX_GPIO_P0_OUTP_CLR,
133*4882a593Smuzhiyun 	.dir_set	= LPC32XX_GPIO_P0_DIR_SET,
134*4882a593Smuzhiyun 	.dir_clr	= LPC32XX_GPIO_P0_DIR_CLR,
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static struct gpio_regs gpio_grp_regs_p1 = {
138*4882a593Smuzhiyun 	.inp_state	= LPC32XX_GPIO_P1_INP_STATE,
139*4882a593Smuzhiyun 	.outp_set	= LPC32XX_GPIO_P1_OUTP_SET,
140*4882a593Smuzhiyun 	.outp_clr	= LPC32XX_GPIO_P1_OUTP_CLR,
141*4882a593Smuzhiyun 	.dir_set	= LPC32XX_GPIO_P1_DIR_SET,
142*4882a593Smuzhiyun 	.dir_clr	= LPC32XX_GPIO_P1_DIR_CLR,
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static struct gpio_regs gpio_grp_regs_p2 = {
146*4882a593Smuzhiyun 	.inp_state	= LPC32XX_GPIO_P2_INP_STATE,
147*4882a593Smuzhiyun 	.outp_set	= LPC32XX_GPIO_P2_OUTP_SET,
148*4882a593Smuzhiyun 	.outp_clr	= LPC32XX_GPIO_P2_OUTP_CLR,
149*4882a593Smuzhiyun 	.dir_set	= LPC32XX_GPIO_P2_DIR_SET,
150*4882a593Smuzhiyun 	.dir_clr	= LPC32XX_GPIO_P2_DIR_CLR,
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static struct gpio_regs gpio_grp_regs_p3 = {
154*4882a593Smuzhiyun 	.inp_state	= LPC32XX_GPIO_P3_INP_STATE,
155*4882a593Smuzhiyun 	.outp_state	= LPC32XX_GPIO_P3_OUTP_STATE,
156*4882a593Smuzhiyun 	.outp_set	= LPC32XX_GPIO_P3_OUTP_SET,
157*4882a593Smuzhiyun 	.outp_clr	= LPC32XX_GPIO_P3_OUTP_CLR,
158*4882a593Smuzhiyun 	.dir_set	= LPC32XX_GPIO_P2_DIR_SET,
159*4882a593Smuzhiyun 	.dir_clr	= LPC32XX_GPIO_P2_DIR_CLR,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun struct lpc32xx_gpio_chip {
163*4882a593Smuzhiyun 	struct gpio_chip	chip;
164*4882a593Smuzhiyun 	struct gpio_regs	*gpio_grp;
165*4882a593Smuzhiyun 	void __iomem		*reg_base;
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
gpreg_read(struct lpc32xx_gpio_chip * group,unsigned long offset)168*4882a593Smuzhiyun static inline u32 gpreg_read(struct lpc32xx_gpio_chip *group, unsigned long offset)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	return __raw_readl(group->reg_base + offset);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
gpreg_write(struct lpc32xx_gpio_chip * group,u32 val,unsigned long offset)173*4882a593Smuzhiyun static inline void gpreg_write(struct lpc32xx_gpio_chip *group, u32 val, unsigned long offset)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	__raw_writel(val, group->reg_base + offset);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
__set_gpio_dir_p012(struct lpc32xx_gpio_chip * group,unsigned pin,int input)178*4882a593Smuzhiyun static void __set_gpio_dir_p012(struct lpc32xx_gpio_chip *group,
179*4882a593Smuzhiyun 	unsigned pin, int input)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	if (input)
182*4882a593Smuzhiyun 		gpreg_write(group, GPIO012_PIN_TO_BIT(pin),
183*4882a593Smuzhiyun 			group->gpio_grp->dir_clr);
184*4882a593Smuzhiyun 	else
185*4882a593Smuzhiyun 		gpreg_write(group, GPIO012_PIN_TO_BIT(pin),
186*4882a593Smuzhiyun 			group->gpio_grp->dir_set);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
__set_gpio_dir_p3(struct lpc32xx_gpio_chip * group,unsigned pin,int input)189*4882a593Smuzhiyun static void __set_gpio_dir_p3(struct lpc32xx_gpio_chip *group,
190*4882a593Smuzhiyun 	unsigned pin, int input)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	u32 u = GPIO3_PIN_TO_BIT(pin);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (input)
195*4882a593Smuzhiyun 		gpreg_write(group, u, group->gpio_grp->dir_clr);
196*4882a593Smuzhiyun 	else
197*4882a593Smuzhiyun 		gpreg_write(group, u, group->gpio_grp->dir_set);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
__set_gpio_level_p012(struct lpc32xx_gpio_chip * group,unsigned pin,int high)200*4882a593Smuzhiyun static void __set_gpio_level_p012(struct lpc32xx_gpio_chip *group,
201*4882a593Smuzhiyun 	unsigned pin, int high)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	if (high)
204*4882a593Smuzhiyun 		gpreg_write(group, GPIO012_PIN_TO_BIT(pin),
205*4882a593Smuzhiyun 			group->gpio_grp->outp_set);
206*4882a593Smuzhiyun 	else
207*4882a593Smuzhiyun 		gpreg_write(group, GPIO012_PIN_TO_BIT(pin),
208*4882a593Smuzhiyun 			group->gpio_grp->outp_clr);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
__set_gpio_level_p3(struct lpc32xx_gpio_chip * group,unsigned pin,int high)211*4882a593Smuzhiyun static void __set_gpio_level_p3(struct lpc32xx_gpio_chip *group,
212*4882a593Smuzhiyun 	unsigned pin, int high)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	u32 u = GPIO3_PIN_TO_BIT(pin);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	if (high)
217*4882a593Smuzhiyun 		gpreg_write(group, u, group->gpio_grp->outp_set);
218*4882a593Smuzhiyun 	else
219*4882a593Smuzhiyun 		gpreg_write(group, u, group->gpio_grp->outp_clr);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
__set_gpo_level_p3(struct lpc32xx_gpio_chip * group,unsigned pin,int high)222*4882a593Smuzhiyun static void __set_gpo_level_p3(struct lpc32xx_gpio_chip *group,
223*4882a593Smuzhiyun 	unsigned pin, int high)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	if (high)
226*4882a593Smuzhiyun 		gpreg_write(group, GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_set);
227*4882a593Smuzhiyun 	else
228*4882a593Smuzhiyun 		gpreg_write(group, GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_clr);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
__get_gpio_state_p012(struct lpc32xx_gpio_chip * group,unsigned pin)231*4882a593Smuzhiyun static int __get_gpio_state_p012(struct lpc32xx_gpio_chip *group,
232*4882a593Smuzhiyun 	unsigned pin)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	return GPIO012_PIN_IN_SEL(gpreg_read(group, group->gpio_grp->inp_state),
235*4882a593Smuzhiyun 		pin);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
__get_gpio_state_p3(struct lpc32xx_gpio_chip * group,unsigned pin)238*4882a593Smuzhiyun static int __get_gpio_state_p3(struct lpc32xx_gpio_chip *group,
239*4882a593Smuzhiyun 	unsigned pin)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	int state = gpreg_read(group, group->gpio_grp->inp_state);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/*
244*4882a593Smuzhiyun 	 * P3 GPIO pin input mapping is not contiguous, GPIOP3-0..4 is mapped
245*4882a593Smuzhiyun 	 * to bits 10..14, while GPIOP3-5 is mapped to bit 24.
246*4882a593Smuzhiyun 	 */
247*4882a593Smuzhiyun 	return GPIO3_PIN_IN_SEL(state, pin);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
__get_gpi_state_p3(struct lpc32xx_gpio_chip * group,unsigned pin)250*4882a593Smuzhiyun static int __get_gpi_state_p3(struct lpc32xx_gpio_chip *group,
251*4882a593Smuzhiyun 	unsigned pin)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	return GPI3_PIN_IN_SEL(gpreg_read(group, group->gpio_grp->inp_state), pin);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
__get_gpo_state_p3(struct lpc32xx_gpio_chip * group,unsigned pin)256*4882a593Smuzhiyun static int __get_gpo_state_p3(struct lpc32xx_gpio_chip *group,
257*4882a593Smuzhiyun 	unsigned pin)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	return GPO3_PIN_IN_SEL(gpreg_read(group, group->gpio_grp->outp_state), pin);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun  * GPIO primitives.
264*4882a593Smuzhiyun  */
lpc32xx_gpio_dir_input_p012(struct gpio_chip * chip,unsigned pin)265*4882a593Smuzhiyun static int lpc32xx_gpio_dir_input_p012(struct gpio_chip *chip,
266*4882a593Smuzhiyun 	unsigned pin)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	__set_gpio_dir_p012(group, pin, 1);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
lpc32xx_gpio_dir_input_p3(struct gpio_chip * chip,unsigned pin)275*4882a593Smuzhiyun static int lpc32xx_gpio_dir_input_p3(struct gpio_chip *chip,
276*4882a593Smuzhiyun 	unsigned pin)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	__set_gpio_dir_p3(group, pin, 1);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
lpc32xx_gpio_dir_in_always(struct gpio_chip * chip,unsigned pin)285*4882a593Smuzhiyun static int lpc32xx_gpio_dir_in_always(struct gpio_chip *chip,
286*4882a593Smuzhiyun 	unsigned pin)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
lpc32xx_gpio_get_value_p012(struct gpio_chip * chip,unsigned pin)291*4882a593Smuzhiyun static int lpc32xx_gpio_get_value_p012(struct gpio_chip *chip, unsigned pin)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	return !!__get_gpio_state_p012(group, pin);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
lpc32xx_gpio_get_value_p3(struct gpio_chip * chip,unsigned pin)298*4882a593Smuzhiyun static int lpc32xx_gpio_get_value_p3(struct gpio_chip *chip, unsigned pin)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	return !!__get_gpio_state_p3(group, pin);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
lpc32xx_gpi_get_value(struct gpio_chip * chip,unsigned pin)305*4882a593Smuzhiyun static int lpc32xx_gpi_get_value(struct gpio_chip *chip, unsigned pin)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	return !!__get_gpi_state_p3(group, pin);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
lpc32xx_gpio_dir_output_p012(struct gpio_chip * chip,unsigned pin,int value)312*4882a593Smuzhiyun static int lpc32xx_gpio_dir_output_p012(struct gpio_chip *chip, unsigned pin,
313*4882a593Smuzhiyun 	int value)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	__set_gpio_level_p012(group, pin, value);
318*4882a593Smuzhiyun 	__set_gpio_dir_p012(group, pin, 0);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
lpc32xx_gpio_dir_output_p3(struct gpio_chip * chip,unsigned pin,int value)323*4882a593Smuzhiyun static int lpc32xx_gpio_dir_output_p3(struct gpio_chip *chip, unsigned pin,
324*4882a593Smuzhiyun 	int value)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	__set_gpio_level_p3(group, pin, value);
329*4882a593Smuzhiyun 	__set_gpio_dir_p3(group, pin, 0);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
lpc32xx_gpio_dir_out_always(struct gpio_chip * chip,unsigned pin,int value)334*4882a593Smuzhiyun static int lpc32xx_gpio_dir_out_always(struct gpio_chip *chip, unsigned pin,
335*4882a593Smuzhiyun 	int value)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	__set_gpo_level_p3(group, pin, value);
340*4882a593Smuzhiyun 	return 0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
lpc32xx_gpio_set_value_p012(struct gpio_chip * chip,unsigned pin,int value)343*4882a593Smuzhiyun static void lpc32xx_gpio_set_value_p012(struct gpio_chip *chip, unsigned pin,
344*4882a593Smuzhiyun 	int value)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	__set_gpio_level_p012(group, pin, value);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
lpc32xx_gpio_set_value_p3(struct gpio_chip * chip,unsigned pin,int value)351*4882a593Smuzhiyun static void lpc32xx_gpio_set_value_p3(struct gpio_chip *chip, unsigned pin,
352*4882a593Smuzhiyun 	int value)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	__set_gpio_level_p3(group, pin, value);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
lpc32xx_gpo_set_value(struct gpio_chip * chip,unsigned pin,int value)359*4882a593Smuzhiyun static void lpc32xx_gpo_set_value(struct gpio_chip *chip, unsigned pin,
360*4882a593Smuzhiyun 	int value)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	__set_gpo_level_p3(group, pin, value);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
lpc32xx_gpo_get_value(struct gpio_chip * chip,unsigned pin)367*4882a593Smuzhiyun static int lpc32xx_gpo_get_value(struct gpio_chip *chip, unsigned pin)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return !!__get_gpo_state_p3(group, pin);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
lpc32xx_gpio_request(struct gpio_chip * chip,unsigned pin)374*4882a593Smuzhiyun static int lpc32xx_gpio_request(struct gpio_chip *chip, unsigned pin)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	if (pin < chip->ngpio)
377*4882a593Smuzhiyun 		return 0;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return -EINVAL;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
lpc32xx_gpio_to_irq_p01(struct gpio_chip * chip,unsigned offset)382*4882a593Smuzhiyun static int lpc32xx_gpio_to_irq_p01(struct gpio_chip *chip, unsigned offset)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	return -ENXIO;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
lpc32xx_gpio_to_irq_gpio_p3(struct gpio_chip * chip,unsigned offset)387*4882a593Smuzhiyun static int lpc32xx_gpio_to_irq_gpio_p3(struct gpio_chip *chip, unsigned offset)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	return -ENXIO;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
lpc32xx_gpio_to_irq_gpi_p3(struct gpio_chip * chip,unsigned offset)392*4882a593Smuzhiyun static int lpc32xx_gpio_to_irq_gpi_p3(struct gpio_chip *chip, unsigned offset)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	return -ENXIO;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static struct lpc32xx_gpio_chip lpc32xx_gpiochip[] = {
398*4882a593Smuzhiyun 	{
399*4882a593Smuzhiyun 		.chip = {
400*4882a593Smuzhiyun 			.label			= "gpio_p0",
401*4882a593Smuzhiyun 			.direction_input	= lpc32xx_gpio_dir_input_p012,
402*4882a593Smuzhiyun 			.get			= lpc32xx_gpio_get_value_p012,
403*4882a593Smuzhiyun 			.direction_output	= lpc32xx_gpio_dir_output_p012,
404*4882a593Smuzhiyun 			.set			= lpc32xx_gpio_set_value_p012,
405*4882a593Smuzhiyun 			.request		= lpc32xx_gpio_request,
406*4882a593Smuzhiyun 			.to_irq			= lpc32xx_gpio_to_irq_p01,
407*4882a593Smuzhiyun 			.base			= LPC32XX_GPIO_P0_GRP,
408*4882a593Smuzhiyun 			.ngpio			= LPC32XX_GPIO_P0_MAX,
409*4882a593Smuzhiyun 			.names			= gpio_p0_names,
410*4882a593Smuzhiyun 			.can_sleep		= false,
411*4882a593Smuzhiyun 		},
412*4882a593Smuzhiyun 		.gpio_grp = &gpio_grp_regs_p0,
413*4882a593Smuzhiyun 	},
414*4882a593Smuzhiyun 	{
415*4882a593Smuzhiyun 		.chip = {
416*4882a593Smuzhiyun 			.label			= "gpio_p1",
417*4882a593Smuzhiyun 			.direction_input	= lpc32xx_gpio_dir_input_p012,
418*4882a593Smuzhiyun 			.get			= lpc32xx_gpio_get_value_p012,
419*4882a593Smuzhiyun 			.direction_output	= lpc32xx_gpio_dir_output_p012,
420*4882a593Smuzhiyun 			.set			= lpc32xx_gpio_set_value_p012,
421*4882a593Smuzhiyun 			.request		= lpc32xx_gpio_request,
422*4882a593Smuzhiyun 			.to_irq			= lpc32xx_gpio_to_irq_p01,
423*4882a593Smuzhiyun 			.base			= LPC32XX_GPIO_P1_GRP,
424*4882a593Smuzhiyun 			.ngpio			= LPC32XX_GPIO_P1_MAX,
425*4882a593Smuzhiyun 			.names			= gpio_p1_names,
426*4882a593Smuzhiyun 			.can_sleep		= false,
427*4882a593Smuzhiyun 		},
428*4882a593Smuzhiyun 		.gpio_grp = &gpio_grp_regs_p1,
429*4882a593Smuzhiyun 	},
430*4882a593Smuzhiyun 	{
431*4882a593Smuzhiyun 		.chip = {
432*4882a593Smuzhiyun 			.label			= "gpio_p2",
433*4882a593Smuzhiyun 			.direction_input	= lpc32xx_gpio_dir_input_p012,
434*4882a593Smuzhiyun 			.get			= lpc32xx_gpio_get_value_p012,
435*4882a593Smuzhiyun 			.direction_output	= lpc32xx_gpio_dir_output_p012,
436*4882a593Smuzhiyun 			.set			= lpc32xx_gpio_set_value_p012,
437*4882a593Smuzhiyun 			.request		= lpc32xx_gpio_request,
438*4882a593Smuzhiyun 			.base			= LPC32XX_GPIO_P2_GRP,
439*4882a593Smuzhiyun 			.ngpio			= LPC32XX_GPIO_P2_MAX,
440*4882a593Smuzhiyun 			.names			= gpio_p2_names,
441*4882a593Smuzhiyun 			.can_sleep		= false,
442*4882a593Smuzhiyun 		},
443*4882a593Smuzhiyun 		.gpio_grp = &gpio_grp_regs_p2,
444*4882a593Smuzhiyun 	},
445*4882a593Smuzhiyun 	{
446*4882a593Smuzhiyun 		.chip = {
447*4882a593Smuzhiyun 			.label			= "gpio_p3",
448*4882a593Smuzhiyun 			.direction_input	= lpc32xx_gpio_dir_input_p3,
449*4882a593Smuzhiyun 			.get			= lpc32xx_gpio_get_value_p3,
450*4882a593Smuzhiyun 			.direction_output	= lpc32xx_gpio_dir_output_p3,
451*4882a593Smuzhiyun 			.set			= lpc32xx_gpio_set_value_p3,
452*4882a593Smuzhiyun 			.request		= lpc32xx_gpio_request,
453*4882a593Smuzhiyun 			.to_irq			= lpc32xx_gpio_to_irq_gpio_p3,
454*4882a593Smuzhiyun 			.base			= LPC32XX_GPIO_P3_GRP,
455*4882a593Smuzhiyun 			.ngpio			= LPC32XX_GPIO_P3_MAX,
456*4882a593Smuzhiyun 			.names			= gpio_p3_names,
457*4882a593Smuzhiyun 			.can_sleep		= false,
458*4882a593Smuzhiyun 		},
459*4882a593Smuzhiyun 		.gpio_grp = &gpio_grp_regs_p3,
460*4882a593Smuzhiyun 	},
461*4882a593Smuzhiyun 	{
462*4882a593Smuzhiyun 		.chip = {
463*4882a593Smuzhiyun 			.label			= "gpi_p3",
464*4882a593Smuzhiyun 			.direction_input	= lpc32xx_gpio_dir_in_always,
465*4882a593Smuzhiyun 			.get			= lpc32xx_gpi_get_value,
466*4882a593Smuzhiyun 			.request		= lpc32xx_gpio_request,
467*4882a593Smuzhiyun 			.to_irq			= lpc32xx_gpio_to_irq_gpi_p3,
468*4882a593Smuzhiyun 			.base			= LPC32XX_GPI_P3_GRP,
469*4882a593Smuzhiyun 			.ngpio			= LPC32XX_GPI_P3_MAX,
470*4882a593Smuzhiyun 			.names			= gpi_p3_names,
471*4882a593Smuzhiyun 			.can_sleep		= false,
472*4882a593Smuzhiyun 		},
473*4882a593Smuzhiyun 		.gpio_grp = &gpio_grp_regs_p3,
474*4882a593Smuzhiyun 	},
475*4882a593Smuzhiyun 	{
476*4882a593Smuzhiyun 		.chip = {
477*4882a593Smuzhiyun 			.label			= "gpo_p3",
478*4882a593Smuzhiyun 			.direction_output	= lpc32xx_gpio_dir_out_always,
479*4882a593Smuzhiyun 			.set			= lpc32xx_gpo_set_value,
480*4882a593Smuzhiyun 			.get			= lpc32xx_gpo_get_value,
481*4882a593Smuzhiyun 			.request		= lpc32xx_gpio_request,
482*4882a593Smuzhiyun 			.base			= LPC32XX_GPO_P3_GRP,
483*4882a593Smuzhiyun 			.ngpio			= LPC32XX_GPO_P3_MAX,
484*4882a593Smuzhiyun 			.names			= gpo_p3_names,
485*4882a593Smuzhiyun 			.can_sleep		= false,
486*4882a593Smuzhiyun 		},
487*4882a593Smuzhiyun 		.gpio_grp = &gpio_grp_regs_p3,
488*4882a593Smuzhiyun 	},
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun 
lpc32xx_of_xlate(struct gpio_chip * gc,const struct of_phandle_args * gpiospec,u32 * flags)491*4882a593Smuzhiyun static int lpc32xx_of_xlate(struct gpio_chip *gc,
492*4882a593Smuzhiyun 			    const struct of_phandle_args *gpiospec, u32 *flags)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	/* Is this the correct bank? */
495*4882a593Smuzhiyun 	u32 bank = gpiospec->args[0];
496*4882a593Smuzhiyun 	if ((bank >= ARRAY_SIZE(lpc32xx_gpiochip) ||
497*4882a593Smuzhiyun 	    (gc != &lpc32xx_gpiochip[bank].chip)))
498*4882a593Smuzhiyun 		return -EINVAL;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	if (flags)
501*4882a593Smuzhiyun 		*flags = gpiospec->args[2];
502*4882a593Smuzhiyun 	return gpiospec->args[1];
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
lpc32xx_gpio_probe(struct platform_device * pdev)505*4882a593Smuzhiyun static int lpc32xx_gpio_probe(struct platform_device *pdev)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	int i;
508*4882a593Smuzhiyun 	void __iomem *reg_base;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	reg_base = devm_platform_ioremap_resource(pdev, 0);
511*4882a593Smuzhiyun 	if (IS_ERR(reg_base))
512*4882a593Smuzhiyun 		return PTR_ERR(reg_base);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(lpc32xx_gpiochip); i++) {
515*4882a593Smuzhiyun 		if (pdev->dev.of_node) {
516*4882a593Smuzhiyun 			lpc32xx_gpiochip[i].chip.of_xlate = lpc32xx_of_xlate;
517*4882a593Smuzhiyun 			lpc32xx_gpiochip[i].chip.of_gpio_n_cells = 3;
518*4882a593Smuzhiyun 			lpc32xx_gpiochip[i].chip.of_node = pdev->dev.of_node;
519*4882a593Smuzhiyun 			lpc32xx_gpiochip[i].reg_base = reg_base;
520*4882a593Smuzhiyun 		}
521*4882a593Smuzhiyun 		devm_gpiochip_add_data(&pdev->dev, &lpc32xx_gpiochip[i].chip,
522*4882a593Smuzhiyun 				  &lpc32xx_gpiochip[i]);
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	return 0;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun #ifdef CONFIG_OF
529*4882a593Smuzhiyun static const struct of_device_id lpc32xx_gpio_of_match[] = {
530*4882a593Smuzhiyun 	{ .compatible = "nxp,lpc3220-gpio", },
531*4882a593Smuzhiyun 	{ },
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun #endif
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static struct platform_driver lpc32xx_gpio_driver = {
536*4882a593Smuzhiyun 	.driver		= {
537*4882a593Smuzhiyun 		.name	= "lpc32xx-gpio",
538*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(lpc32xx_gpio_of_match),
539*4882a593Smuzhiyun 	},
540*4882a593Smuzhiyun 	.probe		= lpc32xx_gpio_probe,
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun module_platform_driver(lpc32xx_gpio_driver);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
546*4882a593Smuzhiyun MODULE_LICENSE("GPL");
547*4882a593Smuzhiyun MODULE_DESCRIPTION("GPIO driver for LPC32xx SoC");
548