xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-lpc18xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * GPIO driver for NXP LPC18xx/43xx.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2018 Vladimir Zapolskiy <vz@mleia.com>
6*4882a593Smuzhiyun  * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/gpio/driver.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/irqdomain.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/of_gpio.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* LPC18xx GPIO register offsets */
23*4882a593Smuzhiyun #define LPC18XX_REG_DIR(n)	(0x2000 + n * sizeof(u32))
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define LPC18XX_MAX_PORTS	8
26*4882a593Smuzhiyun #define LPC18XX_PINS_PER_PORT	32
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* LPC18xx GPIO pin interrupt controller register offsets */
29*4882a593Smuzhiyun #define LPC18XX_GPIO_PIN_IC_ISEL	0x00
30*4882a593Smuzhiyun #define LPC18XX_GPIO_PIN_IC_IENR	0x04
31*4882a593Smuzhiyun #define LPC18XX_GPIO_PIN_IC_SIENR	0x08
32*4882a593Smuzhiyun #define LPC18XX_GPIO_PIN_IC_CIENR	0x0c
33*4882a593Smuzhiyun #define LPC18XX_GPIO_PIN_IC_IENF	0x10
34*4882a593Smuzhiyun #define LPC18XX_GPIO_PIN_IC_SIENF	0x14
35*4882a593Smuzhiyun #define LPC18XX_GPIO_PIN_IC_CIENF	0x18
36*4882a593Smuzhiyun #define LPC18XX_GPIO_PIN_IC_RISE	0x1c
37*4882a593Smuzhiyun #define LPC18XX_GPIO_PIN_IC_FALL	0x20
38*4882a593Smuzhiyun #define LPC18XX_GPIO_PIN_IC_IST		0x24
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define NR_LPC18XX_GPIO_PIN_IC_IRQS	8
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct lpc18xx_gpio_pin_ic {
43*4882a593Smuzhiyun 	void __iomem *base;
44*4882a593Smuzhiyun 	struct irq_domain *domain;
45*4882a593Smuzhiyun 	struct raw_spinlock lock;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun struct lpc18xx_gpio_chip {
49*4882a593Smuzhiyun 	struct gpio_chip gpio;
50*4882a593Smuzhiyun 	void __iomem *base;
51*4882a593Smuzhiyun 	struct clk *clk;
52*4882a593Smuzhiyun 	struct lpc18xx_gpio_pin_ic *pin_ic;
53*4882a593Smuzhiyun 	spinlock_t lock;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
lpc18xx_gpio_pin_ic_isel(struct lpc18xx_gpio_pin_ic * ic,u32 pin,bool set)56*4882a593Smuzhiyun static inline void lpc18xx_gpio_pin_ic_isel(struct lpc18xx_gpio_pin_ic *ic,
57*4882a593Smuzhiyun 					    u32 pin, bool set)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	u32 val = readl_relaxed(ic->base + LPC18XX_GPIO_PIN_IC_ISEL);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	if (set)
62*4882a593Smuzhiyun 		val &= ~BIT(pin);
63*4882a593Smuzhiyun 	else
64*4882a593Smuzhiyun 		val |= BIT(pin);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	writel_relaxed(val, ic->base + LPC18XX_GPIO_PIN_IC_ISEL);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
lpc18xx_gpio_pin_ic_set(struct lpc18xx_gpio_pin_ic * ic,u32 pin,u32 reg)69*4882a593Smuzhiyun static inline void lpc18xx_gpio_pin_ic_set(struct lpc18xx_gpio_pin_ic *ic,
70*4882a593Smuzhiyun 					   u32 pin, u32 reg)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	writel_relaxed(BIT(pin), ic->base + reg);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
lpc18xx_gpio_pin_ic_mask(struct irq_data * d)75*4882a593Smuzhiyun static void lpc18xx_gpio_pin_ic_mask(struct irq_data *d)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct lpc18xx_gpio_pin_ic *ic = d->chip_data;
78*4882a593Smuzhiyun 	u32 type = irqd_get_trigger_type(d);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	raw_spin_lock(&ic->lock);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	if (type & IRQ_TYPE_LEVEL_MASK || type & IRQ_TYPE_EDGE_RISING)
83*4882a593Smuzhiyun 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
84*4882a593Smuzhiyun 					LPC18XX_GPIO_PIN_IC_CIENR);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_FALLING)
87*4882a593Smuzhiyun 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
88*4882a593Smuzhiyun 					LPC18XX_GPIO_PIN_IC_CIENF);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	raw_spin_unlock(&ic->lock);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	irq_chip_mask_parent(d);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
lpc18xx_gpio_pin_ic_unmask(struct irq_data * d)95*4882a593Smuzhiyun static void lpc18xx_gpio_pin_ic_unmask(struct irq_data *d)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	struct lpc18xx_gpio_pin_ic *ic = d->chip_data;
98*4882a593Smuzhiyun 	u32 type = irqd_get_trigger_type(d);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	raw_spin_lock(&ic->lock);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (type & IRQ_TYPE_LEVEL_MASK || type & IRQ_TYPE_EDGE_RISING)
103*4882a593Smuzhiyun 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
104*4882a593Smuzhiyun 					LPC18XX_GPIO_PIN_IC_SIENR);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_FALLING)
107*4882a593Smuzhiyun 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
108*4882a593Smuzhiyun 					LPC18XX_GPIO_PIN_IC_SIENF);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	raw_spin_unlock(&ic->lock);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	irq_chip_unmask_parent(d);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
lpc18xx_gpio_pin_ic_eoi(struct irq_data * d)115*4882a593Smuzhiyun static void lpc18xx_gpio_pin_ic_eoi(struct irq_data *d)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct lpc18xx_gpio_pin_ic *ic = d->chip_data;
118*4882a593Smuzhiyun 	u32 type = irqd_get_trigger_type(d);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	raw_spin_lock(&ic->lock);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_BOTH)
123*4882a593Smuzhiyun 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
124*4882a593Smuzhiyun 					LPC18XX_GPIO_PIN_IC_IST);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	raw_spin_unlock(&ic->lock);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	irq_chip_eoi_parent(d);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
lpc18xx_gpio_pin_ic_set_type(struct irq_data * d,unsigned int type)131*4882a593Smuzhiyun static int lpc18xx_gpio_pin_ic_set_type(struct irq_data *d, unsigned int type)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct lpc18xx_gpio_pin_ic *ic = d->chip_data;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	raw_spin_lock(&ic->lock);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	if (type & IRQ_TYPE_LEVEL_HIGH) {
138*4882a593Smuzhiyun 		lpc18xx_gpio_pin_ic_isel(ic, d->hwirq, true);
139*4882a593Smuzhiyun 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
140*4882a593Smuzhiyun 					LPC18XX_GPIO_PIN_IC_SIENF);
141*4882a593Smuzhiyun 	} else if (type & IRQ_TYPE_LEVEL_LOW) {
142*4882a593Smuzhiyun 		lpc18xx_gpio_pin_ic_isel(ic, d->hwirq, true);
143*4882a593Smuzhiyun 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
144*4882a593Smuzhiyun 					LPC18XX_GPIO_PIN_IC_CIENF);
145*4882a593Smuzhiyun 	} else {
146*4882a593Smuzhiyun 		lpc18xx_gpio_pin_ic_isel(ic, d->hwirq, false);
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	raw_spin_unlock(&ic->lock);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static struct irq_chip lpc18xx_gpio_pin_ic = {
155*4882a593Smuzhiyun 	.name		= "LPC18xx GPIO pin",
156*4882a593Smuzhiyun 	.irq_mask	= lpc18xx_gpio_pin_ic_mask,
157*4882a593Smuzhiyun 	.irq_unmask	= lpc18xx_gpio_pin_ic_unmask,
158*4882a593Smuzhiyun 	.irq_eoi	= lpc18xx_gpio_pin_ic_eoi,
159*4882a593Smuzhiyun 	.irq_set_type	= lpc18xx_gpio_pin_ic_set_type,
160*4882a593Smuzhiyun 	.flags		= IRQCHIP_SET_TYPE_MASKED,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
lpc18xx_gpio_pin_ic_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * data)163*4882a593Smuzhiyun static int lpc18xx_gpio_pin_ic_domain_alloc(struct irq_domain *domain,
164*4882a593Smuzhiyun 					    unsigned int virq,
165*4882a593Smuzhiyun 					    unsigned int nr_irqs, void *data)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	struct irq_fwspec parent_fwspec, *fwspec = data;
168*4882a593Smuzhiyun 	struct lpc18xx_gpio_pin_ic *ic = domain->host_data;
169*4882a593Smuzhiyun 	irq_hw_number_t hwirq;
170*4882a593Smuzhiyun 	int ret;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if (nr_irqs != 1)
173*4882a593Smuzhiyun 		return -EINVAL;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	hwirq = fwspec->param[0];
176*4882a593Smuzhiyun 	if (hwirq >= NR_LPC18XX_GPIO_PIN_IC_IRQS)
177*4882a593Smuzhiyun 		return -EINVAL;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/*
180*4882a593Smuzhiyun 	 * All LPC18xx/LPC43xx GPIO pin hardware interrupts are translated
181*4882a593Smuzhiyun 	 * into edge interrupts 32...39 on parent Cortex-M3/M4 NVIC
182*4882a593Smuzhiyun 	 */
183*4882a593Smuzhiyun 	parent_fwspec.fwnode = domain->parent->fwnode;
184*4882a593Smuzhiyun 	parent_fwspec.param_count = 1;
185*4882a593Smuzhiyun 	parent_fwspec.param[0] = hwirq + 32;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	ret = irq_domain_alloc_irqs_parent(domain, virq, 1, &parent_fwspec);
188*4882a593Smuzhiyun 	if (ret < 0) {
189*4882a593Smuzhiyun 		pr_err("failed to allocate parent irq %u: %d\n",
190*4882a593Smuzhiyun 		       parent_fwspec.param[0], ret);
191*4882a593Smuzhiyun 		return ret;
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	return irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
195*4882a593Smuzhiyun 					     &lpc18xx_gpio_pin_ic, ic);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static const struct irq_domain_ops lpc18xx_gpio_pin_ic_domain_ops = {
199*4882a593Smuzhiyun 	.alloc	= lpc18xx_gpio_pin_ic_domain_alloc,
200*4882a593Smuzhiyun 	.xlate	= irq_domain_xlate_twocell,
201*4882a593Smuzhiyun 	.free	= irq_domain_free_irqs_common,
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
lpc18xx_gpio_pin_ic_probe(struct lpc18xx_gpio_chip * gc)204*4882a593Smuzhiyun static int lpc18xx_gpio_pin_ic_probe(struct lpc18xx_gpio_chip *gc)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	struct device *dev = gc->gpio.parent;
207*4882a593Smuzhiyun 	struct irq_domain *parent_domain;
208*4882a593Smuzhiyun 	struct device_node *parent_node;
209*4882a593Smuzhiyun 	struct lpc18xx_gpio_pin_ic *ic;
210*4882a593Smuzhiyun 	struct resource res;
211*4882a593Smuzhiyun 	int ret, index;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	parent_node = of_irq_find_parent(dev->of_node);
214*4882a593Smuzhiyun 	if (!parent_node)
215*4882a593Smuzhiyun 		return -ENXIO;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	parent_domain = irq_find_host(parent_node);
218*4882a593Smuzhiyun 	of_node_put(parent_node);
219*4882a593Smuzhiyun 	if (!parent_domain)
220*4882a593Smuzhiyun 		return -ENXIO;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	ic = devm_kzalloc(dev, sizeof(*ic), GFP_KERNEL);
223*4882a593Smuzhiyun 	if (!ic)
224*4882a593Smuzhiyun 		return -ENOMEM;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	index = of_property_match_string(dev->of_node, "reg-names",
227*4882a593Smuzhiyun 					 "gpio-pin-ic");
228*4882a593Smuzhiyun 	if (index < 0) {
229*4882a593Smuzhiyun 		ret = -ENODEV;
230*4882a593Smuzhiyun 		goto free_ic;
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	ret = of_address_to_resource(dev->of_node, index, &res);
234*4882a593Smuzhiyun 	if (ret < 0)
235*4882a593Smuzhiyun 		goto free_ic;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	ic->base = devm_ioremap_resource(dev, &res);
238*4882a593Smuzhiyun 	if (IS_ERR(ic->base)) {
239*4882a593Smuzhiyun 		ret = PTR_ERR(ic->base);
240*4882a593Smuzhiyun 		goto free_ic;
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	raw_spin_lock_init(&ic->lock);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	ic->domain = irq_domain_add_hierarchy(parent_domain, 0,
246*4882a593Smuzhiyun 					      NR_LPC18XX_GPIO_PIN_IC_IRQS,
247*4882a593Smuzhiyun 					      dev->of_node,
248*4882a593Smuzhiyun 					      &lpc18xx_gpio_pin_ic_domain_ops,
249*4882a593Smuzhiyun 					      ic);
250*4882a593Smuzhiyun 	if (!ic->domain) {
251*4882a593Smuzhiyun 		pr_err("unable to add irq domain\n");
252*4882a593Smuzhiyun 		ret = -ENODEV;
253*4882a593Smuzhiyun 		goto free_iomap;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	gc->pin_ic = ic;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	return 0;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun free_iomap:
261*4882a593Smuzhiyun 	devm_iounmap(dev, ic->base);
262*4882a593Smuzhiyun free_ic:
263*4882a593Smuzhiyun 	devm_kfree(dev, ic);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return ret;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
lpc18xx_gpio_set(struct gpio_chip * chip,unsigned offset,int value)268*4882a593Smuzhiyun static void lpc18xx_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	struct lpc18xx_gpio_chip *gc = gpiochip_get_data(chip);
271*4882a593Smuzhiyun 	writeb(value ? 1 : 0, gc->base + offset);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
lpc18xx_gpio_get(struct gpio_chip * chip,unsigned offset)274*4882a593Smuzhiyun static int lpc18xx_gpio_get(struct gpio_chip *chip, unsigned offset)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	struct lpc18xx_gpio_chip *gc = gpiochip_get_data(chip);
277*4882a593Smuzhiyun 	return !!readb(gc->base + offset);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
lpc18xx_gpio_direction(struct gpio_chip * chip,unsigned offset,bool out)280*4882a593Smuzhiyun static int lpc18xx_gpio_direction(struct gpio_chip *chip, unsigned offset,
281*4882a593Smuzhiyun 				  bool out)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct lpc18xx_gpio_chip *gc = gpiochip_get_data(chip);
284*4882a593Smuzhiyun 	unsigned long flags;
285*4882a593Smuzhiyun 	u32 port, pin, dir;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	port = offset / LPC18XX_PINS_PER_PORT;
288*4882a593Smuzhiyun 	pin  = offset % LPC18XX_PINS_PER_PORT;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	spin_lock_irqsave(&gc->lock, flags);
291*4882a593Smuzhiyun 	dir = readl(gc->base + LPC18XX_REG_DIR(port));
292*4882a593Smuzhiyun 	if (out)
293*4882a593Smuzhiyun 		dir |= BIT(pin);
294*4882a593Smuzhiyun 	else
295*4882a593Smuzhiyun 		dir &= ~BIT(pin);
296*4882a593Smuzhiyun 	writel(dir, gc->base + LPC18XX_REG_DIR(port));
297*4882a593Smuzhiyun 	spin_unlock_irqrestore(&gc->lock, flags);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
lpc18xx_gpio_direction_input(struct gpio_chip * chip,unsigned offset)302*4882a593Smuzhiyun static int lpc18xx_gpio_direction_input(struct gpio_chip *chip,
303*4882a593Smuzhiyun 					unsigned offset)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	return lpc18xx_gpio_direction(chip, offset, false);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
lpc18xx_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)308*4882a593Smuzhiyun static int lpc18xx_gpio_direction_output(struct gpio_chip *chip,
309*4882a593Smuzhiyun 					 unsigned offset, int value)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	lpc18xx_gpio_set(chip, offset, value);
312*4882a593Smuzhiyun 	return lpc18xx_gpio_direction(chip, offset, true);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun static const struct gpio_chip lpc18xx_chip = {
316*4882a593Smuzhiyun 	.label			= "lpc18xx/43xx-gpio",
317*4882a593Smuzhiyun 	.request		= gpiochip_generic_request,
318*4882a593Smuzhiyun 	.free			= gpiochip_generic_free,
319*4882a593Smuzhiyun 	.direction_input	= lpc18xx_gpio_direction_input,
320*4882a593Smuzhiyun 	.direction_output	= lpc18xx_gpio_direction_output,
321*4882a593Smuzhiyun 	.set			= lpc18xx_gpio_set,
322*4882a593Smuzhiyun 	.get			= lpc18xx_gpio_get,
323*4882a593Smuzhiyun 	.ngpio			= LPC18XX_MAX_PORTS * LPC18XX_PINS_PER_PORT,
324*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
lpc18xx_gpio_probe(struct platform_device * pdev)327*4882a593Smuzhiyun static int lpc18xx_gpio_probe(struct platform_device *pdev)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
330*4882a593Smuzhiyun 	struct lpc18xx_gpio_chip *gc;
331*4882a593Smuzhiyun 	int index, ret;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	gc = devm_kzalloc(dev, sizeof(*gc), GFP_KERNEL);
334*4882a593Smuzhiyun 	if (!gc)
335*4882a593Smuzhiyun 		return -ENOMEM;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	gc->gpio = lpc18xx_chip;
338*4882a593Smuzhiyun 	platform_set_drvdata(pdev, gc);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	index = of_property_match_string(dev->of_node, "reg-names", "gpio");
341*4882a593Smuzhiyun 	if (index < 0) {
342*4882a593Smuzhiyun 		/* To support backward compatibility take the first resource */
343*4882a593Smuzhiyun 		gc->base = devm_platform_ioremap_resource(pdev, 0);
344*4882a593Smuzhiyun 	} else {
345*4882a593Smuzhiyun 		struct resource res;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		ret = of_address_to_resource(dev->of_node, index, &res);
348*4882a593Smuzhiyun 		if (ret < 0)
349*4882a593Smuzhiyun 			return ret;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		gc->base = devm_ioremap_resource(dev, &res);
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 	if (IS_ERR(gc->base))
354*4882a593Smuzhiyun 		return PTR_ERR(gc->base);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	gc->clk = devm_clk_get(dev, NULL);
357*4882a593Smuzhiyun 	if (IS_ERR(gc->clk)) {
358*4882a593Smuzhiyun 		dev_err(dev, "input clock not found\n");
359*4882a593Smuzhiyun 		return PTR_ERR(gc->clk);
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	ret = clk_prepare_enable(gc->clk);
363*4882a593Smuzhiyun 	if (ret) {
364*4882a593Smuzhiyun 		dev_err(dev, "unable to enable clock\n");
365*4882a593Smuzhiyun 		return ret;
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	spin_lock_init(&gc->lock);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	gc->gpio.parent = dev;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(dev, &gc->gpio, gc);
373*4882a593Smuzhiyun 	if (ret) {
374*4882a593Smuzhiyun 		dev_err(dev, "failed to add gpio chip\n");
375*4882a593Smuzhiyun 		clk_disable_unprepare(gc->clk);
376*4882a593Smuzhiyun 		return ret;
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* On error GPIO pin interrupt controller just won't be registered */
380*4882a593Smuzhiyun 	lpc18xx_gpio_pin_ic_probe(gc);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
lpc18xx_gpio_remove(struct platform_device * pdev)385*4882a593Smuzhiyun static int lpc18xx_gpio_remove(struct platform_device *pdev)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	struct lpc18xx_gpio_chip *gc = platform_get_drvdata(pdev);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if (gc->pin_ic)
390*4882a593Smuzhiyun 		irq_domain_remove(gc->pin_ic->domain);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	clk_disable_unprepare(gc->clk);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static const struct of_device_id lpc18xx_gpio_match[] = {
398*4882a593Smuzhiyun 	{ .compatible = "nxp,lpc1850-gpio" },
399*4882a593Smuzhiyun 	{ }
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lpc18xx_gpio_match);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun static struct platform_driver lpc18xx_gpio_driver = {
404*4882a593Smuzhiyun 	.probe	= lpc18xx_gpio_probe,
405*4882a593Smuzhiyun 	.remove	= lpc18xx_gpio_remove,
406*4882a593Smuzhiyun 	.driver	= {
407*4882a593Smuzhiyun 		.name		= "lpc18xx-gpio",
408*4882a593Smuzhiyun 		.of_match_table	= lpc18xx_gpio_match,
409*4882a593Smuzhiyun 	},
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun module_platform_driver(lpc18xx_gpio_driver);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun MODULE_AUTHOR("Joachim Eastwood <manabian@gmail.com>");
414*4882a593Smuzhiyun MODULE_AUTHOR("Vladimir Zapolskiy <vz@mleia.com>");
415*4882a593Smuzhiyun MODULE_DESCRIPTION("GPIO driver for LPC18xx/43xx");
416*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
417