xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-grgpio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for Aeroflex Gaisler GRGPIO General Purpose I/O cores.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * 2013 (c) Aeroflex Gaisler AB
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This driver supports the GRGPIO GPIO core available in the GRLIB VHDL
8*4882a593Smuzhiyun  * IP core library.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Full documentation of the GRGPIO core can be found here:
11*4882a593Smuzhiyun  * http://www.gaisler.com/products/grlib/grip.pdf
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * See "Documentation/devicetree/bindings/gpio/gpio-grgpio.txt" for
14*4882a593Smuzhiyun  * information on open firmware properties.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * Contributors: Andreas Larsson <andreas@gaisler.com>
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/init.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/io.h>
24*4882a593Smuzhiyun #include <linux/of.h>
25*4882a593Smuzhiyun #include <linux/of_platform.h>
26*4882a593Smuzhiyun #include <linux/gpio/driver.h>
27*4882a593Smuzhiyun #include <linux/slab.h>
28*4882a593Smuzhiyun #include <linux/err.h>
29*4882a593Smuzhiyun #include <linux/interrupt.h>
30*4882a593Smuzhiyun #include <linux/irq.h>
31*4882a593Smuzhiyun #include <linux/irqdomain.h>
32*4882a593Smuzhiyun #include <linux/bitops.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define GRGPIO_MAX_NGPIO 32
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define GRGPIO_DATA		0x00
37*4882a593Smuzhiyun #define GRGPIO_OUTPUT		0x04
38*4882a593Smuzhiyun #define GRGPIO_DIR		0x08
39*4882a593Smuzhiyun #define GRGPIO_IMASK		0x0c
40*4882a593Smuzhiyun #define GRGPIO_IPOL		0x10
41*4882a593Smuzhiyun #define GRGPIO_IEDGE		0x14
42*4882a593Smuzhiyun #define GRGPIO_BYPASS		0x18
43*4882a593Smuzhiyun #define GRGPIO_IMAP_BASE	0x20
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Structure for an irq of the core - called an underlying irq */
46*4882a593Smuzhiyun struct grgpio_uirq {
47*4882a593Smuzhiyun 	u8 refcnt; /* Reference counter to manage requesting/freeing of uirq */
48*4882a593Smuzhiyun 	u8 uirq; /* Underlying irq of the gpio driver */
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun  * Structure for an irq of a gpio line handed out by this driver. The index is
53*4882a593Smuzhiyun  * used to map to the corresponding underlying irq.
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun struct grgpio_lirq {
56*4882a593Smuzhiyun 	s8 index; /* Index into struct grgpio_priv's uirqs, or -1 */
57*4882a593Smuzhiyun 	u8 irq; /* irq for the gpio line */
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun struct grgpio_priv {
61*4882a593Smuzhiyun 	struct gpio_chip gc;
62*4882a593Smuzhiyun 	void __iomem *regs;
63*4882a593Smuzhiyun 	struct device *dev;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	u32 imask; /* irq mask shadow register */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	/*
68*4882a593Smuzhiyun 	 * The grgpio core can have multiple "underlying" irqs. The gpio lines
69*4882a593Smuzhiyun 	 * can be mapped to any one or none of these underlying irqs
70*4882a593Smuzhiyun 	 * independently of each other. This driver sets up an irq domain and
71*4882a593Smuzhiyun 	 * hands out separate irqs to each gpio line
72*4882a593Smuzhiyun 	 */
73*4882a593Smuzhiyun 	struct irq_domain *domain;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	/*
76*4882a593Smuzhiyun 	 * This array contains information on each underlying irq, each
77*4882a593Smuzhiyun 	 * irq of the grgpio core itself.
78*4882a593Smuzhiyun 	 */
79*4882a593Smuzhiyun 	struct grgpio_uirq uirqs[GRGPIO_MAX_NGPIO];
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/*
82*4882a593Smuzhiyun 	 * This array contains information for each gpio line on the irqs
83*4882a593Smuzhiyun 	 * obtains from this driver. An index value of -1 for a certain gpio
84*4882a593Smuzhiyun 	 * line indicates that the line has no irq. Otherwise the index connects
85*4882a593Smuzhiyun 	 * the irq to the underlying irq by pointing into the uirqs array.
86*4882a593Smuzhiyun 	 */
87*4882a593Smuzhiyun 	struct grgpio_lirq lirqs[GRGPIO_MAX_NGPIO];
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
grgpio_set_imask(struct grgpio_priv * priv,unsigned int offset,int val)90*4882a593Smuzhiyun static void grgpio_set_imask(struct grgpio_priv *priv, unsigned int offset,
91*4882a593Smuzhiyun 			     int val)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct gpio_chip *gc = &priv->gc;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	if (val)
96*4882a593Smuzhiyun 		priv->imask |= BIT(offset);
97*4882a593Smuzhiyun 	else
98*4882a593Smuzhiyun 		priv->imask &= ~BIT(offset);
99*4882a593Smuzhiyun 	gc->write_reg(priv->regs + GRGPIO_IMASK, priv->imask);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
grgpio_to_irq(struct gpio_chip * gc,unsigned offset)102*4882a593Smuzhiyun static int grgpio_to_irq(struct gpio_chip *gc, unsigned offset)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	struct grgpio_priv *priv = gpiochip_get_data(gc);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (offset >= gc->ngpio)
107*4882a593Smuzhiyun 		return -ENXIO;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	if (priv->lirqs[offset].index < 0)
110*4882a593Smuzhiyun 		return -ENXIO;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return irq_create_mapping(priv->domain, offset);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* -------------------- IRQ chip functions -------------------- */
116*4882a593Smuzhiyun 
grgpio_irq_set_type(struct irq_data * d,unsigned int type)117*4882a593Smuzhiyun static int grgpio_irq_set_type(struct irq_data *d, unsigned int type)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct grgpio_priv *priv = irq_data_get_irq_chip_data(d);
120*4882a593Smuzhiyun 	unsigned long flags;
121*4882a593Smuzhiyun 	u32 mask = BIT(d->hwirq);
122*4882a593Smuzhiyun 	u32 ipol;
123*4882a593Smuzhiyun 	u32 iedge;
124*4882a593Smuzhiyun 	u32 pol;
125*4882a593Smuzhiyun 	u32 edge;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	switch (type) {
128*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
129*4882a593Smuzhiyun 		pol = 0;
130*4882a593Smuzhiyun 		edge = 0;
131*4882a593Smuzhiyun 		break;
132*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
133*4882a593Smuzhiyun 		pol = mask;
134*4882a593Smuzhiyun 		edge = 0;
135*4882a593Smuzhiyun 		break;
136*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
137*4882a593Smuzhiyun 		pol = 0;
138*4882a593Smuzhiyun 		edge = mask;
139*4882a593Smuzhiyun 		break;
140*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
141*4882a593Smuzhiyun 		pol = mask;
142*4882a593Smuzhiyun 		edge = mask;
143*4882a593Smuzhiyun 		break;
144*4882a593Smuzhiyun 	default:
145*4882a593Smuzhiyun 		return -EINVAL;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->gc.bgpio_lock, flags);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	ipol = priv->gc.read_reg(priv->regs + GRGPIO_IPOL) & ~mask;
151*4882a593Smuzhiyun 	iedge = priv->gc.read_reg(priv->regs + GRGPIO_IEDGE) & ~mask;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	priv->gc.write_reg(priv->regs + GRGPIO_IPOL, ipol | pol);
154*4882a593Smuzhiyun 	priv->gc.write_reg(priv->regs + GRGPIO_IEDGE, iedge | edge);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->gc.bgpio_lock, flags);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
grgpio_irq_mask(struct irq_data * d)161*4882a593Smuzhiyun static void grgpio_irq_mask(struct irq_data *d)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	struct grgpio_priv *priv = irq_data_get_irq_chip_data(d);
164*4882a593Smuzhiyun 	int offset = d->hwirq;
165*4882a593Smuzhiyun 	unsigned long flags;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->gc.bgpio_lock, flags);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	grgpio_set_imask(priv, offset, 0);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->gc.bgpio_lock, flags);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
grgpio_irq_unmask(struct irq_data * d)174*4882a593Smuzhiyun static void grgpio_irq_unmask(struct irq_data *d)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct grgpio_priv *priv = irq_data_get_irq_chip_data(d);
177*4882a593Smuzhiyun 	int offset = d->hwirq;
178*4882a593Smuzhiyun 	unsigned long flags;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->gc.bgpio_lock, flags);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	grgpio_set_imask(priv, offset, 1);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->gc.bgpio_lock, flags);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static struct irq_chip grgpio_irq_chip = {
188*4882a593Smuzhiyun 	.name			= "grgpio",
189*4882a593Smuzhiyun 	.irq_mask		= grgpio_irq_mask,
190*4882a593Smuzhiyun 	.irq_unmask		= grgpio_irq_unmask,
191*4882a593Smuzhiyun 	.irq_set_type		= grgpio_irq_set_type,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
grgpio_irq_handler(int irq,void * dev)194*4882a593Smuzhiyun static irqreturn_t grgpio_irq_handler(int irq, void *dev)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct grgpio_priv *priv = dev;
197*4882a593Smuzhiyun 	int ngpio = priv->gc.ngpio;
198*4882a593Smuzhiyun 	unsigned long flags;
199*4882a593Smuzhiyun 	int i;
200*4882a593Smuzhiyun 	int match = 0;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->gc.bgpio_lock, flags);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/*
205*4882a593Smuzhiyun 	 * For each gpio line, call its interrupt handler if it its underlying
206*4882a593Smuzhiyun 	 * irq matches the current irq that is handled.
207*4882a593Smuzhiyun 	 */
208*4882a593Smuzhiyun 	for (i = 0; i < ngpio; i++) {
209*4882a593Smuzhiyun 		struct grgpio_lirq *lirq = &priv->lirqs[i];
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		if (priv->imask & BIT(i) && lirq->index >= 0 &&
212*4882a593Smuzhiyun 		    priv->uirqs[lirq->index].uirq == irq) {
213*4882a593Smuzhiyun 			generic_handle_irq(lirq->irq);
214*4882a593Smuzhiyun 			match = 1;
215*4882a593Smuzhiyun 		}
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->gc.bgpio_lock, flags);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	if (!match)
221*4882a593Smuzhiyun 		dev_warn(priv->dev, "No gpio line matched irq %d\n", irq);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return IRQ_HANDLED;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun  * This function will be called as a consequence of the call to
228*4882a593Smuzhiyun  * irq_create_mapping in grgpio_to_irq
229*4882a593Smuzhiyun  */
grgpio_irq_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)230*4882a593Smuzhiyun static int grgpio_irq_map(struct irq_domain *d, unsigned int irq,
231*4882a593Smuzhiyun 			  irq_hw_number_t hwirq)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct grgpio_priv *priv = d->host_data;
234*4882a593Smuzhiyun 	struct grgpio_lirq *lirq;
235*4882a593Smuzhiyun 	struct grgpio_uirq *uirq;
236*4882a593Smuzhiyun 	unsigned long flags;
237*4882a593Smuzhiyun 	int offset = hwirq;
238*4882a593Smuzhiyun 	int ret = 0;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	if (!priv)
241*4882a593Smuzhiyun 		return -EINVAL;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	lirq = &priv->lirqs[offset];
244*4882a593Smuzhiyun 	if (lirq->index < 0)
245*4882a593Smuzhiyun 		return -EINVAL;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	dev_dbg(priv->dev, "Mapping irq %d for gpio line %d\n",
248*4882a593Smuzhiyun 		irq, offset);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->gc.bgpio_lock, flags);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Request underlying irq if not already requested */
253*4882a593Smuzhiyun 	lirq->irq = irq;
254*4882a593Smuzhiyun 	uirq = &priv->uirqs[lirq->index];
255*4882a593Smuzhiyun 	if (uirq->refcnt == 0) {
256*4882a593Smuzhiyun 		spin_unlock_irqrestore(&priv->gc.bgpio_lock, flags);
257*4882a593Smuzhiyun 		ret = request_irq(uirq->uirq, grgpio_irq_handler, 0,
258*4882a593Smuzhiyun 				  dev_name(priv->dev), priv);
259*4882a593Smuzhiyun 		if (ret) {
260*4882a593Smuzhiyun 			dev_err(priv->dev,
261*4882a593Smuzhiyun 				"Could not request underlying irq %d\n",
262*4882a593Smuzhiyun 				uirq->uirq);
263*4882a593Smuzhiyun 			return ret;
264*4882a593Smuzhiyun 		}
265*4882a593Smuzhiyun 		spin_lock_irqsave(&priv->gc.bgpio_lock, flags);
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 	uirq->refcnt++;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->gc.bgpio_lock, flags);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* Setup irq  */
272*4882a593Smuzhiyun 	irq_set_chip_data(irq, priv);
273*4882a593Smuzhiyun 	irq_set_chip_and_handler(irq, &grgpio_irq_chip,
274*4882a593Smuzhiyun 				 handle_simple_irq);
275*4882a593Smuzhiyun 	irq_set_noprobe(irq);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	return ret;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
grgpio_irq_unmap(struct irq_domain * d,unsigned int irq)280*4882a593Smuzhiyun static void grgpio_irq_unmap(struct irq_domain *d, unsigned int irq)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct grgpio_priv *priv = d->host_data;
283*4882a593Smuzhiyun 	int index;
284*4882a593Smuzhiyun 	struct grgpio_lirq *lirq;
285*4882a593Smuzhiyun 	struct grgpio_uirq *uirq;
286*4882a593Smuzhiyun 	unsigned long flags;
287*4882a593Smuzhiyun 	int ngpio = priv->gc.ngpio;
288*4882a593Smuzhiyun 	int i;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	irq_set_chip_and_handler(irq, NULL, NULL);
291*4882a593Smuzhiyun 	irq_set_chip_data(irq, NULL);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->gc.bgpio_lock, flags);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* Free underlying irq if last user unmapped */
296*4882a593Smuzhiyun 	index = -1;
297*4882a593Smuzhiyun 	for (i = 0; i < ngpio; i++) {
298*4882a593Smuzhiyun 		lirq = &priv->lirqs[i];
299*4882a593Smuzhiyun 		if (lirq->irq == irq) {
300*4882a593Smuzhiyun 			grgpio_set_imask(priv, i, 0);
301*4882a593Smuzhiyun 			lirq->irq = 0;
302*4882a593Smuzhiyun 			index = lirq->index;
303*4882a593Smuzhiyun 			break;
304*4882a593Smuzhiyun 		}
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 	WARN_ON(index < 0);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (index >= 0) {
309*4882a593Smuzhiyun 		uirq = &priv->uirqs[lirq->index];
310*4882a593Smuzhiyun 		uirq->refcnt--;
311*4882a593Smuzhiyun 		if (uirq->refcnt == 0) {
312*4882a593Smuzhiyun 			spin_unlock_irqrestore(&priv->gc.bgpio_lock, flags);
313*4882a593Smuzhiyun 			free_irq(uirq->uirq, priv);
314*4882a593Smuzhiyun 			return;
315*4882a593Smuzhiyun 		}
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->gc.bgpio_lock, flags);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static const struct irq_domain_ops grgpio_irq_domain_ops = {
322*4882a593Smuzhiyun 	.map	= grgpio_irq_map,
323*4882a593Smuzhiyun 	.unmap	= grgpio_irq_unmap,
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun /* ------------------------------------------------------------ */
327*4882a593Smuzhiyun 
grgpio_probe(struct platform_device * ofdev)328*4882a593Smuzhiyun static int grgpio_probe(struct platform_device *ofdev)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	struct device_node *np = ofdev->dev.of_node;
331*4882a593Smuzhiyun 	void  __iomem *regs;
332*4882a593Smuzhiyun 	struct gpio_chip *gc;
333*4882a593Smuzhiyun 	struct grgpio_priv *priv;
334*4882a593Smuzhiyun 	int err;
335*4882a593Smuzhiyun 	u32 prop;
336*4882a593Smuzhiyun 	s32 *irqmap;
337*4882a593Smuzhiyun 	int size;
338*4882a593Smuzhiyun 	int i;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	priv = devm_kzalloc(&ofdev->dev, sizeof(*priv), GFP_KERNEL);
341*4882a593Smuzhiyun 	if (!priv)
342*4882a593Smuzhiyun 		return -ENOMEM;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	regs = devm_platform_ioremap_resource(ofdev, 0);
345*4882a593Smuzhiyun 	if (IS_ERR(regs))
346*4882a593Smuzhiyun 		return PTR_ERR(regs);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	gc = &priv->gc;
349*4882a593Smuzhiyun 	err = bgpio_init(gc, &ofdev->dev, 4, regs + GRGPIO_DATA,
350*4882a593Smuzhiyun 			 regs + GRGPIO_OUTPUT, NULL, regs + GRGPIO_DIR, NULL,
351*4882a593Smuzhiyun 			 BGPIOF_BIG_ENDIAN_BYTE_ORDER);
352*4882a593Smuzhiyun 	if (err) {
353*4882a593Smuzhiyun 		dev_err(&ofdev->dev, "bgpio_init() failed\n");
354*4882a593Smuzhiyun 		return err;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	priv->regs = regs;
358*4882a593Smuzhiyun 	priv->imask = gc->read_reg(regs + GRGPIO_IMASK);
359*4882a593Smuzhiyun 	priv->dev = &ofdev->dev;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	gc->of_node = np;
362*4882a593Smuzhiyun 	gc->owner = THIS_MODULE;
363*4882a593Smuzhiyun 	gc->to_irq = grgpio_to_irq;
364*4882a593Smuzhiyun 	gc->label = devm_kasprintf(&ofdev->dev, GFP_KERNEL, "%pOF", np);
365*4882a593Smuzhiyun 	gc->base = -1;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	err = of_property_read_u32(np, "nbits", &prop);
368*4882a593Smuzhiyun 	if (err || prop <= 0 || prop > GRGPIO_MAX_NGPIO) {
369*4882a593Smuzhiyun 		gc->ngpio = GRGPIO_MAX_NGPIO;
370*4882a593Smuzhiyun 		dev_dbg(&ofdev->dev,
371*4882a593Smuzhiyun 			"No or invalid nbits property: assume %d\n", gc->ngpio);
372*4882a593Smuzhiyun 	} else {
373*4882a593Smuzhiyun 		gc->ngpio = prop;
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/*
377*4882a593Smuzhiyun 	 * The irqmap contains the index values indicating which underlying irq,
378*4882a593Smuzhiyun 	 * if anyone, is connected to that line
379*4882a593Smuzhiyun 	 */
380*4882a593Smuzhiyun 	irqmap = (s32 *)of_get_property(np, "irqmap", &size);
381*4882a593Smuzhiyun 	if (irqmap) {
382*4882a593Smuzhiyun 		if (size < gc->ngpio) {
383*4882a593Smuzhiyun 			dev_err(&ofdev->dev,
384*4882a593Smuzhiyun 				"irqmap shorter than ngpio (%d < %d)\n",
385*4882a593Smuzhiyun 				size, gc->ngpio);
386*4882a593Smuzhiyun 			return -EINVAL;
387*4882a593Smuzhiyun 		}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 		priv->domain = irq_domain_add_linear(np, gc->ngpio,
390*4882a593Smuzhiyun 						     &grgpio_irq_domain_ops,
391*4882a593Smuzhiyun 						     priv);
392*4882a593Smuzhiyun 		if (!priv->domain) {
393*4882a593Smuzhiyun 			dev_err(&ofdev->dev, "Could not add irq domain\n");
394*4882a593Smuzhiyun 			return -EINVAL;
395*4882a593Smuzhiyun 		}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 		for (i = 0; i < gc->ngpio; i++) {
398*4882a593Smuzhiyun 			struct grgpio_lirq *lirq;
399*4882a593Smuzhiyun 			int ret;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 			lirq = &priv->lirqs[i];
402*4882a593Smuzhiyun 			lirq->index = irqmap[i];
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 			if (lirq->index < 0)
405*4882a593Smuzhiyun 				continue;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 			ret = platform_get_irq(ofdev, lirq->index);
408*4882a593Smuzhiyun 			if (ret <= 0) {
409*4882a593Smuzhiyun 				/*
410*4882a593Smuzhiyun 				 * Continue without irq functionality for that
411*4882a593Smuzhiyun 				 * gpio line
412*4882a593Smuzhiyun 				 */
413*4882a593Smuzhiyun 				continue;
414*4882a593Smuzhiyun 			}
415*4882a593Smuzhiyun 			priv->uirqs[lirq->index].uirq = ret;
416*4882a593Smuzhiyun 		}
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	platform_set_drvdata(ofdev, priv);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	err = gpiochip_add_data(gc, priv);
422*4882a593Smuzhiyun 	if (err) {
423*4882a593Smuzhiyun 		dev_err(&ofdev->dev, "Could not add gpiochip\n");
424*4882a593Smuzhiyun 		if (priv->domain)
425*4882a593Smuzhiyun 			irq_domain_remove(priv->domain);
426*4882a593Smuzhiyun 		return err;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	dev_info(&ofdev->dev, "regs=0x%p, base=%d, ngpio=%d, irqs=%s\n",
430*4882a593Smuzhiyun 		 priv->regs, gc->base, gc->ngpio, priv->domain ? "on" : "off");
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	return 0;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
grgpio_remove(struct platform_device * ofdev)435*4882a593Smuzhiyun static int grgpio_remove(struct platform_device *ofdev)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	struct grgpio_priv *priv = platform_get_drvdata(ofdev);
438*4882a593Smuzhiyun 	int i;
439*4882a593Smuzhiyun 	int ret = 0;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (priv->domain) {
442*4882a593Smuzhiyun 		for (i = 0; i < GRGPIO_MAX_NGPIO; i++) {
443*4882a593Smuzhiyun 			if (priv->uirqs[i].refcnt != 0) {
444*4882a593Smuzhiyun 				ret = -EBUSY;
445*4882a593Smuzhiyun 				goto out;
446*4882a593Smuzhiyun 			}
447*4882a593Smuzhiyun 		}
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	gpiochip_remove(&priv->gc);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	if (priv->domain)
453*4882a593Smuzhiyun 		irq_domain_remove(priv->domain);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun out:
456*4882a593Smuzhiyun 	return ret;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun static const struct of_device_id grgpio_match[] = {
460*4882a593Smuzhiyun 	{.name = "GAISLER_GPIO"},
461*4882a593Smuzhiyun 	{.name = "01_01a"},
462*4882a593Smuzhiyun 	{},
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, grgpio_match);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun static struct platform_driver grgpio_driver = {
468*4882a593Smuzhiyun 	.driver = {
469*4882a593Smuzhiyun 		.name = "grgpio",
470*4882a593Smuzhiyun 		.of_match_table = grgpio_match,
471*4882a593Smuzhiyun 	},
472*4882a593Smuzhiyun 	.probe = grgpio_probe,
473*4882a593Smuzhiyun 	.remove = grgpio_remove,
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun module_platform_driver(grgpio_driver);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun MODULE_AUTHOR("Aeroflex Gaisler AB.");
478*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for Aeroflex Gaisler GRGPIO");
479*4882a593Smuzhiyun MODULE_LICENSE("GPL");
480