xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-ep93xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Generic EP93xx GPIO handling
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2008 Ryan Mallon
6*4882a593Smuzhiyun  * Copyright (c) 2011 H Hartley Sweeten <hsweeten@visionengravers.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on code originally from:
9*4882a593Smuzhiyun  *  linux/arch/arm/mach-ep93xx/core.c
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/irq.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/gpio/driver.h>
19*4882a593Smuzhiyun #include <linux/bitops.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define EP93XX_GPIO_F_INT_STATUS 0x5c
22*4882a593Smuzhiyun #define EP93XX_GPIO_A_INT_STATUS 0xa0
23*4882a593Smuzhiyun #define EP93XX_GPIO_B_INT_STATUS 0xbc
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Maximum value for gpio line identifiers */
26*4882a593Smuzhiyun #define EP93XX_GPIO_LINE_MAX 63
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Number of GPIO chips in EP93XX */
29*4882a593Smuzhiyun #define EP93XX_GPIO_CHIP_NUM 8
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* Maximum value for irq capable line identifiers */
32*4882a593Smuzhiyun #define EP93XX_GPIO_LINE_MAX_IRQ 23
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun  * Static mapping of GPIO bank F IRQS:
36*4882a593Smuzhiyun  * F0..F7 (16..24) to irq 80..87.
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun #define EP93XX_GPIO_F_IRQ_BASE 80
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct ep93xx_gpio_irq_chip {
41*4882a593Smuzhiyun 	struct irq_chip ic;
42*4882a593Smuzhiyun 	u8 irq_offset;
43*4882a593Smuzhiyun 	u8 int_unmasked;
44*4882a593Smuzhiyun 	u8 int_enabled;
45*4882a593Smuzhiyun 	u8 int_type1;
46*4882a593Smuzhiyun 	u8 int_type2;
47*4882a593Smuzhiyun 	u8 int_debounce;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct ep93xx_gpio_chip {
51*4882a593Smuzhiyun 	struct gpio_chip		gc;
52*4882a593Smuzhiyun 	struct ep93xx_gpio_irq_chip	*eic;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun struct ep93xx_gpio {
56*4882a593Smuzhiyun 	void __iomem		*base;
57*4882a593Smuzhiyun 	struct ep93xx_gpio_chip	gc[EP93XX_GPIO_CHIP_NUM];
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define to_ep93xx_gpio_chip(x) container_of(x, struct ep93xx_gpio_chip, gc)
61*4882a593Smuzhiyun 
to_ep93xx_gpio_irq_chip(struct gpio_chip * gc)62*4882a593Smuzhiyun static struct ep93xx_gpio_irq_chip *to_ep93xx_gpio_irq_chip(struct gpio_chip *gc)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct ep93xx_gpio_chip *egc = to_ep93xx_gpio_chip(gc);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return egc->eic;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /*************************************************************************
70*4882a593Smuzhiyun  * Interrupt handling for EP93xx on-chip GPIOs
71*4882a593Smuzhiyun  *************************************************************************/
72*4882a593Smuzhiyun #define EP93XX_INT_TYPE1_OFFSET		0x00
73*4882a593Smuzhiyun #define EP93XX_INT_TYPE2_OFFSET		0x04
74*4882a593Smuzhiyun #define EP93XX_INT_EOI_OFFSET		0x08
75*4882a593Smuzhiyun #define EP93XX_INT_EN_OFFSET		0x0c
76*4882a593Smuzhiyun #define EP93XX_INT_STATUS_OFFSET	0x10
77*4882a593Smuzhiyun #define EP93XX_INT_RAW_STATUS_OFFSET	0x14
78*4882a593Smuzhiyun #define EP93XX_INT_DEBOUNCE_OFFSET	0x18
79*4882a593Smuzhiyun 
ep93xx_gpio_update_int_params(struct ep93xx_gpio * epg,struct ep93xx_gpio_irq_chip * eic)80*4882a593Smuzhiyun static void ep93xx_gpio_update_int_params(struct ep93xx_gpio *epg,
81*4882a593Smuzhiyun 					  struct ep93xx_gpio_irq_chip *eic)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	writeb_relaxed(0, epg->base + eic->irq_offset + EP93XX_INT_EN_OFFSET);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	writeb_relaxed(eic->int_type2,
86*4882a593Smuzhiyun 		       epg->base + eic->irq_offset + EP93XX_INT_TYPE2_OFFSET);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	writeb_relaxed(eic->int_type1,
89*4882a593Smuzhiyun 		       epg->base + eic->irq_offset + EP93XX_INT_TYPE1_OFFSET);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	writeb_relaxed(eic->int_unmasked & eic->int_enabled,
92*4882a593Smuzhiyun 		       epg->base + eic->irq_offset + EP93XX_INT_EN_OFFSET);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
ep93xx_gpio_int_debounce(struct gpio_chip * gc,unsigned int offset,bool enable)95*4882a593Smuzhiyun static void ep93xx_gpio_int_debounce(struct gpio_chip *gc,
96*4882a593Smuzhiyun 				     unsigned int offset, bool enable)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
99*4882a593Smuzhiyun 	struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
100*4882a593Smuzhiyun 	int port_mask = BIT(offset);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (enable)
103*4882a593Smuzhiyun 		eic->int_debounce |= port_mask;
104*4882a593Smuzhiyun 	else
105*4882a593Smuzhiyun 		eic->int_debounce &= ~port_mask;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	writeb(eic->int_debounce,
108*4882a593Smuzhiyun 	       epg->base + eic->irq_offset + EP93XX_INT_DEBOUNCE_OFFSET);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
ep93xx_gpio_ab_irq_handler(struct irq_desc * desc)111*4882a593Smuzhiyun static void ep93xx_gpio_ab_irq_handler(struct irq_desc *desc)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
114*4882a593Smuzhiyun 	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
115*4882a593Smuzhiyun 	struct irq_chip *irqchip = irq_desc_get_chip(desc);
116*4882a593Smuzhiyun 	unsigned long stat;
117*4882a593Smuzhiyun 	int offset;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	chained_irq_enter(irqchip, desc);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/*
122*4882a593Smuzhiyun 	 * Dispatch the IRQs to the irqdomain of each A and B
123*4882a593Smuzhiyun 	 * gpiochip irqdomains depending on what has fired.
124*4882a593Smuzhiyun 	 * The tricky part is that the IRQ line is shared
125*4882a593Smuzhiyun 	 * between bank A and B and each has their own gpiochip.
126*4882a593Smuzhiyun 	 */
127*4882a593Smuzhiyun 	stat = readb(epg->base + EP93XX_GPIO_A_INT_STATUS);
128*4882a593Smuzhiyun 	for_each_set_bit(offset, &stat, 8)
129*4882a593Smuzhiyun 		generic_handle_irq(irq_find_mapping(epg->gc[0].gc.irq.domain,
130*4882a593Smuzhiyun 						    offset));
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	stat = readb(epg->base + EP93XX_GPIO_B_INT_STATUS);
133*4882a593Smuzhiyun 	for_each_set_bit(offset, &stat, 8)
134*4882a593Smuzhiyun 		generic_handle_irq(irq_find_mapping(epg->gc[1].gc.irq.domain,
135*4882a593Smuzhiyun 						    offset));
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	chained_irq_exit(irqchip, desc);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
ep93xx_gpio_f_irq_handler(struct irq_desc * desc)140*4882a593Smuzhiyun static void ep93xx_gpio_f_irq_handler(struct irq_desc *desc)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	/*
143*4882a593Smuzhiyun 	 * map discontiguous hw irq range to continuous sw irq range:
144*4882a593Smuzhiyun 	 *
145*4882a593Smuzhiyun 	 *  IRQ_EP93XX_GPIO{0..7}MUX -> EP93XX_GPIO_LINE_F{0..7}
146*4882a593Smuzhiyun 	 */
147*4882a593Smuzhiyun 	struct irq_chip *irqchip = irq_desc_get_chip(desc);
148*4882a593Smuzhiyun 	unsigned int irq = irq_desc_get_irq(desc);
149*4882a593Smuzhiyun 	int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */
150*4882a593Smuzhiyun 	int gpio_irq = EP93XX_GPIO_F_IRQ_BASE + port_f_idx;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	chained_irq_enter(irqchip, desc);
153*4882a593Smuzhiyun 	generic_handle_irq(gpio_irq);
154*4882a593Smuzhiyun 	chained_irq_exit(irqchip, desc);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
ep93xx_gpio_irq_ack(struct irq_data * d)157*4882a593Smuzhiyun static void ep93xx_gpio_irq_ack(struct irq_data *d)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
160*4882a593Smuzhiyun 	struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
161*4882a593Smuzhiyun 	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
162*4882a593Smuzhiyun 	int port_mask = BIT(d->irq & 7);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
165*4882a593Smuzhiyun 		eic->int_type2 ^= port_mask; /* switch edge direction */
166*4882a593Smuzhiyun 		ep93xx_gpio_update_int_params(epg, eic);
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	writeb(port_mask, epg->base + eic->irq_offset + EP93XX_INT_EOI_OFFSET);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
ep93xx_gpio_irq_mask_ack(struct irq_data * d)172*4882a593Smuzhiyun static void ep93xx_gpio_irq_mask_ack(struct irq_data *d)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
175*4882a593Smuzhiyun 	struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
176*4882a593Smuzhiyun 	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
177*4882a593Smuzhiyun 	int port_mask = BIT(d->irq & 7);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH)
180*4882a593Smuzhiyun 		eic->int_type2 ^= port_mask; /* switch edge direction */
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	eic->int_unmasked &= ~port_mask;
183*4882a593Smuzhiyun 	ep93xx_gpio_update_int_params(epg, eic);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	writeb(port_mask, epg->base + eic->irq_offset + EP93XX_INT_EOI_OFFSET);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
ep93xx_gpio_irq_mask(struct irq_data * d)188*4882a593Smuzhiyun static void ep93xx_gpio_irq_mask(struct irq_data *d)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
191*4882a593Smuzhiyun 	struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
192*4882a593Smuzhiyun 	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	eic->int_unmasked &= ~BIT(d->irq & 7);
195*4882a593Smuzhiyun 	ep93xx_gpio_update_int_params(epg, eic);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
ep93xx_gpio_irq_unmask(struct irq_data * d)198*4882a593Smuzhiyun static void ep93xx_gpio_irq_unmask(struct irq_data *d)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
201*4882a593Smuzhiyun 	struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
202*4882a593Smuzhiyun 	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	eic->int_unmasked |= BIT(d->irq & 7);
205*4882a593Smuzhiyun 	ep93xx_gpio_update_int_params(epg, eic);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun  * gpio_int_type1 controls whether the interrupt is level (0) or
210*4882a593Smuzhiyun  * edge (1) triggered, while gpio_int_type2 controls whether it
211*4882a593Smuzhiyun  * triggers on low/falling (0) or high/rising (1).
212*4882a593Smuzhiyun  */
ep93xx_gpio_irq_type(struct irq_data * d,unsigned int type)213*4882a593Smuzhiyun static int ep93xx_gpio_irq_type(struct irq_data *d, unsigned int type)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
216*4882a593Smuzhiyun 	struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
217*4882a593Smuzhiyun 	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
218*4882a593Smuzhiyun 	int offset = d->irq & 7;
219*4882a593Smuzhiyun 	int port_mask = BIT(offset);
220*4882a593Smuzhiyun 	irq_flow_handler_t handler;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	gc->direction_input(gc, offset);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	switch (type) {
225*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
226*4882a593Smuzhiyun 		eic->int_type1 |= port_mask;
227*4882a593Smuzhiyun 		eic->int_type2 |= port_mask;
228*4882a593Smuzhiyun 		handler = handle_edge_irq;
229*4882a593Smuzhiyun 		break;
230*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
231*4882a593Smuzhiyun 		eic->int_type1 |= port_mask;
232*4882a593Smuzhiyun 		eic->int_type2 &= ~port_mask;
233*4882a593Smuzhiyun 		handler = handle_edge_irq;
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
236*4882a593Smuzhiyun 		eic->int_type1 &= ~port_mask;
237*4882a593Smuzhiyun 		eic->int_type2 |= port_mask;
238*4882a593Smuzhiyun 		handler = handle_level_irq;
239*4882a593Smuzhiyun 		break;
240*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
241*4882a593Smuzhiyun 		eic->int_type1 &= ~port_mask;
242*4882a593Smuzhiyun 		eic->int_type2 &= ~port_mask;
243*4882a593Smuzhiyun 		handler = handle_level_irq;
244*4882a593Smuzhiyun 		break;
245*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
246*4882a593Smuzhiyun 		eic->int_type1 |= port_mask;
247*4882a593Smuzhiyun 		/* set initial polarity based on current input level */
248*4882a593Smuzhiyun 		if (gc->get(gc, offset))
249*4882a593Smuzhiyun 			eic->int_type2 &= ~port_mask; /* falling */
250*4882a593Smuzhiyun 		else
251*4882a593Smuzhiyun 			eic->int_type2 |= port_mask; /* rising */
252*4882a593Smuzhiyun 		handler = handle_edge_irq;
253*4882a593Smuzhiyun 		break;
254*4882a593Smuzhiyun 	default:
255*4882a593Smuzhiyun 		return -EINVAL;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	irq_set_handler_locked(d, handler);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	eic->int_enabled |= port_mask;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	ep93xx_gpio_update_int_params(epg, eic);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /*************************************************************************
268*4882a593Smuzhiyun  * gpiolib interface for EP93xx on-chip GPIOs
269*4882a593Smuzhiyun  *************************************************************************/
270*4882a593Smuzhiyun struct ep93xx_gpio_bank {
271*4882a593Smuzhiyun 	const char	*label;
272*4882a593Smuzhiyun 	int		data;
273*4882a593Smuzhiyun 	int		dir;
274*4882a593Smuzhiyun 	int		irq;
275*4882a593Smuzhiyun 	int		base;
276*4882a593Smuzhiyun 	bool		has_irq;
277*4882a593Smuzhiyun 	bool		has_hierarchical_irq;
278*4882a593Smuzhiyun 	unsigned int	irq_base;
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun #define EP93XX_GPIO_BANK(_label, _data, _dir, _irq, _base, _has_irq, _has_hier, _irq_base) \
282*4882a593Smuzhiyun 	{							\
283*4882a593Smuzhiyun 		.label		= _label,			\
284*4882a593Smuzhiyun 		.data		= _data,			\
285*4882a593Smuzhiyun 		.dir		= _dir,				\
286*4882a593Smuzhiyun 		.irq		= _irq,				\
287*4882a593Smuzhiyun 		.base		= _base,			\
288*4882a593Smuzhiyun 		.has_irq	= _has_irq,			\
289*4882a593Smuzhiyun 		.has_hierarchical_irq = _has_hier,		\
290*4882a593Smuzhiyun 		.irq_base	= _irq_base,			\
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static struct ep93xx_gpio_bank ep93xx_gpio_banks[] = {
294*4882a593Smuzhiyun 	/* Bank A has 8 IRQs */
295*4882a593Smuzhiyun 	EP93XX_GPIO_BANK("A", 0x00, 0x10, 0x90, 0, true, false, 64),
296*4882a593Smuzhiyun 	/* Bank B has 8 IRQs */
297*4882a593Smuzhiyun 	EP93XX_GPIO_BANK("B", 0x04, 0x14, 0xac, 8, true, false, 72),
298*4882a593Smuzhiyun 	EP93XX_GPIO_BANK("C", 0x08, 0x18, 0x00, 40, false, false, 0),
299*4882a593Smuzhiyun 	EP93XX_GPIO_BANK("D", 0x0c, 0x1c, 0x00, 24, false, false, 0),
300*4882a593Smuzhiyun 	EP93XX_GPIO_BANK("E", 0x20, 0x24, 0x00, 32, false, false, 0),
301*4882a593Smuzhiyun 	/* Bank F has 8 IRQs */
302*4882a593Smuzhiyun 	EP93XX_GPIO_BANK("F", 0x30, 0x34, 0x4c, 16, false, true, 0),
303*4882a593Smuzhiyun 	EP93XX_GPIO_BANK("G", 0x38, 0x3c, 0x00, 48, false, false, 0),
304*4882a593Smuzhiyun 	EP93XX_GPIO_BANK("H", 0x40, 0x44, 0x00, 56, false, false, 0),
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
ep93xx_gpio_set_config(struct gpio_chip * gc,unsigned offset,unsigned long config)307*4882a593Smuzhiyun static int ep93xx_gpio_set_config(struct gpio_chip *gc, unsigned offset,
308*4882a593Smuzhiyun 				  unsigned long config)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	u32 debounce;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
313*4882a593Smuzhiyun 		return -ENOTSUPP;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	debounce = pinconf_to_config_argument(config);
316*4882a593Smuzhiyun 	ep93xx_gpio_int_debounce(gc, offset, debounce ? true : false);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
ep93xx_gpio_f_to_irq(struct gpio_chip * gc,unsigned offset)321*4882a593Smuzhiyun static int ep93xx_gpio_f_to_irq(struct gpio_chip *gc, unsigned offset)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	return EP93XX_GPIO_F_IRQ_BASE + offset;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
ep93xx_init_irq_chip(struct device * dev,struct irq_chip * ic)326*4882a593Smuzhiyun static void ep93xx_init_irq_chip(struct device *dev, struct irq_chip *ic)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	ic->irq_ack = ep93xx_gpio_irq_ack;
329*4882a593Smuzhiyun 	ic->irq_mask_ack = ep93xx_gpio_irq_mask_ack;
330*4882a593Smuzhiyun 	ic->irq_mask = ep93xx_gpio_irq_mask;
331*4882a593Smuzhiyun 	ic->irq_unmask = ep93xx_gpio_irq_unmask;
332*4882a593Smuzhiyun 	ic->irq_set_type = ep93xx_gpio_irq_type;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
ep93xx_gpio_add_bank(struct ep93xx_gpio_chip * egc,struct platform_device * pdev,struct ep93xx_gpio * epg,struct ep93xx_gpio_bank * bank)335*4882a593Smuzhiyun static int ep93xx_gpio_add_bank(struct ep93xx_gpio_chip *egc,
336*4882a593Smuzhiyun 				struct platform_device *pdev,
337*4882a593Smuzhiyun 				struct ep93xx_gpio *epg,
338*4882a593Smuzhiyun 				struct ep93xx_gpio_bank *bank)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	void __iomem *data = epg->base + bank->data;
341*4882a593Smuzhiyun 	void __iomem *dir = epg->base + bank->dir;
342*4882a593Smuzhiyun 	struct gpio_chip *gc = &egc->gc;
343*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
344*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
345*4882a593Smuzhiyun 	int err;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	err = bgpio_init(gc, dev, 1, data, NULL, NULL, dir, NULL, 0);
348*4882a593Smuzhiyun 	if (err)
349*4882a593Smuzhiyun 		return err;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	gc->label = bank->label;
352*4882a593Smuzhiyun 	gc->base = bank->base;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	girq = &gc->irq;
355*4882a593Smuzhiyun 	if (bank->has_irq || bank->has_hierarchical_irq) {
356*4882a593Smuzhiyun 		struct irq_chip *ic;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		gc->set_config = ep93xx_gpio_set_config;
359*4882a593Smuzhiyun 		egc->eic = devm_kcalloc(dev, 1,
360*4882a593Smuzhiyun 					sizeof(*egc->eic),
361*4882a593Smuzhiyun 					GFP_KERNEL);
362*4882a593Smuzhiyun 		if (!egc->eic)
363*4882a593Smuzhiyun 			return -ENOMEM;
364*4882a593Smuzhiyun 		egc->eic->irq_offset = bank->irq;
365*4882a593Smuzhiyun 		ic = &egc->eic->ic;
366*4882a593Smuzhiyun 		ic->name = devm_kasprintf(dev, GFP_KERNEL, "gpio-irq-%s", bank->label);
367*4882a593Smuzhiyun 		if (!ic->name)
368*4882a593Smuzhiyun 			return -ENOMEM;
369*4882a593Smuzhiyun 		ep93xx_init_irq_chip(dev, ic);
370*4882a593Smuzhiyun 		girq->chip = ic;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (bank->has_irq) {
374*4882a593Smuzhiyun 		int ab_parent_irq = platform_get_irq(pdev, 0);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 		girq->parent_handler = ep93xx_gpio_ab_irq_handler;
377*4882a593Smuzhiyun 		girq->num_parents = 1;
378*4882a593Smuzhiyun 		girq->parents = devm_kcalloc(dev, 1,
379*4882a593Smuzhiyun 					     sizeof(*girq->parents),
380*4882a593Smuzhiyun 					     GFP_KERNEL);
381*4882a593Smuzhiyun 		if (!girq->parents)
382*4882a593Smuzhiyun 			return -ENOMEM;
383*4882a593Smuzhiyun 		girq->default_type = IRQ_TYPE_NONE;
384*4882a593Smuzhiyun 		girq->handler = handle_level_irq;
385*4882a593Smuzhiyun 		girq->parents[0] = ab_parent_irq;
386*4882a593Smuzhiyun 		girq->first = bank->irq_base;
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/* Only bank F has especially funky IRQ handling */
390*4882a593Smuzhiyun 	if (bank->has_hierarchical_irq) {
391*4882a593Smuzhiyun 		int gpio_irq;
392*4882a593Smuzhiyun 		int i;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 		/*
395*4882a593Smuzhiyun 		 * FIXME: convert this to use hierarchical IRQ support!
396*4882a593Smuzhiyun 		 * this requires fixing the root irqchip to be hierarchial.
397*4882a593Smuzhiyun 		 */
398*4882a593Smuzhiyun 		girq->parent_handler = ep93xx_gpio_f_irq_handler;
399*4882a593Smuzhiyun 		girq->num_parents = 8;
400*4882a593Smuzhiyun 		girq->parents = devm_kcalloc(dev, 8,
401*4882a593Smuzhiyun 					     sizeof(*girq->parents),
402*4882a593Smuzhiyun 					     GFP_KERNEL);
403*4882a593Smuzhiyun 		if (!girq->parents)
404*4882a593Smuzhiyun 			return -ENOMEM;
405*4882a593Smuzhiyun 		/* Pick resources 1..8 for these IRQs */
406*4882a593Smuzhiyun 		for (i = 1; i <= 8; i++)
407*4882a593Smuzhiyun 			girq->parents[i - 1] = platform_get_irq(pdev, i);
408*4882a593Smuzhiyun 		for (i = 0; i < 8; i++) {
409*4882a593Smuzhiyun 			gpio_irq = EP93XX_GPIO_F_IRQ_BASE + i;
410*4882a593Smuzhiyun 			irq_set_chip_data(gpio_irq, &epg->gc[5]);
411*4882a593Smuzhiyun 			irq_set_chip_and_handler(gpio_irq,
412*4882a593Smuzhiyun 						 girq->chip,
413*4882a593Smuzhiyun 						 handle_level_irq);
414*4882a593Smuzhiyun 			irq_clear_status_flags(gpio_irq, IRQ_NOREQUEST);
415*4882a593Smuzhiyun 		}
416*4882a593Smuzhiyun 		girq->default_type = IRQ_TYPE_NONE;
417*4882a593Smuzhiyun 		girq->handler = handle_level_irq;
418*4882a593Smuzhiyun 		gc->to_irq = ep93xx_gpio_f_to_irq;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	return devm_gpiochip_add_data(dev, gc, epg);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
ep93xx_gpio_probe(struct platform_device * pdev)424*4882a593Smuzhiyun static int ep93xx_gpio_probe(struct platform_device *pdev)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	struct ep93xx_gpio *epg;
427*4882a593Smuzhiyun 	int i;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	epg = devm_kzalloc(&pdev->dev, sizeof(*epg), GFP_KERNEL);
430*4882a593Smuzhiyun 	if (!epg)
431*4882a593Smuzhiyun 		return -ENOMEM;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	epg->base = devm_platform_ioremap_resource(pdev, 0);
434*4882a593Smuzhiyun 	if (IS_ERR(epg->base))
435*4882a593Smuzhiyun 		return PTR_ERR(epg->base);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ep93xx_gpio_banks); i++) {
438*4882a593Smuzhiyun 		struct ep93xx_gpio_chip *gc = &epg->gc[i];
439*4882a593Smuzhiyun 		struct ep93xx_gpio_bank *bank = &ep93xx_gpio_banks[i];
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 		if (ep93xx_gpio_add_bank(gc, pdev, epg, bank))
442*4882a593Smuzhiyun 			dev_warn(&pdev->dev, "Unable to add gpio bank %s\n",
443*4882a593Smuzhiyun 				 bank->label);
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return 0;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun static struct platform_driver ep93xx_gpio_driver = {
450*4882a593Smuzhiyun 	.driver		= {
451*4882a593Smuzhiyun 		.name	= "gpio-ep93xx",
452*4882a593Smuzhiyun 	},
453*4882a593Smuzhiyun 	.probe		= ep93xx_gpio_probe,
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun 
ep93xx_gpio_init(void)456*4882a593Smuzhiyun static int __init ep93xx_gpio_init(void)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	return platform_driver_register(&ep93xx_gpio_driver);
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun postcore_initcall(ep93xx_gpio_init);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun MODULE_AUTHOR("Ryan Mallon <ryan@bluewatersys.com> "
463*4882a593Smuzhiyun 		"H Hartley Sweeten <hsweeten@visionengravers.com>");
464*4882a593Smuzhiyun MODULE_DESCRIPTION("EP93XX GPIO driver");
465*4882a593Smuzhiyun MODULE_LICENSE("GPL");
466