1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Emma Mobile GPIO Support - GIO
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Magnus Damm
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/spinlock.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/ioport.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun #include <linux/irqdomain.h>
16*4882a593Smuzhiyun #include <linux/bitops.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/gpio/driver.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun struct em_gio_priv {
24*4882a593Smuzhiyun void __iomem *base0;
25*4882a593Smuzhiyun void __iomem *base1;
26*4882a593Smuzhiyun spinlock_t sense_lock;
27*4882a593Smuzhiyun struct platform_device *pdev;
28*4882a593Smuzhiyun struct gpio_chip gpio_chip;
29*4882a593Smuzhiyun struct irq_chip irq_chip;
30*4882a593Smuzhiyun struct irq_domain *irq_domain;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define GIO_E1 0x00
34*4882a593Smuzhiyun #define GIO_E0 0x04
35*4882a593Smuzhiyun #define GIO_EM 0x04
36*4882a593Smuzhiyun #define GIO_OL 0x08
37*4882a593Smuzhiyun #define GIO_OH 0x0c
38*4882a593Smuzhiyun #define GIO_I 0x10
39*4882a593Smuzhiyun #define GIO_IIA 0x14
40*4882a593Smuzhiyun #define GIO_IEN 0x18
41*4882a593Smuzhiyun #define GIO_IDS 0x1c
42*4882a593Smuzhiyun #define GIO_IIM 0x1c
43*4882a593Smuzhiyun #define GIO_RAW 0x20
44*4882a593Smuzhiyun #define GIO_MST 0x24
45*4882a593Smuzhiyun #define GIO_IIR 0x28
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define GIO_IDT0 0x40
48*4882a593Smuzhiyun #define GIO_IDT1 0x44
49*4882a593Smuzhiyun #define GIO_IDT2 0x48
50*4882a593Smuzhiyun #define GIO_IDT3 0x4c
51*4882a593Smuzhiyun #define GIO_RAWBL 0x50
52*4882a593Smuzhiyun #define GIO_RAWBH 0x54
53*4882a593Smuzhiyun #define GIO_IRBL 0x58
54*4882a593Smuzhiyun #define GIO_IRBH 0x5c
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define GIO_IDT(n) (GIO_IDT0 + ((n) * 4))
57*4882a593Smuzhiyun
em_gio_read(struct em_gio_priv * p,int offs)58*4882a593Smuzhiyun static inline unsigned long em_gio_read(struct em_gio_priv *p, int offs)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun if (offs < GIO_IDT0)
61*4882a593Smuzhiyun return ioread32(p->base0 + offs);
62*4882a593Smuzhiyun else
63*4882a593Smuzhiyun return ioread32(p->base1 + (offs - GIO_IDT0));
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
em_gio_write(struct em_gio_priv * p,int offs,unsigned long value)66*4882a593Smuzhiyun static inline void em_gio_write(struct em_gio_priv *p, int offs,
67*4882a593Smuzhiyun unsigned long value)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun if (offs < GIO_IDT0)
70*4882a593Smuzhiyun iowrite32(value, p->base0 + offs);
71*4882a593Smuzhiyun else
72*4882a593Smuzhiyun iowrite32(value, p->base1 + (offs - GIO_IDT0));
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
em_gio_irq_disable(struct irq_data * d)75*4882a593Smuzhiyun static void em_gio_irq_disable(struct irq_data *d)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct em_gio_priv *p = irq_data_get_irq_chip_data(d);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun em_gio_write(p, GIO_IDS, BIT(irqd_to_hwirq(d)));
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
em_gio_irq_enable(struct irq_data * d)82*4882a593Smuzhiyun static void em_gio_irq_enable(struct irq_data *d)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct em_gio_priv *p = irq_data_get_irq_chip_data(d);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun em_gio_write(p, GIO_IEN, BIT(irqd_to_hwirq(d)));
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
em_gio_irq_reqres(struct irq_data * d)89*4882a593Smuzhiyun static int em_gio_irq_reqres(struct irq_data *d)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct em_gio_priv *p = irq_data_get_irq_chip_data(d);
92*4882a593Smuzhiyun int ret;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun ret = gpiochip_lock_as_irq(&p->gpio_chip, irqd_to_hwirq(d));
95*4882a593Smuzhiyun if (ret) {
96*4882a593Smuzhiyun dev_err(p->gpio_chip.parent,
97*4882a593Smuzhiyun "unable to lock HW IRQ %lu for IRQ\n",
98*4882a593Smuzhiyun irqd_to_hwirq(d));
99*4882a593Smuzhiyun return ret;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
em_gio_irq_relres(struct irq_data * d)104*4882a593Smuzhiyun static void em_gio_irq_relres(struct irq_data *d)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct em_gio_priv *p = irq_data_get_irq_chip_data(d);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun gpiochip_unlock_as_irq(&p->gpio_chip, irqd_to_hwirq(d));
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define GIO_ASYNC(x) (x + 8)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static unsigned char em_gio_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
115*4882a593Smuzhiyun [IRQ_TYPE_EDGE_RISING] = GIO_ASYNC(0x00),
116*4882a593Smuzhiyun [IRQ_TYPE_EDGE_FALLING] = GIO_ASYNC(0x01),
117*4882a593Smuzhiyun [IRQ_TYPE_LEVEL_HIGH] = GIO_ASYNC(0x02),
118*4882a593Smuzhiyun [IRQ_TYPE_LEVEL_LOW] = GIO_ASYNC(0x03),
119*4882a593Smuzhiyun [IRQ_TYPE_EDGE_BOTH] = GIO_ASYNC(0x04),
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
em_gio_irq_set_type(struct irq_data * d,unsigned int type)122*4882a593Smuzhiyun static int em_gio_irq_set_type(struct irq_data *d, unsigned int type)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun unsigned char value = em_gio_sense_table[type & IRQ_TYPE_SENSE_MASK];
125*4882a593Smuzhiyun struct em_gio_priv *p = irq_data_get_irq_chip_data(d);
126*4882a593Smuzhiyun unsigned int reg, offset, shift;
127*4882a593Smuzhiyun unsigned long flags;
128*4882a593Smuzhiyun unsigned long tmp;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (!value)
131*4882a593Smuzhiyun return -EINVAL;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun offset = irqd_to_hwirq(d);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun pr_debug("gio: sense irq = %d, mode = %d\n", offset, value);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* 8 x 4 bit fields in 4 IDT registers */
138*4882a593Smuzhiyun reg = GIO_IDT(offset >> 3);
139*4882a593Smuzhiyun shift = (offset & 0x07) << 4;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun spin_lock_irqsave(&p->sense_lock, flags);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* disable the interrupt in IIA */
144*4882a593Smuzhiyun tmp = em_gio_read(p, GIO_IIA);
145*4882a593Smuzhiyun tmp &= ~BIT(offset);
146*4882a593Smuzhiyun em_gio_write(p, GIO_IIA, tmp);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* change the sense setting in IDT */
149*4882a593Smuzhiyun tmp = em_gio_read(p, reg);
150*4882a593Smuzhiyun tmp &= ~(0xf << shift);
151*4882a593Smuzhiyun tmp |= value << shift;
152*4882a593Smuzhiyun em_gio_write(p, reg, tmp);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* clear pending interrupts */
155*4882a593Smuzhiyun em_gio_write(p, GIO_IIR, BIT(offset));
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* enable the interrupt in IIA */
158*4882a593Smuzhiyun tmp = em_gio_read(p, GIO_IIA);
159*4882a593Smuzhiyun tmp |= BIT(offset);
160*4882a593Smuzhiyun em_gio_write(p, GIO_IIA, tmp);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun spin_unlock_irqrestore(&p->sense_lock, flags);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
em_gio_irq_handler(int irq,void * dev_id)167*4882a593Smuzhiyun static irqreturn_t em_gio_irq_handler(int irq, void *dev_id)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct em_gio_priv *p = dev_id;
170*4882a593Smuzhiyun unsigned long pending;
171*4882a593Smuzhiyun unsigned int offset, irqs_handled = 0;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun while ((pending = em_gio_read(p, GIO_MST))) {
174*4882a593Smuzhiyun offset = __ffs(pending);
175*4882a593Smuzhiyun em_gio_write(p, GIO_IIR, BIT(offset));
176*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(p->irq_domain, offset));
177*4882a593Smuzhiyun irqs_handled++;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return irqs_handled ? IRQ_HANDLED : IRQ_NONE;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
gpio_to_priv(struct gpio_chip * chip)183*4882a593Smuzhiyun static inline struct em_gio_priv *gpio_to_priv(struct gpio_chip *chip)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun return gpiochip_get_data(chip);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
em_gio_direction_input(struct gpio_chip * chip,unsigned offset)188*4882a593Smuzhiyun static int em_gio_direction_input(struct gpio_chip *chip, unsigned offset)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun em_gio_write(gpio_to_priv(chip), GIO_E0, BIT(offset));
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
em_gio_get(struct gpio_chip * chip,unsigned offset)194*4882a593Smuzhiyun static int em_gio_get(struct gpio_chip *chip, unsigned offset)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun return !!(em_gio_read(gpio_to_priv(chip), GIO_I) & BIT(offset));
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
__em_gio_set(struct gpio_chip * chip,unsigned int reg,unsigned shift,int value)199*4882a593Smuzhiyun static void __em_gio_set(struct gpio_chip *chip, unsigned int reg,
200*4882a593Smuzhiyun unsigned shift, int value)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun /* upper 16 bits contains mask and lower 16 actual value */
203*4882a593Smuzhiyun em_gio_write(gpio_to_priv(chip), reg,
204*4882a593Smuzhiyun (BIT(shift + 16)) | (value << shift));
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
em_gio_set(struct gpio_chip * chip,unsigned offset,int value)207*4882a593Smuzhiyun static void em_gio_set(struct gpio_chip *chip, unsigned offset, int value)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun /* output is split into two registers */
210*4882a593Smuzhiyun if (offset < 16)
211*4882a593Smuzhiyun __em_gio_set(chip, GIO_OL, offset, value);
212*4882a593Smuzhiyun else
213*4882a593Smuzhiyun __em_gio_set(chip, GIO_OH, offset - 16, value);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
em_gio_direction_output(struct gpio_chip * chip,unsigned offset,int value)216*4882a593Smuzhiyun static int em_gio_direction_output(struct gpio_chip *chip, unsigned offset,
217*4882a593Smuzhiyun int value)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun /* write GPIO value to output before selecting output mode of pin */
220*4882a593Smuzhiyun em_gio_set(chip, offset, value);
221*4882a593Smuzhiyun em_gio_write(gpio_to_priv(chip), GIO_E1, BIT(offset));
222*4882a593Smuzhiyun return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
em_gio_to_irq(struct gpio_chip * chip,unsigned offset)225*4882a593Smuzhiyun static int em_gio_to_irq(struct gpio_chip *chip, unsigned offset)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun return irq_create_mapping(gpio_to_priv(chip)->irq_domain, offset);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
em_gio_request(struct gpio_chip * chip,unsigned offset)230*4882a593Smuzhiyun static int em_gio_request(struct gpio_chip *chip, unsigned offset)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun return pinctrl_gpio_request(chip->base + offset);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
em_gio_free(struct gpio_chip * chip,unsigned offset)235*4882a593Smuzhiyun static void em_gio_free(struct gpio_chip *chip, unsigned offset)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun pinctrl_gpio_free(chip->base + offset);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Set the GPIO as an input to ensure that the next GPIO request won't
240*4882a593Smuzhiyun * drive the GPIO pin as an output.
241*4882a593Smuzhiyun */
242*4882a593Smuzhiyun em_gio_direction_input(chip, offset);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
em_gio_irq_domain_map(struct irq_domain * h,unsigned int irq,irq_hw_number_t hwirq)245*4882a593Smuzhiyun static int em_gio_irq_domain_map(struct irq_domain *h, unsigned int irq,
246*4882a593Smuzhiyun irq_hw_number_t hwirq)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun struct em_gio_priv *p = h->host_data;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun pr_debug("gio: map hw irq = %d, irq = %d\n", (int)hwirq, irq);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun irq_set_chip_data(irq, h->host_data);
253*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &p->irq_chip, handle_level_irq);
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static const struct irq_domain_ops em_gio_irq_domain_ops = {
258*4882a593Smuzhiyun .map = em_gio_irq_domain_map,
259*4882a593Smuzhiyun .xlate = irq_domain_xlate_twocell,
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
em_gio_irq_domain_remove(void * data)262*4882a593Smuzhiyun static void em_gio_irq_domain_remove(void *data)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct irq_domain *domain = data;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun irq_domain_remove(domain);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
em_gio_probe(struct platform_device * pdev)269*4882a593Smuzhiyun static int em_gio_probe(struct platform_device *pdev)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct em_gio_priv *p;
272*4882a593Smuzhiyun struct gpio_chip *gpio_chip;
273*4882a593Smuzhiyun struct irq_chip *irq_chip;
274*4882a593Smuzhiyun struct device *dev = &pdev->dev;
275*4882a593Smuzhiyun const char *name = dev_name(dev);
276*4882a593Smuzhiyun unsigned int ngpios;
277*4882a593Smuzhiyun int irq[2], ret;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun p = devm_kzalloc(dev, sizeof(*p), GFP_KERNEL);
280*4882a593Smuzhiyun if (!p)
281*4882a593Smuzhiyun return -ENOMEM;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun p->pdev = pdev;
284*4882a593Smuzhiyun platform_set_drvdata(pdev, p);
285*4882a593Smuzhiyun spin_lock_init(&p->sense_lock);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun irq[0] = platform_get_irq(pdev, 0);
288*4882a593Smuzhiyun if (irq[0] < 0)
289*4882a593Smuzhiyun return irq[0];
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun irq[1] = platform_get_irq(pdev, 1);
292*4882a593Smuzhiyun if (irq[1] < 0)
293*4882a593Smuzhiyun return irq[1];
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun p->base0 = devm_platform_ioremap_resource(pdev, 0);
296*4882a593Smuzhiyun if (IS_ERR(p->base0))
297*4882a593Smuzhiyun return PTR_ERR(p->base0);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun p->base1 = devm_platform_ioremap_resource(pdev, 1);
300*4882a593Smuzhiyun if (IS_ERR(p->base1))
301*4882a593Smuzhiyun return PTR_ERR(p->base1);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (of_property_read_u32(dev->of_node, "ngpios", &ngpios)) {
304*4882a593Smuzhiyun dev_err(dev, "Missing ngpios OF property\n");
305*4882a593Smuzhiyun return -EINVAL;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun gpio_chip = &p->gpio_chip;
309*4882a593Smuzhiyun gpio_chip->of_node = dev->of_node;
310*4882a593Smuzhiyun gpio_chip->direction_input = em_gio_direction_input;
311*4882a593Smuzhiyun gpio_chip->get = em_gio_get;
312*4882a593Smuzhiyun gpio_chip->direction_output = em_gio_direction_output;
313*4882a593Smuzhiyun gpio_chip->set = em_gio_set;
314*4882a593Smuzhiyun gpio_chip->to_irq = em_gio_to_irq;
315*4882a593Smuzhiyun gpio_chip->request = em_gio_request;
316*4882a593Smuzhiyun gpio_chip->free = em_gio_free;
317*4882a593Smuzhiyun gpio_chip->label = name;
318*4882a593Smuzhiyun gpio_chip->parent = dev;
319*4882a593Smuzhiyun gpio_chip->owner = THIS_MODULE;
320*4882a593Smuzhiyun gpio_chip->base = -1;
321*4882a593Smuzhiyun gpio_chip->ngpio = ngpios;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun irq_chip = &p->irq_chip;
324*4882a593Smuzhiyun irq_chip->name = "gpio-em";
325*4882a593Smuzhiyun irq_chip->irq_mask = em_gio_irq_disable;
326*4882a593Smuzhiyun irq_chip->irq_unmask = em_gio_irq_enable;
327*4882a593Smuzhiyun irq_chip->irq_set_type = em_gio_irq_set_type;
328*4882a593Smuzhiyun irq_chip->irq_request_resources = em_gio_irq_reqres;
329*4882a593Smuzhiyun irq_chip->irq_release_resources = em_gio_irq_relres;
330*4882a593Smuzhiyun irq_chip->flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_MASK_ON_SUSPEND;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun p->irq_domain = irq_domain_add_simple(dev->of_node, ngpios, 0,
333*4882a593Smuzhiyun &em_gio_irq_domain_ops, p);
334*4882a593Smuzhiyun if (!p->irq_domain) {
335*4882a593Smuzhiyun dev_err(dev, "cannot initialize irq domain\n");
336*4882a593Smuzhiyun return -ENXIO;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, em_gio_irq_domain_remove,
340*4882a593Smuzhiyun p->irq_domain);
341*4882a593Smuzhiyun if (ret)
342*4882a593Smuzhiyun return ret;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (devm_request_irq(dev, irq[0], em_gio_irq_handler, 0, name, p)) {
345*4882a593Smuzhiyun dev_err(dev, "failed to request low IRQ\n");
346*4882a593Smuzhiyun return -ENOENT;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (devm_request_irq(dev, irq[1], em_gio_irq_handler, 0, name, p)) {
350*4882a593Smuzhiyun dev_err(dev, "failed to request high IRQ\n");
351*4882a593Smuzhiyun return -ENOENT;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun ret = devm_gpiochip_add_data(dev, gpio_chip, p);
355*4882a593Smuzhiyun if (ret) {
356*4882a593Smuzhiyun dev_err(dev, "failed to add GPIO controller\n");
357*4882a593Smuzhiyun return ret;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun static const struct of_device_id em_gio_dt_ids[] = {
364*4882a593Smuzhiyun { .compatible = "renesas,em-gio", },
365*4882a593Smuzhiyun {},
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, em_gio_dt_ids);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static struct platform_driver em_gio_device_driver = {
370*4882a593Smuzhiyun .probe = em_gio_probe,
371*4882a593Smuzhiyun .driver = {
372*4882a593Smuzhiyun .name = "em_gio",
373*4882a593Smuzhiyun .of_match_table = em_gio_dt_ids,
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
em_gio_init(void)377*4882a593Smuzhiyun static int __init em_gio_init(void)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun return platform_driver_register(&em_gio_device_driver);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun postcore_initcall(em_gio_init);
382*4882a593Smuzhiyun
em_gio_exit(void)383*4882a593Smuzhiyun static void __exit em_gio_exit(void)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun platform_driver_unregister(&em_gio_device_driver);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun module_exit(em_gio_exit);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun MODULE_AUTHOR("Magnus Damm");
390*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas Emma Mobile GIO Driver");
391*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
392