1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2011 Jamie Iles
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * All enquiries to support@picochip.com
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/acpi.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/gpio/driver.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/ioport.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/of_irq.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/property.h>
23*4882a593Smuzhiyun #include <linux/reset.h>
24*4882a593Smuzhiyun #include <linux/spinlock.h>
25*4882a593Smuzhiyun #include <linux/platform_data/gpio-dwapb.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "gpiolib.h"
29*4882a593Smuzhiyun #include "gpiolib-acpi.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define GPIO_SWPORTA_DR 0x00
32*4882a593Smuzhiyun #define GPIO_SWPORTA_DDR 0x04
33*4882a593Smuzhiyun #define GPIO_SWPORTB_DR 0x0c
34*4882a593Smuzhiyun #define GPIO_SWPORTB_DDR 0x10
35*4882a593Smuzhiyun #define GPIO_SWPORTC_DR 0x18
36*4882a593Smuzhiyun #define GPIO_SWPORTC_DDR 0x1c
37*4882a593Smuzhiyun #define GPIO_SWPORTD_DR 0x24
38*4882a593Smuzhiyun #define GPIO_SWPORTD_DDR 0x28
39*4882a593Smuzhiyun #define GPIO_INTEN 0x30
40*4882a593Smuzhiyun #define GPIO_INTMASK 0x34
41*4882a593Smuzhiyun #define GPIO_INTTYPE_LEVEL 0x38
42*4882a593Smuzhiyun #define GPIO_INT_POLARITY 0x3c
43*4882a593Smuzhiyun #define GPIO_INTSTATUS 0x40
44*4882a593Smuzhiyun #define GPIO_PORTA_DEBOUNCE 0x48
45*4882a593Smuzhiyun #define GPIO_PORTA_EOI 0x4c
46*4882a593Smuzhiyun #define GPIO_EXT_PORTA 0x50
47*4882a593Smuzhiyun #define GPIO_EXT_PORTB 0x54
48*4882a593Smuzhiyun #define GPIO_EXT_PORTC 0x58
49*4882a593Smuzhiyun #define GPIO_EXT_PORTD 0x5c
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define DWAPB_DRIVER_NAME "gpio-dwapb"
52*4882a593Smuzhiyun #define DWAPB_MAX_PORTS 4
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define GPIO_EXT_PORT_STRIDE 0x04 /* register stride 32 bits */
55*4882a593Smuzhiyun #define GPIO_SWPORT_DR_STRIDE 0x0c /* register stride 3*32 bits */
56*4882a593Smuzhiyun #define GPIO_SWPORT_DDR_STRIDE 0x0c /* register stride 3*32 bits */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define GPIO_REG_OFFSET_V2 1
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define GPIO_INTMASK_V2 0x44
61*4882a593Smuzhiyun #define GPIO_INTTYPE_LEVEL_V2 0x34
62*4882a593Smuzhiyun #define GPIO_INT_POLARITY_V2 0x38
63*4882a593Smuzhiyun #define GPIO_INTSTATUS_V2 0x3c
64*4882a593Smuzhiyun #define GPIO_PORTA_EOI_V2 0x40
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define DWAPB_NR_CLOCKS 2
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun struct dwapb_gpio;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
71*4882a593Smuzhiyun /* Store GPIO context across system-wide suspend/resume transitions */
72*4882a593Smuzhiyun struct dwapb_context {
73*4882a593Smuzhiyun u32 data;
74*4882a593Smuzhiyun u32 dir;
75*4882a593Smuzhiyun u32 ext;
76*4882a593Smuzhiyun u32 int_en;
77*4882a593Smuzhiyun u32 int_mask;
78*4882a593Smuzhiyun u32 int_type;
79*4882a593Smuzhiyun u32 int_pol;
80*4882a593Smuzhiyun u32 int_deb;
81*4882a593Smuzhiyun u32 wake_en;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct dwapb_gpio_port_irqchip {
86*4882a593Smuzhiyun struct irq_chip irqchip;
87*4882a593Smuzhiyun unsigned int nr_irqs;
88*4882a593Smuzhiyun unsigned int irq[DWAPB_MAX_GPIOS];
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun struct dwapb_gpio_port {
92*4882a593Smuzhiyun struct gpio_chip gc;
93*4882a593Smuzhiyun struct dwapb_gpio_port_irqchip *pirq;
94*4882a593Smuzhiyun struct dwapb_gpio *gpio;
95*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
96*4882a593Smuzhiyun struct dwapb_context *ctx;
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun unsigned int idx;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun #define to_dwapb_gpio(_gc) \
101*4882a593Smuzhiyun (container_of(_gc, struct dwapb_gpio_port, gc)->gpio)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct dwapb_gpio {
104*4882a593Smuzhiyun struct device *dev;
105*4882a593Smuzhiyun void __iomem *regs;
106*4882a593Smuzhiyun struct dwapb_gpio_port *ports;
107*4882a593Smuzhiyun unsigned int nr_ports;
108*4882a593Smuzhiyun unsigned int flags;
109*4882a593Smuzhiyun struct reset_control *rst;
110*4882a593Smuzhiyun struct clk_bulk_data clks[DWAPB_NR_CLOCKS];
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
gpio_reg_v2_convert(unsigned int offset)113*4882a593Smuzhiyun static inline u32 gpio_reg_v2_convert(unsigned int offset)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun switch (offset) {
116*4882a593Smuzhiyun case GPIO_INTMASK:
117*4882a593Smuzhiyun return GPIO_INTMASK_V2;
118*4882a593Smuzhiyun case GPIO_INTTYPE_LEVEL:
119*4882a593Smuzhiyun return GPIO_INTTYPE_LEVEL_V2;
120*4882a593Smuzhiyun case GPIO_INT_POLARITY:
121*4882a593Smuzhiyun return GPIO_INT_POLARITY_V2;
122*4882a593Smuzhiyun case GPIO_INTSTATUS:
123*4882a593Smuzhiyun return GPIO_INTSTATUS_V2;
124*4882a593Smuzhiyun case GPIO_PORTA_EOI:
125*4882a593Smuzhiyun return GPIO_PORTA_EOI_V2;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun return offset;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
gpio_reg_convert(struct dwapb_gpio * gpio,unsigned int offset)131*4882a593Smuzhiyun static inline u32 gpio_reg_convert(struct dwapb_gpio *gpio, unsigned int offset)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun if (gpio->flags & GPIO_REG_OFFSET_V2)
134*4882a593Smuzhiyun return gpio_reg_v2_convert(offset);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun return offset;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
dwapb_read(struct dwapb_gpio * gpio,unsigned int offset)139*4882a593Smuzhiyun static inline u32 dwapb_read(struct dwapb_gpio *gpio, unsigned int offset)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun struct gpio_chip *gc = &gpio->ports[0].gc;
142*4882a593Smuzhiyun void __iomem *reg_base = gpio->regs;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return gc->read_reg(reg_base + gpio_reg_convert(gpio, offset));
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
dwapb_write(struct dwapb_gpio * gpio,unsigned int offset,u32 val)147*4882a593Smuzhiyun static inline void dwapb_write(struct dwapb_gpio *gpio, unsigned int offset,
148*4882a593Smuzhiyun u32 val)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun struct gpio_chip *gc = &gpio->ports[0].gc;
151*4882a593Smuzhiyun void __iomem *reg_base = gpio->regs;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun gc->write_reg(reg_base + gpio_reg_convert(gpio, offset), val);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
dwapb_offs_to_port(struct dwapb_gpio * gpio,unsigned int offs)156*4882a593Smuzhiyun static struct dwapb_gpio_port *dwapb_offs_to_port(struct dwapb_gpio *gpio, unsigned int offs)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct dwapb_gpio_port *port;
159*4882a593Smuzhiyun int i;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun for (i = 0; i < gpio->nr_ports; i++) {
162*4882a593Smuzhiyun port = &gpio->ports[i];
163*4882a593Smuzhiyun if (port->idx == offs / DWAPB_MAX_GPIOS)
164*4882a593Smuzhiyun return port;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return NULL;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
dwapb_toggle_trigger(struct dwapb_gpio * gpio,unsigned int offs)170*4882a593Smuzhiyun static void dwapb_toggle_trigger(struct dwapb_gpio *gpio, unsigned int offs)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct dwapb_gpio_port *port = dwapb_offs_to_port(gpio, offs);
173*4882a593Smuzhiyun struct gpio_chip *gc;
174*4882a593Smuzhiyun u32 pol;
175*4882a593Smuzhiyun int val;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (!port)
178*4882a593Smuzhiyun return;
179*4882a593Smuzhiyun gc = &port->gc;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun pol = dwapb_read(gpio, GPIO_INT_POLARITY);
182*4882a593Smuzhiyun /* Just read the current value right out of the data register */
183*4882a593Smuzhiyun val = gc->get(gc, offs % DWAPB_MAX_GPIOS);
184*4882a593Smuzhiyun if (val)
185*4882a593Smuzhiyun pol &= ~BIT(offs);
186*4882a593Smuzhiyun else
187*4882a593Smuzhiyun pol |= BIT(offs);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun dwapb_write(gpio, GPIO_INT_POLARITY, pol);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
dwapb_do_irq(struct dwapb_gpio * gpio)192*4882a593Smuzhiyun static u32 dwapb_do_irq(struct dwapb_gpio *gpio)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct gpio_chip *gc = &gpio->ports[0].gc;
195*4882a593Smuzhiyun unsigned long irq_status;
196*4882a593Smuzhiyun irq_hw_number_t hwirq;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun irq_status = dwapb_read(gpio, GPIO_INTSTATUS);
199*4882a593Smuzhiyun for_each_set_bit(hwirq, &irq_status, DWAPB_MAX_GPIOS) {
200*4882a593Smuzhiyun int gpio_irq = irq_find_mapping(gc->irq.domain, hwirq);
201*4882a593Smuzhiyun u32 irq_type = irq_get_trigger_type(gpio_irq);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun generic_handle_irq(gpio_irq);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if ((irq_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
206*4882a593Smuzhiyun dwapb_toggle_trigger(gpio, hwirq);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return irq_status;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
dwapb_irq_handler(struct irq_desc * desc)212*4882a593Smuzhiyun static void dwapb_irq_handler(struct irq_desc *desc)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct dwapb_gpio *gpio = irq_desc_get_handler_data(desc);
215*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun chained_irq_enter(chip, desc);
218*4882a593Smuzhiyun dwapb_do_irq(gpio);
219*4882a593Smuzhiyun chained_irq_exit(chip, desc);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
dwapb_irq_handler_mfd(int irq,void * dev_id)222*4882a593Smuzhiyun static irqreturn_t dwapb_irq_handler_mfd(int irq, void *dev_id)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun return IRQ_RETVAL(dwapb_do_irq(dev_id));
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
dwapb_irq_ack(struct irq_data * d)227*4882a593Smuzhiyun static void dwapb_irq_ack(struct irq_data *d)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
230*4882a593Smuzhiyun struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
231*4882a593Smuzhiyun u32 val = BIT(irqd_to_hwirq(d));
232*4882a593Smuzhiyun unsigned long flags;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun spin_lock_irqsave(&gc->bgpio_lock, flags);
235*4882a593Smuzhiyun dwapb_write(gpio, GPIO_PORTA_EOI, val);
236*4882a593Smuzhiyun spin_unlock_irqrestore(&gc->bgpio_lock, flags);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
dwapb_irq_mask(struct irq_data * d)239*4882a593Smuzhiyun static void dwapb_irq_mask(struct irq_data *d)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
242*4882a593Smuzhiyun struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
243*4882a593Smuzhiyun unsigned long flags;
244*4882a593Smuzhiyun u32 val;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun spin_lock_irqsave(&gc->bgpio_lock, flags);
247*4882a593Smuzhiyun val = dwapb_read(gpio, GPIO_INTMASK) | BIT(irqd_to_hwirq(d));
248*4882a593Smuzhiyun dwapb_write(gpio, GPIO_INTMASK, val);
249*4882a593Smuzhiyun spin_unlock_irqrestore(&gc->bgpio_lock, flags);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
dwapb_irq_unmask(struct irq_data * d)252*4882a593Smuzhiyun static void dwapb_irq_unmask(struct irq_data *d)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
255*4882a593Smuzhiyun struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
256*4882a593Smuzhiyun unsigned long flags;
257*4882a593Smuzhiyun u32 val;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun spin_lock_irqsave(&gc->bgpio_lock, flags);
260*4882a593Smuzhiyun val = dwapb_read(gpio, GPIO_INTMASK) & ~BIT(irqd_to_hwirq(d));
261*4882a593Smuzhiyun dwapb_write(gpio, GPIO_INTMASK, val);
262*4882a593Smuzhiyun spin_unlock_irqrestore(&gc->bgpio_lock, flags);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
dwapb_irq_enable(struct irq_data * d)265*4882a593Smuzhiyun static void dwapb_irq_enable(struct irq_data *d)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
268*4882a593Smuzhiyun struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
269*4882a593Smuzhiyun unsigned long flags;
270*4882a593Smuzhiyun u32 val;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun spin_lock_irqsave(&gc->bgpio_lock, flags);
273*4882a593Smuzhiyun val = dwapb_read(gpio, GPIO_INTEN);
274*4882a593Smuzhiyun val |= BIT(irqd_to_hwirq(d));
275*4882a593Smuzhiyun dwapb_write(gpio, GPIO_INTEN, val);
276*4882a593Smuzhiyun spin_unlock_irqrestore(&gc->bgpio_lock, flags);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
dwapb_irq_disable(struct irq_data * d)279*4882a593Smuzhiyun static void dwapb_irq_disable(struct irq_data *d)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
282*4882a593Smuzhiyun struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
283*4882a593Smuzhiyun unsigned long flags;
284*4882a593Smuzhiyun u32 val;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun spin_lock_irqsave(&gc->bgpio_lock, flags);
287*4882a593Smuzhiyun val = dwapb_read(gpio, GPIO_INTEN);
288*4882a593Smuzhiyun val &= ~BIT(irqd_to_hwirq(d));
289*4882a593Smuzhiyun dwapb_write(gpio, GPIO_INTEN, val);
290*4882a593Smuzhiyun spin_unlock_irqrestore(&gc->bgpio_lock, flags);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
dwapb_irq_set_type(struct irq_data * d,u32 type)293*4882a593Smuzhiyun static int dwapb_irq_set_type(struct irq_data *d, u32 type)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
296*4882a593Smuzhiyun struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
297*4882a593Smuzhiyun irq_hw_number_t bit = irqd_to_hwirq(d);
298*4882a593Smuzhiyun unsigned long level, polarity, flags;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (type & ~IRQ_TYPE_SENSE_MASK)
301*4882a593Smuzhiyun return -EINVAL;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun spin_lock_irqsave(&gc->bgpio_lock, flags);
304*4882a593Smuzhiyun level = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
305*4882a593Smuzhiyun polarity = dwapb_read(gpio, GPIO_INT_POLARITY);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun switch (type) {
308*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
309*4882a593Smuzhiyun level |= BIT(bit);
310*4882a593Smuzhiyun dwapb_toggle_trigger(gpio, bit);
311*4882a593Smuzhiyun break;
312*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
313*4882a593Smuzhiyun level |= BIT(bit);
314*4882a593Smuzhiyun polarity |= BIT(bit);
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
317*4882a593Smuzhiyun level |= BIT(bit);
318*4882a593Smuzhiyun polarity &= ~BIT(bit);
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
321*4882a593Smuzhiyun level &= ~BIT(bit);
322*4882a593Smuzhiyun polarity |= BIT(bit);
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
325*4882a593Smuzhiyun level &= ~BIT(bit);
326*4882a593Smuzhiyun polarity &= ~BIT(bit);
327*4882a593Smuzhiyun break;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun if (type & IRQ_TYPE_LEVEL_MASK)
331*4882a593Smuzhiyun irq_set_handler_locked(d, handle_level_irq);
332*4882a593Smuzhiyun else if (type & IRQ_TYPE_EDGE_BOTH)
333*4882a593Smuzhiyun irq_set_handler_locked(d, handle_edge_irq);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun dwapb_write(gpio, GPIO_INTTYPE_LEVEL, level);
336*4882a593Smuzhiyun if (type != IRQ_TYPE_EDGE_BOTH)
337*4882a593Smuzhiyun dwapb_write(gpio, GPIO_INT_POLARITY, polarity);
338*4882a593Smuzhiyun spin_unlock_irqrestore(&gc->bgpio_lock, flags);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun return 0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
dwapb_irq_set_wake(struct irq_data * d,unsigned int enable)344*4882a593Smuzhiyun static int dwapb_irq_set_wake(struct irq_data *d, unsigned int enable)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
347*4882a593Smuzhiyun struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
348*4882a593Smuzhiyun struct dwapb_context *ctx = gpio->ports[0].ctx;
349*4882a593Smuzhiyun irq_hw_number_t bit = irqd_to_hwirq(d);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (enable)
352*4882a593Smuzhiyun ctx->wake_en |= BIT(bit);
353*4882a593Smuzhiyun else
354*4882a593Smuzhiyun ctx->wake_en &= ~BIT(bit);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun #endif
359*4882a593Smuzhiyun
dwapb_gpio_set_debounce(struct gpio_chip * gc,unsigned offset,unsigned debounce)360*4882a593Smuzhiyun static int dwapb_gpio_set_debounce(struct gpio_chip *gc,
361*4882a593Smuzhiyun unsigned offset, unsigned debounce)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct dwapb_gpio_port *port = gpiochip_get_data(gc);
364*4882a593Smuzhiyun struct dwapb_gpio *gpio = port->gpio;
365*4882a593Smuzhiyun unsigned long flags, val_deb;
366*4882a593Smuzhiyun unsigned long mask = BIT(offset);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun spin_lock_irqsave(&gc->bgpio_lock, flags);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun val_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
371*4882a593Smuzhiyun if (debounce)
372*4882a593Smuzhiyun val_deb |= mask;
373*4882a593Smuzhiyun else
374*4882a593Smuzhiyun val_deb &= ~mask;
375*4882a593Smuzhiyun dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun spin_unlock_irqrestore(&gc->bgpio_lock, flags);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
dwapb_gpio_set_config(struct gpio_chip * gc,unsigned offset,unsigned long config)382*4882a593Smuzhiyun static int dwapb_gpio_set_config(struct gpio_chip *gc, unsigned offset,
383*4882a593Smuzhiyun unsigned long config)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun u32 debounce;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
388*4882a593Smuzhiyun return -ENOTSUPP;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun debounce = pinconf_to_config_argument(config);
391*4882a593Smuzhiyun return dwapb_gpio_set_debounce(gc, offset, debounce);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
dwapb_convert_irqs(struct dwapb_gpio_port_irqchip * pirq,struct dwapb_port_property * pp)394*4882a593Smuzhiyun static int dwapb_convert_irqs(struct dwapb_gpio_port_irqchip *pirq,
395*4882a593Smuzhiyun struct dwapb_port_property *pp)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun int i;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* Group all available IRQs into an array of parental IRQs. */
400*4882a593Smuzhiyun for (i = 0; i < pp->ngpio; ++i) {
401*4882a593Smuzhiyun if (!pp->irq[i])
402*4882a593Smuzhiyun continue;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun pirq->irq[pirq->nr_irqs++] = pp->irq[i];
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun return pirq->nr_irqs ? 0 : -ENOENT;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
dwapb_configure_irqs(struct dwapb_gpio * gpio,struct dwapb_gpio_port * port,struct dwapb_port_property * pp)410*4882a593Smuzhiyun static void dwapb_configure_irqs(struct dwapb_gpio *gpio,
411*4882a593Smuzhiyun struct dwapb_gpio_port *port,
412*4882a593Smuzhiyun struct dwapb_port_property *pp)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun struct dwapb_gpio_port_irqchip *pirq;
415*4882a593Smuzhiyun struct gpio_chip *gc = &port->gc;
416*4882a593Smuzhiyun struct gpio_irq_chip *girq;
417*4882a593Smuzhiyun int err;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun pirq = devm_kzalloc(gpio->dev, sizeof(*pirq), GFP_KERNEL);
420*4882a593Smuzhiyun if (!pirq)
421*4882a593Smuzhiyun return;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun if (dwapb_convert_irqs(pirq, pp)) {
424*4882a593Smuzhiyun dev_warn(gpio->dev, "no IRQ for port%d\n", pp->idx);
425*4882a593Smuzhiyun goto err_kfree_pirq;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun girq = &gc->irq;
429*4882a593Smuzhiyun girq->handler = handle_bad_irq;
430*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun port->pirq = pirq;
433*4882a593Smuzhiyun pirq->irqchip.name = DWAPB_DRIVER_NAME;
434*4882a593Smuzhiyun pirq->irqchip.irq_ack = dwapb_irq_ack;
435*4882a593Smuzhiyun pirq->irqchip.irq_mask = dwapb_irq_mask;
436*4882a593Smuzhiyun pirq->irqchip.irq_unmask = dwapb_irq_unmask;
437*4882a593Smuzhiyun pirq->irqchip.irq_set_type = dwapb_irq_set_type;
438*4882a593Smuzhiyun pirq->irqchip.irq_enable = dwapb_irq_enable;
439*4882a593Smuzhiyun pirq->irqchip.irq_disable = dwapb_irq_disable;
440*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
441*4882a593Smuzhiyun pirq->irqchip.irq_set_wake = dwapb_irq_set_wake;
442*4882a593Smuzhiyun #endif
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (!pp->irq_shared) {
445*4882a593Smuzhiyun girq->num_parents = pirq->nr_irqs;
446*4882a593Smuzhiyun girq->parents = pirq->irq;
447*4882a593Smuzhiyun girq->parent_handler_data = gpio;
448*4882a593Smuzhiyun girq->parent_handler = dwapb_irq_handler;
449*4882a593Smuzhiyun } else {
450*4882a593Smuzhiyun /* This will let us handle the parent IRQ in the driver */
451*4882a593Smuzhiyun girq->num_parents = 0;
452*4882a593Smuzhiyun girq->parents = NULL;
453*4882a593Smuzhiyun girq->parent_handler = NULL;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun * Request a shared IRQ since where MFD would have devices
457*4882a593Smuzhiyun * using the same irq pin
458*4882a593Smuzhiyun */
459*4882a593Smuzhiyun err = devm_request_irq(gpio->dev, pp->irq[0],
460*4882a593Smuzhiyun dwapb_irq_handler_mfd,
461*4882a593Smuzhiyun IRQF_SHARED, DWAPB_DRIVER_NAME, gpio);
462*4882a593Smuzhiyun if (err) {
463*4882a593Smuzhiyun dev_err(gpio->dev, "error requesting IRQ\n");
464*4882a593Smuzhiyun goto err_kfree_pirq;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun girq->chip = &pirq->irqchip;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun err_kfree_pirq:
473*4882a593Smuzhiyun devm_kfree(gpio->dev, pirq);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
dwapb_gpio_add_port(struct dwapb_gpio * gpio,struct dwapb_port_property * pp,unsigned int offs)476*4882a593Smuzhiyun static int dwapb_gpio_add_port(struct dwapb_gpio *gpio,
477*4882a593Smuzhiyun struct dwapb_port_property *pp,
478*4882a593Smuzhiyun unsigned int offs)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct dwapb_gpio_port *port;
481*4882a593Smuzhiyun void __iomem *dat, *set, *dirout;
482*4882a593Smuzhiyun int err;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun port = &gpio->ports[offs];
485*4882a593Smuzhiyun port->gpio = gpio;
486*4882a593Smuzhiyun port->idx = pp->idx;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
489*4882a593Smuzhiyun port->ctx = devm_kzalloc(gpio->dev, sizeof(*port->ctx), GFP_KERNEL);
490*4882a593Smuzhiyun if (!port->ctx)
491*4882a593Smuzhiyun return -ENOMEM;
492*4882a593Smuzhiyun #endif
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun dat = gpio->regs + GPIO_EXT_PORTA + pp->idx * GPIO_EXT_PORT_STRIDE;
495*4882a593Smuzhiyun set = gpio->regs + GPIO_SWPORTA_DR + pp->idx * GPIO_SWPORT_DR_STRIDE;
496*4882a593Smuzhiyun dirout = gpio->regs + GPIO_SWPORTA_DDR + pp->idx * GPIO_SWPORT_DDR_STRIDE;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* This registers 32 GPIO lines per port */
499*4882a593Smuzhiyun err = bgpio_init(&port->gc, gpio->dev, 4, dat, set, NULL, dirout,
500*4882a593Smuzhiyun NULL, 0);
501*4882a593Smuzhiyun if (err) {
502*4882a593Smuzhiyun dev_err(gpio->dev, "failed to init gpio chip for port%d\n",
503*4882a593Smuzhiyun port->idx);
504*4882a593Smuzhiyun return err;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun #ifdef CONFIG_OF_GPIO
508*4882a593Smuzhiyun port->gc.of_node = to_of_node(pp->fwnode);
509*4882a593Smuzhiyun #endif
510*4882a593Smuzhiyun port->gc.ngpio = pp->ngpio;
511*4882a593Smuzhiyun port->gc.base = pp->gpio_base;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* Only port A support debounce */
514*4882a593Smuzhiyun if (pp->idx == 0)
515*4882a593Smuzhiyun port->gc.set_config = dwapb_gpio_set_config;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* Only port A can provide interrupts in all configurations of the IP */
518*4882a593Smuzhiyun if (pp->idx == 0)
519*4882a593Smuzhiyun dwapb_configure_irqs(gpio, port, pp);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun err = devm_gpiochip_add_data(gpio->dev, &port->gc, port);
522*4882a593Smuzhiyun if (err) {
523*4882a593Smuzhiyun dev_err(gpio->dev, "failed to register gpiochip for port%d\n",
524*4882a593Smuzhiyun port->idx);
525*4882a593Smuzhiyun return err;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun return 0;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
dwapb_get_irq(struct device * dev,struct fwnode_handle * fwnode,struct dwapb_port_property * pp)531*4882a593Smuzhiyun static void dwapb_get_irq(struct device *dev, struct fwnode_handle *fwnode,
532*4882a593Smuzhiyun struct dwapb_port_property *pp)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun struct device_node *np = NULL;
535*4882a593Smuzhiyun int irq = -ENXIO, j;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (fwnode_property_read_bool(fwnode, "interrupt-controller"))
538*4882a593Smuzhiyun np = to_of_node(fwnode);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun for (j = 0; j < pp->ngpio; j++) {
541*4882a593Smuzhiyun if (np)
542*4882a593Smuzhiyun irq = of_irq_get(np, j);
543*4882a593Smuzhiyun else if (has_acpi_companion(dev))
544*4882a593Smuzhiyun irq = platform_get_irq_optional(to_platform_device(dev), j);
545*4882a593Smuzhiyun if (irq > 0)
546*4882a593Smuzhiyun pp->irq[j] = irq;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
dwapb_gpio_get_pdata(struct device * dev)550*4882a593Smuzhiyun static struct dwapb_platform_data *dwapb_gpio_get_pdata(struct device *dev)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun struct fwnode_handle *fwnode;
553*4882a593Smuzhiyun struct dwapb_platform_data *pdata;
554*4882a593Smuzhiyun struct dwapb_port_property *pp;
555*4882a593Smuzhiyun int nports;
556*4882a593Smuzhiyun int i;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun nports = device_get_child_node_count(dev);
559*4882a593Smuzhiyun if (nports == 0)
560*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
563*4882a593Smuzhiyun if (!pdata)
564*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun pdata->properties = devm_kcalloc(dev, nports, sizeof(*pp), GFP_KERNEL);
567*4882a593Smuzhiyun if (!pdata->properties)
568*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun pdata->nports = nports;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun i = 0;
573*4882a593Smuzhiyun device_for_each_child_node(dev, fwnode) {
574*4882a593Smuzhiyun pp = &pdata->properties[i++];
575*4882a593Smuzhiyun pp->fwnode = fwnode;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun if (fwnode_property_read_u32(fwnode, "reg", &pp->idx) ||
578*4882a593Smuzhiyun pp->idx >= DWAPB_MAX_PORTS) {
579*4882a593Smuzhiyun dev_err(dev,
580*4882a593Smuzhiyun "missing/invalid port index for port%d\n", i);
581*4882a593Smuzhiyun fwnode_handle_put(fwnode);
582*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun if (fwnode_property_read_u32(fwnode, "ngpios", &pp->ngpio) &&
586*4882a593Smuzhiyun fwnode_property_read_u32(fwnode, "snps,nr-gpios", &pp->ngpio)) {
587*4882a593Smuzhiyun dev_info(dev,
588*4882a593Smuzhiyun "failed to get number of gpios for port%d\n",
589*4882a593Smuzhiyun i);
590*4882a593Smuzhiyun pp->ngpio = DWAPB_MAX_GPIOS;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun pp->irq_shared = false;
594*4882a593Smuzhiyun pp->gpio_base = -1;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun /*
597*4882a593Smuzhiyun * Only port A can provide interrupts in all configurations of
598*4882a593Smuzhiyun * the IP.
599*4882a593Smuzhiyun */
600*4882a593Smuzhiyun if (pp->idx == 0)
601*4882a593Smuzhiyun dwapb_get_irq(dev, fwnode, pp);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun return pdata;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
dwapb_assert_reset(void * data)607*4882a593Smuzhiyun static void dwapb_assert_reset(void *data)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct dwapb_gpio *gpio = data;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun reset_control_assert(gpio->rst);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
dwapb_get_reset(struct dwapb_gpio * gpio)614*4882a593Smuzhiyun static int dwapb_get_reset(struct dwapb_gpio *gpio)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun int err;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun gpio->rst = devm_reset_control_get_optional_shared(gpio->dev, NULL);
619*4882a593Smuzhiyun if (IS_ERR(gpio->rst)) {
620*4882a593Smuzhiyun dev_err(gpio->dev, "Cannot get reset descriptor\n");
621*4882a593Smuzhiyun return PTR_ERR(gpio->rst);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun err = reset_control_deassert(gpio->rst);
625*4882a593Smuzhiyun if (err) {
626*4882a593Smuzhiyun dev_err(gpio->dev, "Cannot deassert reset lane\n");
627*4882a593Smuzhiyun return err;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun return devm_add_action_or_reset(gpio->dev, dwapb_assert_reset, gpio);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
dwapb_disable_clks(void * data)633*4882a593Smuzhiyun static void dwapb_disable_clks(void *data)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun struct dwapb_gpio *gpio = data;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
dwapb_get_clks(struct dwapb_gpio * gpio)640*4882a593Smuzhiyun static int dwapb_get_clks(struct dwapb_gpio *gpio)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun int err;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* Optional bus and debounce clocks */
645*4882a593Smuzhiyun gpio->clks[0].id = "bus";
646*4882a593Smuzhiyun gpio->clks[1].id = "db";
647*4882a593Smuzhiyun err = devm_clk_bulk_get_optional(gpio->dev, DWAPB_NR_CLOCKS,
648*4882a593Smuzhiyun gpio->clks);
649*4882a593Smuzhiyun if (err)
650*4882a593Smuzhiyun return dev_err_probe(gpio->dev, err,
651*4882a593Smuzhiyun "Cannot get APB/Debounce clocks\n");
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun err = clk_bulk_prepare_enable(DWAPB_NR_CLOCKS, gpio->clks);
654*4882a593Smuzhiyun if (err) {
655*4882a593Smuzhiyun dev_err(gpio->dev, "Cannot enable APB/Debounce clocks\n");
656*4882a593Smuzhiyun return err;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun return devm_add_action_or_reset(gpio->dev, dwapb_disable_clks, gpio);
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun static const struct of_device_id dwapb_of_match[] = {
663*4882a593Smuzhiyun { .compatible = "snps,dw-apb-gpio", .data = (void *)0},
664*4882a593Smuzhiyun { .compatible = "apm,xgene-gpio-v2", .data = (void *)GPIO_REG_OFFSET_V2},
665*4882a593Smuzhiyun { /* Sentinel */ }
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dwapb_of_match);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun static const struct acpi_device_id dwapb_acpi_match[] = {
670*4882a593Smuzhiyun {"HISI0181", 0},
671*4882a593Smuzhiyun {"APMC0D07", 0},
672*4882a593Smuzhiyun {"APMC0D81", GPIO_REG_OFFSET_V2},
673*4882a593Smuzhiyun { }
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, dwapb_acpi_match);
676*4882a593Smuzhiyun
dwapb_gpio_probe(struct platform_device * pdev)677*4882a593Smuzhiyun static int dwapb_gpio_probe(struct platform_device *pdev)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun unsigned int i;
680*4882a593Smuzhiyun struct dwapb_gpio *gpio;
681*4882a593Smuzhiyun int err;
682*4882a593Smuzhiyun struct device *dev = &pdev->dev;
683*4882a593Smuzhiyun struct dwapb_platform_data *pdata = dev_get_platdata(dev);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun if (!pdata) {
686*4882a593Smuzhiyun pdata = dwapb_gpio_get_pdata(dev);
687*4882a593Smuzhiyun if (IS_ERR(pdata))
688*4882a593Smuzhiyun return PTR_ERR(pdata);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun if (!pdata->nports)
692*4882a593Smuzhiyun return -ENODEV;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
695*4882a593Smuzhiyun if (!gpio)
696*4882a593Smuzhiyun return -ENOMEM;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun gpio->dev = &pdev->dev;
699*4882a593Smuzhiyun gpio->nr_ports = pdata->nports;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun err = dwapb_get_reset(gpio);
702*4882a593Smuzhiyun if (err)
703*4882a593Smuzhiyun return err;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun gpio->ports = devm_kcalloc(&pdev->dev, gpio->nr_ports,
706*4882a593Smuzhiyun sizeof(*gpio->ports), GFP_KERNEL);
707*4882a593Smuzhiyun if (!gpio->ports)
708*4882a593Smuzhiyun return -ENOMEM;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun gpio->regs = devm_platform_ioremap_resource(pdev, 0);
711*4882a593Smuzhiyun if (IS_ERR(gpio->regs))
712*4882a593Smuzhiyun return PTR_ERR(gpio->regs);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun err = dwapb_get_clks(gpio);
715*4882a593Smuzhiyun if (err)
716*4882a593Smuzhiyun return err;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun gpio->flags = (uintptr_t)device_get_match_data(dev);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun for (i = 0; i < gpio->nr_ports; i++) {
721*4882a593Smuzhiyun err = dwapb_gpio_add_port(gpio, &pdata->properties[i], i);
722*4882a593Smuzhiyun if (err)
723*4882a593Smuzhiyun return err;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun platform_set_drvdata(pdev, gpio);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun return 0;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
dwapb_gpio_suspend(struct device * dev)732*4882a593Smuzhiyun static int dwapb_gpio_suspend(struct device *dev)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun struct dwapb_gpio *gpio = dev_get_drvdata(dev);
735*4882a593Smuzhiyun struct gpio_chip *gc = &gpio->ports[0].gc;
736*4882a593Smuzhiyun unsigned long flags;
737*4882a593Smuzhiyun int i;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun spin_lock_irqsave(&gc->bgpio_lock, flags);
740*4882a593Smuzhiyun for (i = 0; i < gpio->nr_ports; i++) {
741*4882a593Smuzhiyun unsigned int offset;
742*4882a593Smuzhiyun unsigned int idx = gpio->ports[i].idx;
743*4882a593Smuzhiyun struct dwapb_context *ctx = gpio->ports[i].ctx;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
746*4882a593Smuzhiyun ctx->dir = dwapb_read(gpio, offset);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
749*4882a593Smuzhiyun ctx->data = dwapb_read(gpio, offset);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
752*4882a593Smuzhiyun ctx->ext = dwapb_read(gpio, offset);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun /* Only port A can provide interrupts */
755*4882a593Smuzhiyun if (idx == 0) {
756*4882a593Smuzhiyun ctx->int_mask = dwapb_read(gpio, GPIO_INTMASK);
757*4882a593Smuzhiyun ctx->int_en = dwapb_read(gpio, GPIO_INTEN);
758*4882a593Smuzhiyun ctx->int_pol = dwapb_read(gpio, GPIO_INT_POLARITY);
759*4882a593Smuzhiyun ctx->int_type = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
760*4882a593Smuzhiyun ctx->int_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun /* Mask out interrupts */
763*4882a593Smuzhiyun dwapb_write(gpio, GPIO_INTMASK, ~ctx->wake_en);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun spin_unlock_irqrestore(&gc->bgpio_lock, flags);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun return 0;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
dwapb_gpio_resume(struct device * dev)773*4882a593Smuzhiyun static int dwapb_gpio_resume(struct device *dev)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun struct dwapb_gpio *gpio = dev_get_drvdata(dev);
776*4882a593Smuzhiyun struct gpio_chip *gc = &gpio->ports[0].gc;
777*4882a593Smuzhiyun unsigned long flags;
778*4882a593Smuzhiyun int i, err;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun err = clk_bulk_prepare_enable(DWAPB_NR_CLOCKS, gpio->clks);
781*4882a593Smuzhiyun if (err) {
782*4882a593Smuzhiyun dev_err(gpio->dev, "Cannot reenable APB/Debounce clocks\n");
783*4882a593Smuzhiyun return err;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun spin_lock_irqsave(&gc->bgpio_lock, flags);
787*4882a593Smuzhiyun for (i = 0; i < gpio->nr_ports; i++) {
788*4882a593Smuzhiyun unsigned int offset;
789*4882a593Smuzhiyun unsigned int idx = gpio->ports[i].idx;
790*4882a593Smuzhiyun struct dwapb_context *ctx = gpio->ports[i].ctx;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
793*4882a593Smuzhiyun dwapb_write(gpio, offset, ctx->data);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
796*4882a593Smuzhiyun dwapb_write(gpio, offset, ctx->dir);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
799*4882a593Smuzhiyun dwapb_write(gpio, offset, ctx->ext);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* Only port A can provide interrupts */
802*4882a593Smuzhiyun if (idx == 0) {
803*4882a593Smuzhiyun dwapb_write(gpio, GPIO_INTTYPE_LEVEL, ctx->int_type);
804*4882a593Smuzhiyun dwapb_write(gpio, GPIO_INT_POLARITY, ctx->int_pol);
805*4882a593Smuzhiyun dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, ctx->int_deb);
806*4882a593Smuzhiyun dwapb_write(gpio, GPIO_INTEN, ctx->int_en);
807*4882a593Smuzhiyun dwapb_write(gpio, GPIO_INTMASK, ctx->int_mask);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun /* Clear out spurious interrupts */
810*4882a593Smuzhiyun dwapb_write(gpio, GPIO_PORTA_EOI, 0xffffffff);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun spin_unlock_irqrestore(&gc->bgpio_lock, flags);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun return 0;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun #endif
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(dwapb_gpio_pm_ops, dwapb_gpio_suspend,
820*4882a593Smuzhiyun dwapb_gpio_resume);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun static struct platform_driver dwapb_gpio_driver = {
823*4882a593Smuzhiyun .driver = {
824*4882a593Smuzhiyun .name = DWAPB_DRIVER_NAME,
825*4882a593Smuzhiyun .pm = &dwapb_gpio_pm_ops,
826*4882a593Smuzhiyun .of_match_table = dwapb_of_match,
827*4882a593Smuzhiyun .acpi_match_table = dwapb_acpi_match,
828*4882a593Smuzhiyun },
829*4882a593Smuzhiyun .probe = dwapb_gpio_probe,
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun module_platform_driver(dwapb_gpio_driver);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun MODULE_LICENSE("GPL");
835*4882a593Smuzhiyun MODULE_AUTHOR("Jamie Iles");
836*4882a593Smuzhiyun MODULE_DESCRIPTION("Synopsys DesignWare APB GPIO driver");
837*4882a593Smuzhiyun MODULE_ALIAS("platform:" DWAPB_DRIVER_NAME);
838