1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the Diolan DLN-2 USB-GPIO adapter
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014 Intel Corporation
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/irqdomain.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
15*4882a593Smuzhiyun #include <linux/gpio/driver.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/mfd/dln2.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define DLN2_GPIO_ID 0x01
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define DLN2_GPIO_GET_PIN_COUNT DLN2_CMD(0x01, DLN2_GPIO_ID)
22*4882a593Smuzhiyun #define DLN2_GPIO_SET_DEBOUNCE DLN2_CMD(0x04, DLN2_GPIO_ID)
23*4882a593Smuzhiyun #define DLN2_GPIO_GET_DEBOUNCE DLN2_CMD(0x05, DLN2_GPIO_ID)
24*4882a593Smuzhiyun #define DLN2_GPIO_PORT_GET_VAL DLN2_CMD(0x06, DLN2_GPIO_ID)
25*4882a593Smuzhiyun #define DLN2_GPIO_PIN_GET_VAL DLN2_CMD(0x0B, DLN2_GPIO_ID)
26*4882a593Smuzhiyun #define DLN2_GPIO_PIN_SET_OUT_VAL DLN2_CMD(0x0C, DLN2_GPIO_ID)
27*4882a593Smuzhiyun #define DLN2_GPIO_PIN_GET_OUT_VAL DLN2_CMD(0x0D, DLN2_GPIO_ID)
28*4882a593Smuzhiyun #define DLN2_GPIO_CONDITION_MET_EV DLN2_CMD(0x0F, DLN2_GPIO_ID)
29*4882a593Smuzhiyun #define DLN2_GPIO_PIN_ENABLE DLN2_CMD(0x10, DLN2_GPIO_ID)
30*4882a593Smuzhiyun #define DLN2_GPIO_PIN_DISABLE DLN2_CMD(0x11, DLN2_GPIO_ID)
31*4882a593Smuzhiyun #define DLN2_GPIO_PIN_SET_DIRECTION DLN2_CMD(0x13, DLN2_GPIO_ID)
32*4882a593Smuzhiyun #define DLN2_GPIO_PIN_GET_DIRECTION DLN2_CMD(0x14, DLN2_GPIO_ID)
33*4882a593Smuzhiyun #define DLN2_GPIO_PIN_SET_EVENT_CFG DLN2_CMD(0x1E, DLN2_GPIO_ID)
34*4882a593Smuzhiyun #define DLN2_GPIO_PIN_GET_EVENT_CFG DLN2_CMD(0x1F, DLN2_GPIO_ID)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define DLN2_GPIO_EVENT_NONE 0
37*4882a593Smuzhiyun #define DLN2_GPIO_EVENT_CHANGE 1
38*4882a593Smuzhiyun #define DLN2_GPIO_EVENT_LVL_HIGH 2
39*4882a593Smuzhiyun #define DLN2_GPIO_EVENT_LVL_LOW 3
40*4882a593Smuzhiyun #define DLN2_GPIO_EVENT_CHANGE_RISING 0x11
41*4882a593Smuzhiyun #define DLN2_GPIO_EVENT_CHANGE_FALLING 0x21
42*4882a593Smuzhiyun #define DLN2_GPIO_EVENT_MASK 0x0F
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define DLN2_GPIO_MAX_PINS 32
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct dln2_gpio {
47*4882a593Smuzhiyun struct platform_device *pdev;
48*4882a593Smuzhiyun struct gpio_chip gpio;
49*4882a593Smuzhiyun struct irq_chip irqchip;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun * Cache pin direction to save us one transfer, since the hardware has
53*4882a593Smuzhiyun * separate commands to read the in and out values.
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun DECLARE_BITMAP(output_enabled, DLN2_GPIO_MAX_PINS);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* active IRQs - not synced to hardware */
58*4882a593Smuzhiyun DECLARE_BITMAP(unmasked_irqs, DLN2_GPIO_MAX_PINS);
59*4882a593Smuzhiyun /* active IRQS - synced to hardware */
60*4882a593Smuzhiyun DECLARE_BITMAP(enabled_irqs, DLN2_GPIO_MAX_PINS);
61*4882a593Smuzhiyun int irq_type[DLN2_GPIO_MAX_PINS];
62*4882a593Smuzhiyun struct mutex irq_lock;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun struct dln2_gpio_pin {
66*4882a593Smuzhiyun __le16 pin;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun struct dln2_gpio_pin_val {
70*4882a593Smuzhiyun __le16 pin __packed;
71*4882a593Smuzhiyun u8 value;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
dln2_gpio_get_pin_count(struct platform_device * pdev)74*4882a593Smuzhiyun static int dln2_gpio_get_pin_count(struct platform_device *pdev)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun int ret;
77*4882a593Smuzhiyun __le16 count;
78*4882a593Smuzhiyun int len = sizeof(count);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun ret = dln2_transfer_rx(pdev, DLN2_GPIO_GET_PIN_COUNT, &count, &len);
81*4882a593Smuzhiyun if (ret < 0)
82*4882a593Smuzhiyun return ret;
83*4882a593Smuzhiyun if (len < sizeof(count))
84*4882a593Smuzhiyun return -EPROTO;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return le16_to_cpu(count);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
dln2_gpio_pin_cmd(struct dln2_gpio * dln2,int cmd,unsigned pin)89*4882a593Smuzhiyun static int dln2_gpio_pin_cmd(struct dln2_gpio *dln2, int cmd, unsigned pin)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct dln2_gpio_pin req = {
92*4882a593Smuzhiyun .pin = cpu_to_le16(pin),
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return dln2_transfer_tx(dln2->pdev, cmd, &req, sizeof(req));
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
dln2_gpio_pin_val(struct dln2_gpio * dln2,int cmd,unsigned int pin)98*4882a593Smuzhiyun static int dln2_gpio_pin_val(struct dln2_gpio *dln2, int cmd, unsigned int pin)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun int ret;
101*4882a593Smuzhiyun struct dln2_gpio_pin req = {
102*4882a593Smuzhiyun .pin = cpu_to_le16(pin),
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun struct dln2_gpio_pin_val rsp;
105*4882a593Smuzhiyun int len = sizeof(rsp);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun ret = dln2_transfer(dln2->pdev, cmd, &req, sizeof(req), &rsp, &len);
108*4882a593Smuzhiyun if (ret < 0)
109*4882a593Smuzhiyun return ret;
110*4882a593Smuzhiyun if (len < sizeof(rsp) || req.pin != rsp.pin)
111*4882a593Smuzhiyun return -EPROTO;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return rsp.value;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
dln2_gpio_pin_get_in_val(struct dln2_gpio * dln2,unsigned int pin)116*4882a593Smuzhiyun static int dln2_gpio_pin_get_in_val(struct dln2_gpio *dln2, unsigned int pin)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun int ret;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun ret = dln2_gpio_pin_val(dln2, DLN2_GPIO_PIN_GET_VAL, pin);
121*4882a593Smuzhiyun if (ret < 0)
122*4882a593Smuzhiyun return ret;
123*4882a593Smuzhiyun return !!ret;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
dln2_gpio_pin_get_out_val(struct dln2_gpio * dln2,unsigned int pin)126*4882a593Smuzhiyun static int dln2_gpio_pin_get_out_val(struct dln2_gpio *dln2, unsigned int pin)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun int ret;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun ret = dln2_gpio_pin_val(dln2, DLN2_GPIO_PIN_GET_OUT_VAL, pin);
131*4882a593Smuzhiyun if (ret < 0)
132*4882a593Smuzhiyun return ret;
133*4882a593Smuzhiyun return !!ret;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
dln2_gpio_pin_set_out_val(struct dln2_gpio * dln2,unsigned int pin,int value)136*4882a593Smuzhiyun static int dln2_gpio_pin_set_out_val(struct dln2_gpio *dln2,
137*4882a593Smuzhiyun unsigned int pin, int value)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun struct dln2_gpio_pin_val req = {
140*4882a593Smuzhiyun .pin = cpu_to_le16(pin),
141*4882a593Smuzhiyun .value = value,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return dln2_transfer_tx(dln2->pdev, DLN2_GPIO_PIN_SET_OUT_VAL, &req,
145*4882a593Smuzhiyun sizeof(req));
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define DLN2_GPIO_DIRECTION_IN 0
149*4882a593Smuzhiyun #define DLN2_GPIO_DIRECTION_OUT 1
150*4882a593Smuzhiyun
dln2_gpio_request(struct gpio_chip * chip,unsigned offset)151*4882a593Smuzhiyun static int dln2_gpio_request(struct gpio_chip *chip, unsigned offset)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct dln2_gpio *dln2 = gpiochip_get_data(chip);
154*4882a593Smuzhiyun struct dln2_gpio_pin req = {
155*4882a593Smuzhiyun .pin = cpu_to_le16(offset),
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun struct dln2_gpio_pin_val rsp;
158*4882a593Smuzhiyun int len = sizeof(rsp);
159*4882a593Smuzhiyun int ret;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun ret = dln2_gpio_pin_cmd(dln2, DLN2_GPIO_PIN_ENABLE, offset);
162*4882a593Smuzhiyun if (ret < 0)
163*4882a593Smuzhiyun return ret;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* cache the pin direction */
166*4882a593Smuzhiyun ret = dln2_transfer(dln2->pdev, DLN2_GPIO_PIN_GET_DIRECTION,
167*4882a593Smuzhiyun &req, sizeof(req), &rsp, &len);
168*4882a593Smuzhiyun if (ret < 0)
169*4882a593Smuzhiyun return ret;
170*4882a593Smuzhiyun if (len < sizeof(rsp) || req.pin != rsp.pin) {
171*4882a593Smuzhiyun ret = -EPROTO;
172*4882a593Smuzhiyun goto out_disable;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun switch (rsp.value) {
176*4882a593Smuzhiyun case DLN2_GPIO_DIRECTION_IN:
177*4882a593Smuzhiyun clear_bit(offset, dln2->output_enabled);
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun case DLN2_GPIO_DIRECTION_OUT:
180*4882a593Smuzhiyun set_bit(offset, dln2->output_enabled);
181*4882a593Smuzhiyun return 0;
182*4882a593Smuzhiyun default:
183*4882a593Smuzhiyun ret = -EPROTO;
184*4882a593Smuzhiyun goto out_disable;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun out_disable:
188*4882a593Smuzhiyun dln2_gpio_pin_cmd(dln2, DLN2_GPIO_PIN_DISABLE, offset);
189*4882a593Smuzhiyun return ret;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
dln2_gpio_free(struct gpio_chip * chip,unsigned offset)192*4882a593Smuzhiyun static void dln2_gpio_free(struct gpio_chip *chip, unsigned offset)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct dln2_gpio *dln2 = gpiochip_get_data(chip);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun dln2_gpio_pin_cmd(dln2, DLN2_GPIO_PIN_DISABLE, offset);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
dln2_gpio_get_direction(struct gpio_chip * chip,unsigned offset)199*4882a593Smuzhiyun static int dln2_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct dln2_gpio *dln2 = gpiochip_get_data(chip);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (test_bit(offset, dln2->output_enabled))
204*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
dln2_gpio_get(struct gpio_chip * chip,unsigned int offset)209*4882a593Smuzhiyun static int dln2_gpio_get(struct gpio_chip *chip, unsigned int offset)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct dln2_gpio *dln2 = gpiochip_get_data(chip);
212*4882a593Smuzhiyun int dir;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun dir = dln2_gpio_get_direction(chip, offset);
215*4882a593Smuzhiyun if (dir < 0)
216*4882a593Smuzhiyun return dir;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (dir == GPIO_LINE_DIRECTION_IN)
219*4882a593Smuzhiyun return dln2_gpio_pin_get_in_val(dln2, offset);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun return dln2_gpio_pin_get_out_val(dln2, offset);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
dln2_gpio_set(struct gpio_chip * chip,unsigned offset,int value)224*4882a593Smuzhiyun static void dln2_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct dln2_gpio *dln2 = gpiochip_get_data(chip);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun dln2_gpio_pin_set_out_val(dln2, offset, value);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
dln2_gpio_set_direction(struct gpio_chip * chip,unsigned offset,unsigned dir)231*4882a593Smuzhiyun static int dln2_gpio_set_direction(struct gpio_chip *chip, unsigned offset,
232*4882a593Smuzhiyun unsigned dir)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct dln2_gpio *dln2 = gpiochip_get_data(chip);
235*4882a593Smuzhiyun struct dln2_gpio_pin_val req = {
236*4882a593Smuzhiyun .pin = cpu_to_le16(offset),
237*4882a593Smuzhiyun .value = dir,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun int ret;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun ret = dln2_transfer_tx(dln2->pdev, DLN2_GPIO_PIN_SET_DIRECTION,
242*4882a593Smuzhiyun &req, sizeof(req));
243*4882a593Smuzhiyun if (ret < 0)
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (dir == DLN2_GPIO_DIRECTION_OUT)
247*4882a593Smuzhiyun set_bit(offset, dln2->output_enabled);
248*4882a593Smuzhiyun else
249*4882a593Smuzhiyun clear_bit(offset, dln2->output_enabled);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun return ret;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
dln2_gpio_direction_input(struct gpio_chip * chip,unsigned offset)254*4882a593Smuzhiyun static int dln2_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun return dln2_gpio_set_direction(chip, offset, DLN2_GPIO_DIRECTION_IN);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
dln2_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)259*4882a593Smuzhiyun static int dln2_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
260*4882a593Smuzhiyun int value)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun struct dln2_gpio *dln2 = gpiochip_get_data(chip);
263*4882a593Smuzhiyun int ret;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun ret = dln2_gpio_pin_set_out_val(dln2, offset, value);
266*4882a593Smuzhiyun if (ret < 0)
267*4882a593Smuzhiyun return ret;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return dln2_gpio_set_direction(chip, offset, DLN2_GPIO_DIRECTION_OUT);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
dln2_gpio_set_config(struct gpio_chip * chip,unsigned offset,unsigned long config)272*4882a593Smuzhiyun static int dln2_gpio_set_config(struct gpio_chip *chip, unsigned offset,
273*4882a593Smuzhiyun unsigned long config)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun struct dln2_gpio *dln2 = gpiochip_get_data(chip);
276*4882a593Smuzhiyun __le32 duration;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
279*4882a593Smuzhiyun return -ENOTSUPP;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun duration = cpu_to_le32(pinconf_to_config_argument(config));
282*4882a593Smuzhiyun return dln2_transfer_tx(dln2->pdev, DLN2_GPIO_SET_DEBOUNCE,
283*4882a593Smuzhiyun &duration, sizeof(duration));
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
dln2_gpio_set_event_cfg(struct dln2_gpio * dln2,unsigned pin,unsigned type,unsigned period)286*4882a593Smuzhiyun static int dln2_gpio_set_event_cfg(struct dln2_gpio *dln2, unsigned pin,
287*4882a593Smuzhiyun unsigned type, unsigned period)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct {
290*4882a593Smuzhiyun __le16 pin;
291*4882a593Smuzhiyun u8 type;
292*4882a593Smuzhiyun __le16 period;
293*4882a593Smuzhiyun } __packed req = {
294*4882a593Smuzhiyun .pin = cpu_to_le16(pin),
295*4882a593Smuzhiyun .type = type,
296*4882a593Smuzhiyun .period = cpu_to_le16(period),
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun return dln2_transfer_tx(dln2->pdev, DLN2_GPIO_PIN_SET_EVENT_CFG,
300*4882a593Smuzhiyun &req, sizeof(req));
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
dln2_irq_unmask(struct irq_data * irqd)303*4882a593Smuzhiyun static void dln2_irq_unmask(struct irq_data *irqd)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(irqd);
306*4882a593Smuzhiyun struct dln2_gpio *dln2 = gpiochip_get_data(gc);
307*4882a593Smuzhiyun int pin = irqd_to_hwirq(irqd);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun set_bit(pin, dln2->unmasked_irqs);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
dln2_irq_mask(struct irq_data * irqd)312*4882a593Smuzhiyun static void dln2_irq_mask(struct irq_data *irqd)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(irqd);
315*4882a593Smuzhiyun struct dln2_gpio *dln2 = gpiochip_get_data(gc);
316*4882a593Smuzhiyun int pin = irqd_to_hwirq(irqd);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun clear_bit(pin, dln2->unmasked_irqs);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
dln2_irq_set_type(struct irq_data * irqd,unsigned type)321*4882a593Smuzhiyun static int dln2_irq_set_type(struct irq_data *irqd, unsigned type)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(irqd);
324*4882a593Smuzhiyun struct dln2_gpio *dln2 = gpiochip_get_data(gc);
325*4882a593Smuzhiyun int pin = irqd_to_hwirq(irqd);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun switch (type) {
328*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
329*4882a593Smuzhiyun dln2->irq_type[pin] = DLN2_GPIO_EVENT_LVL_HIGH;
330*4882a593Smuzhiyun break;
331*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
332*4882a593Smuzhiyun dln2->irq_type[pin] = DLN2_GPIO_EVENT_LVL_LOW;
333*4882a593Smuzhiyun break;
334*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
335*4882a593Smuzhiyun dln2->irq_type[pin] = DLN2_GPIO_EVENT_CHANGE;
336*4882a593Smuzhiyun break;
337*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
338*4882a593Smuzhiyun dln2->irq_type[pin] = DLN2_GPIO_EVENT_CHANGE_RISING;
339*4882a593Smuzhiyun break;
340*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
341*4882a593Smuzhiyun dln2->irq_type[pin] = DLN2_GPIO_EVENT_CHANGE_FALLING;
342*4882a593Smuzhiyun break;
343*4882a593Smuzhiyun default:
344*4882a593Smuzhiyun return -EINVAL;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return 0;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
dln2_irq_bus_lock(struct irq_data * irqd)350*4882a593Smuzhiyun static void dln2_irq_bus_lock(struct irq_data *irqd)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(irqd);
353*4882a593Smuzhiyun struct dln2_gpio *dln2 = gpiochip_get_data(gc);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun mutex_lock(&dln2->irq_lock);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
dln2_irq_bus_unlock(struct irq_data * irqd)358*4882a593Smuzhiyun static void dln2_irq_bus_unlock(struct irq_data *irqd)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(irqd);
361*4882a593Smuzhiyun struct dln2_gpio *dln2 = gpiochip_get_data(gc);
362*4882a593Smuzhiyun int pin = irqd_to_hwirq(irqd);
363*4882a593Smuzhiyun int enabled, unmasked;
364*4882a593Smuzhiyun unsigned type;
365*4882a593Smuzhiyun int ret;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun enabled = test_bit(pin, dln2->enabled_irqs);
368*4882a593Smuzhiyun unmasked = test_bit(pin, dln2->unmasked_irqs);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (enabled != unmasked) {
371*4882a593Smuzhiyun if (unmasked) {
372*4882a593Smuzhiyun type = dln2->irq_type[pin] & DLN2_GPIO_EVENT_MASK;
373*4882a593Smuzhiyun set_bit(pin, dln2->enabled_irqs);
374*4882a593Smuzhiyun } else {
375*4882a593Smuzhiyun type = DLN2_GPIO_EVENT_NONE;
376*4882a593Smuzhiyun clear_bit(pin, dln2->enabled_irqs);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun ret = dln2_gpio_set_event_cfg(dln2, pin, type, 0);
380*4882a593Smuzhiyun if (ret)
381*4882a593Smuzhiyun dev_err(dln2->gpio.parent, "failed to set event\n");
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun mutex_unlock(&dln2->irq_lock);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
dln2_gpio_event(struct platform_device * pdev,u16 echo,const void * data,int len)387*4882a593Smuzhiyun static void dln2_gpio_event(struct platform_device *pdev, u16 echo,
388*4882a593Smuzhiyun const void *data, int len)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun int pin, irq;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun const struct {
393*4882a593Smuzhiyun __le16 count;
394*4882a593Smuzhiyun __u8 type;
395*4882a593Smuzhiyun __le16 pin;
396*4882a593Smuzhiyun __u8 value;
397*4882a593Smuzhiyun } __packed *event = data;
398*4882a593Smuzhiyun struct dln2_gpio *dln2 = platform_get_drvdata(pdev);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (len < sizeof(*event)) {
401*4882a593Smuzhiyun dev_err(dln2->gpio.parent, "short event message\n");
402*4882a593Smuzhiyun return;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun pin = le16_to_cpu(event->pin);
406*4882a593Smuzhiyun if (pin >= dln2->gpio.ngpio) {
407*4882a593Smuzhiyun dev_err(dln2->gpio.parent, "out of bounds pin %d\n", pin);
408*4882a593Smuzhiyun return;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun irq = irq_find_mapping(dln2->gpio.irq.domain, pin);
412*4882a593Smuzhiyun if (!irq) {
413*4882a593Smuzhiyun dev_err(dln2->gpio.parent, "pin %d not mapped to IRQ\n", pin);
414*4882a593Smuzhiyun return;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun switch (dln2->irq_type[pin]) {
418*4882a593Smuzhiyun case DLN2_GPIO_EVENT_CHANGE_RISING:
419*4882a593Smuzhiyun if (event->value)
420*4882a593Smuzhiyun generic_handle_irq(irq);
421*4882a593Smuzhiyun break;
422*4882a593Smuzhiyun case DLN2_GPIO_EVENT_CHANGE_FALLING:
423*4882a593Smuzhiyun if (!event->value)
424*4882a593Smuzhiyun generic_handle_irq(irq);
425*4882a593Smuzhiyun break;
426*4882a593Smuzhiyun default:
427*4882a593Smuzhiyun generic_handle_irq(irq);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
dln2_gpio_probe(struct platform_device * pdev)431*4882a593Smuzhiyun static int dln2_gpio_probe(struct platform_device *pdev)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun struct dln2_gpio *dln2;
434*4882a593Smuzhiyun struct device *dev = &pdev->dev;
435*4882a593Smuzhiyun struct gpio_irq_chip *girq;
436*4882a593Smuzhiyun int pins;
437*4882a593Smuzhiyun int ret;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun pins = dln2_gpio_get_pin_count(pdev);
440*4882a593Smuzhiyun if (pins < 0) {
441*4882a593Smuzhiyun dev_err(dev, "failed to get pin count: %d\n", pins);
442*4882a593Smuzhiyun return pins;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun if (pins > DLN2_GPIO_MAX_PINS) {
445*4882a593Smuzhiyun pins = DLN2_GPIO_MAX_PINS;
446*4882a593Smuzhiyun dev_warn(dev, "clamping pins to %d\n", DLN2_GPIO_MAX_PINS);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun dln2 = devm_kzalloc(&pdev->dev, sizeof(*dln2), GFP_KERNEL);
450*4882a593Smuzhiyun if (!dln2)
451*4882a593Smuzhiyun return -ENOMEM;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun mutex_init(&dln2->irq_lock);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun dln2->pdev = pdev;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun dln2->gpio.label = "dln2";
458*4882a593Smuzhiyun dln2->gpio.parent = dev;
459*4882a593Smuzhiyun dln2->gpio.owner = THIS_MODULE;
460*4882a593Smuzhiyun dln2->gpio.base = -1;
461*4882a593Smuzhiyun dln2->gpio.ngpio = pins;
462*4882a593Smuzhiyun dln2->gpio.can_sleep = true;
463*4882a593Smuzhiyun dln2->gpio.set = dln2_gpio_set;
464*4882a593Smuzhiyun dln2->gpio.get = dln2_gpio_get;
465*4882a593Smuzhiyun dln2->gpio.request = dln2_gpio_request;
466*4882a593Smuzhiyun dln2->gpio.free = dln2_gpio_free;
467*4882a593Smuzhiyun dln2->gpio.get_direction = dln2_gpio_get_direction;
468*4882a593Smuzhiyun dln2->gpio.direction_input = dln2_gpio_direction_input;
469*4882a593Smuzhiyun dln2->gpio.direction_output = dln2_gpio_direction_output;
470*4882a593Smuzhiyun dln2->gpio.set_config = dln2_gpio_set_config;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun dln2->irqchip.name = "dln2-irq",
473*4882a593Smuzhiyun dln2->irqchip.irq_mask = dln2_irq_mask,
474*4882a593Smuzhiyun dln2->irqchip.irq_unmask = dln2_irq_unmask,
475*4882a593Smuzhiyun dln2->irqchip.irq_set_type = dln2_irq_set_type,
476*4882a593Smuzhiyun dln2->irqchip.irq_bus_lock = dln2_irq_bus_lock,
477*4882a593Smuzhiyun dln2->irqchip.irq_bus_sync_unlock = dln2_irq_bus_unlock,
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun girq = &dln2->gpio.irq;
480*4882a593Smuzhiyun girq->chip = &dln2->irqchip;
481*4882a593Smuzhiyun /* The event comes from the outside so no parent handler */
482*4882a593Smuzhiyun girq->parent_handler = NULL;
483*4882a593Smuzhiyun girq->num_parents = 0;
484*4882a593Smuzhiyun girq->parents = NULL;
485*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
486*4882a593Smuzhiyun girq->handler = handle_simple_irq;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun platform_set_drvdata(pdev, dln2);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun ret = devm_gpiochip_add_data(dev, &dln2->gpio, dln2);
491*4882a593Smuzhiyun if (ret < 0) {
492*4882a593Smuzhiyun dev_err(dev, "failed to add gpio chip: %d\n", ret);
493*4882a593Smuzhiyun return ret;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun ret = dln2_register_event_cb(pdev, DLN2_GPIO_CONDITION_MET_EV,
497*4882a593Smuzhiyun dln2_gpio_event);
498*4882a593Smuzhiyun if (ret) {
499*4882a593Smuzhiyun dev_err(dev, "failed to register event cb: %d\n", ret);
500*4882a593Smuzhiyun return ret;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun return 0;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
dln2_gpio_remove(struct platform_device * pdev)506*4882a593Smuzhiyun static int dln2_gpio_remove(struct platform_device *pdev)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun dln2_unregister_event_cb(pdev, DLN2_GPIO_CONDITION_MET_EV);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun static struct platform_driver dln2_gpio_driver = {
514*4882a593Smuzhiyun .driver.name = "dln2-gpio",
515*4882a593Smuzhiyun .probe = dln2_gpio_probe,
516*4882a593Smuzhiyun .remove = dln2_gpio_remove,
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun module_platform_driver(dln2_gpio_driver);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun MODULE_AUTHOR("Daniel Baluta <daniel.baluta@intel.com");
522*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for the Diolan DLN2 GPIO interface");
523*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
524*4882a593Smuzhiyun MODULE_ALIAS("platform:dln2-gpio");
525