xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-davinci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * TI DaVinci GPIO Support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2006-2007 David Brownell
6*4882a593Smuzhiyun  * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/gpio/driver.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun #include <linux/irqdomain.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/platform_data/gpio-davinci.h>
23*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
24*4882a593Smuzhiyun #include <linux/spinlock.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <asm-generic/gpio.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define MAX_REGS_BANKS 5
29*4882a593Smuzhiyun #define MAX_INT_PER_BANK 32
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun struct davinci_gpio_regs {
32*4882a593Smuzhiyun 	u32	dir;
33*4882a593Smuzhiyun 	u32	out_data;
34*4882a593Smuzhiyun 	u32	set_data;
35*4882a593Smuzhiyun 	u32	clr_data;
36*4882a593Smuzhiyun 	u32	in_data;
37*4882a593Smuzhiyun 	u32	set_rising;
38*4882a593Smuzhiyun 	u32	clr_rising;
39*4882a593Smuzhiyun 	u32	set_falling;
40*4882a593Smuzhiyun 	u32	clr_falling;
41*4882a593Smuzhiyun 	u32	intstat;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define BINTEN	0x8 /* GPIO Interrupt Per-Bank Enable Register */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static void __iomem *gpio_base;
49*4882a593Smuzhiyun static unsigned int offset_array[5] = {0x10, 0x38, 0x60, 0x88, 0xb0};
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct davinci_gpio_irq_data {
52*4882a593Smuzhiyun 	void __iomem			*regs;
53*4882a593Smuzhiyun 	struct davinci_gpio_controller	*chip;
54*4882a593Smuzhiyun 	int				bank_num;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun struct davinci_gpio_controller {
58*4882a593Smuzhiyun 	struct gpio_chip	chip;
59*4882a593Smuzhiyun 	struct irq_domain	*irq_domain;
60*4882a593Smuzhiyun 	/* Serialize access to GPIO registers */
61*4882a593Smuzhiyun 	spinlock_t		lock;
62*4882a593Smuzhiyun 	void __iomem		*regs[MAX_REGS_BANKS];
63*4882a593Smuzhiyun 	int			gpio_unbanked;
64*4882a593Smuzhiyun 	int			irqs[MAX_INT_PER_BANK];
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
__gpio_mask(unsigned gpio)67*4882a593Smuzhiyun static inline u32 __gpio_mask(unsigned gpio)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	return 1 << (gpio % 32);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
irq2regs(struct irq_data * d)72*4882a593Smuzhiyun static inline struct davinci_gpio_regs __iomem *irq2regs(struct irq_data *d)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	struct davinci_gpio_regs __iomem *g;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	g = (__force struct davinci_gpio_regs __iomem *)irq_data_get_irq_chip_data(d);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	return g;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static int davinci_gpio_irq_setup(struct platform_device *pdev);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /*--------------------------------------------------------------------------*/
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* board setup code *MUST* setup pinmux and enable the GPIO clock. */
__davinci_direction(struct gpio_chip * chip,unsigned offset,bool out,int value)86*4882a593Smuzhiyun static inline int __davinci_direction(struct gpio_chip *chip,
87*4882a593Smuzhiyun 			unsigned offset, bool out, int value)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	struct davinci_gpio_controller *d = gpiochip_get_data(chip);
90*4882a593Smuzhiyun 	struct davinci_gpio_regs __iomem *g;
91*4882a593Smuzhiyun 	unsigned long flags;
92*4882a593Smuzhiyun 	u32 temp;
93*4882a593Smuzhiyun 	int bank = offset / 32;
94*4882a593Smuzhiyun 	u32 mask = __gpio_mask(offset);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	g = d->regs[bank];
97*4882a593Smuzhiyun 	spin_lock_irqsave(&d->lock, flags);
98*4882a593Smuzhiyun 	temp = readl_relaxed(&g->dir);
99*4882a593Smuzhiyun 	if (out) {
100*4882a593Smuzhiyun 		temp &= ~mask;
101*4882a593Smuzhiyun 		writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
102*4882a593Smuzhiyun 	} else {
103*4882a593Smuzhiyun 		temp |= mask;
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 	writel_relaxed(temp, &g->dir);
106*4882a593Smuzhiyun 	spin_unlock_irqrestore(&d->lock, flags);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
davinci_direction_in(struct gpio_chip * chip,unsigned offset)111*4882a593Smuzhiyun static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	return __davinci_direction(chip, offset, false, 0);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static int
davinci_direction_out(struct gpio_chip * chip,unsigned offset,int value)117*4882a593Smuzhiyun davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	return __davinci_direction(chip, offset, true, value);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun  * Read the pin's value (works even if it's set up as output);
124*4882a593Smuzhiyun  * returns zero/nonzero.
125*4882a593Smuzhiyun  *
126*4882a593Smuzhiyun  * Note that changes are synched to the GPIO clock, so reading values back
127*4882a593Smuzhiyun  * right after you've set them may give old values.
128*4882a593Smuzhiyun  */
davinci_gpio_get(struct gpio_chip * chip,unsigned offset)129*4882a593Smuzhiyun static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	struct davinci_gpio_controller *d = gpiochip_get_data(chip);
132*4882a593Smuzhiyun 	struct davinci_gpio_regs __iomem *g;
133*4882a593Smuzhiyun 	int bank = offset / 32;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	g = d->regs[bank];
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	return !!(__gpio_mask(offset) & readl_relaxed(&g->in_data));
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun  * Assuming the pin is muxed as a gpio output, set its output value.
142*4882a593Smuzhiyun  */
143*4882a593Smuzhiyun static void
davinci_gpio_set(struct gpio_chip * chip,unsigned offset,int value)144*4882a593Smuzhiyun davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct davinci_gpio_controller *d = gpiochip_get_data(chip);
147*4882a593Smuzhiyun 	struct davinci_gpio_regs __iomem *g;
148*4882a593Smuzhiyun 	int bank = offset / 32;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	g = d->regs[bank];
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	writel_relaxed(__gpio_mask(offset),
153*4882a593Smuzhiyun 		       value ? &g->set_data : &g->clr_data);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static struct davinci_gpio_platform_data *
davinci_gpio_get_pdata(struct platform_device * pdev)157*4882a593Smuzhiyun davinci_gpio_get_pdata(struct platform_device *pdev)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct device_node *dn = pdev->dev.of_node;
160*4882a593Smuzhiyun 	struct davinci_gpio_platform_data *pdata;
161*4882a593Smuzhiyun 	int ret;
162*4882a593Smuzhiyun 	u32 val;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
165*4882a593Smuzhiyun 		return dev_get_platdata(&pdev->dev);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
168*4882a593Smuzhiyun 	if (!pdata)
169*4882a593Smuzhiyun 		return NULL;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	ret = of_property_read_u32(dn, "ti,ngpio", &val);
172*4882a593Smuzhiyun 	if (ret)
173*4882a593Smuzhiyun 		goto of_err;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	pdata->ngpio = val;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
178*4882a593Smuzhiyun 	if (ret)
179*4882a593Smuzhiyun 		goto of_err;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	pdata->gpio_unbanked = val;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return pdata;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun of_err:
186*4882a593Smuzhiyun 	dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
187*4882a593Smuzhiyun 	return NULL;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
davinci_gpio_probe(struct platform_device * pdev)190*4882a593Smuzhiyun static int davinci_gpio_probe(struct platform_device *pdev)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	int bank, i, ret = 0;
193*4882a593Smuzhiyun 	unsigned int ngpio, nbank, nirq;
194*4882a593Smuzhiyun 	struct davinci_gpio_controller *chips;
195*4882a593Smuzhiyun 	struct davinci_gpio_platform_data *pdata;
196*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	pdata = davinci_gpio_get_pdata(pdev);
199*4882a593Smuzhiyun 	if (!pdata) {
200*4882a593Smuzhiyun 		dev_err(dev, "No platform data found\n");
201*4882a593Smuzhiyun 		return -EINVAL;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	dev->platform_data = pdata;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/*
207*4882a593Smuzhiyun 	 * The gpio banks conceptually expose a segmented bitmap,
208*4882a593Smuzhiyun 	 * and "ngpio" is one more than the largest zero-based
209*4882a593Smuzhiyun 	 * bit index that's valid.
210*4882a593Smuzhiyun 	 */
211*4882a593Smuzhiyun 	ngpio = pdata->ngpio;
212*4882a593Smuzhiyun 	if (ngpio == 0) {
213*4882a593Smuzhiyun 		dev_err(dev, "How many GPIOs?\n");
214*4882a593Smuzhiyun 		return -EINVAL;
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (WARN_ON(ARCH_NR_GPIOS < ngpio))
218*4882a593Smuzhiyun 		ngpio = ARCH_NR_GPIOS;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/*
221*4882a593Smuzhiyun 	 * If there are unbanked interrupts then the number of
222*4882a593Smuzhiyun 	 * interrupts is equal to number of gpios else all are banked so
223*4882a593Smuzhiyun 	 * number of interrupts is equal to number of banks(each with 16 gpios)
224*4882a593Smuzhiyun 	 */
225*4882a593Smuzhiyun 	if (pdata->gpio_unbanked)
226*4882a593Smuzhiyun 		nirq = pdata->gpio_unbanked;
227*4882a593Smuzhiyun 	else
228*4882a593Smuzhiyun 		nirq = DIV_ROUND_UP(ngpio, 16);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	chips = devm_kzalloc(dev, sizeof(*chips), GFP_KERNEL);
231*4882a593Smuzhiyun 	if (!chips)
232*4882a593Smuzhiyun 		return -ENOMEM;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	gpio_base = devm_platform_ioremap_resource(pdev, 0);
235*4882a593Smuzhiyun 	if (IS_ERR(gpio_base))
236*4882a593Smuzhiyun 		return PTR_ERR(gpio_base);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	for (i = 0; i < nirq; i++) {
239*4882a593Smuzhiyun 		chips->irqs[i] = platform_get_irq(pdev, i);
240*4882a593Smuzhiyun 		if (chips->irqs[i] < 0)
241*4882a593Smuzhiyun 			return dev_err_probe(dev, chips->irqs[i], "IRQ not populated\n");
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	chips->chip.label = dev_name(dev);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	chips->chip.direction_input = davinci_direction_in;
247*4882a593Smuzhiyun 	chips->chip.get = davinci_gpio_get;
248*4882a593Smuzhiyun 	chips->chip.direction_output = davinci_direction_out;
249*4882a593Smuzhiyun 	chips->chip.set = davinci_gpio_set;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	chips->chip.ngpio = ngpio;
252*4882a593Smuzhiyun 	chips->chip.base = pdata->no_auto_base ? pdata->base : -1;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #ifdef CONFIG_OF_GPIO
255*4882a593Smuzhiyun 	chips->chip.of_gpio_n_cells = 2;
256*4882a593Smuzhiyun 	chips->chip.parent = dev;
257*4882a593Smuzhiyun 	chips->chip.of_node = dev->of_node;
258*4882a593Smuzhiyun 	chips->chip.request = gpiochip_generic_request;
259*4882a593Smuzhiyun 	chips->chip.free = gpiochip_generic_free;
260*4882a593Smuzhiyun #endif
261*4882a593Smuzhiyun 	spin_lock_init(&chips->lock);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	nbank = DIV_ROUND_UP(ngpio, 32);
264*4882a593Smuzhiyun 	for (bank = 0; bank < nbank; bank++)
265*4882a593Smuzhiyun 		chips->regs[bank] = gpio_base + offset_array[bank];
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(dev, &chips->chip, chips);
268*4882a593Smuzhiyun 	if (ret)
269*4882a593Smuzhiyun 		return ret;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	platform_set_drvdata(pdev, chips);
272*4882a593Smuzhiyun 	ret = davinci_gpio_irq_setup(pdev);
273*4882a593Smuzhiyun 	if (ret)
274*4882a593Smuzhiyun 		return ret;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /*--------------------------------------------------------------------------*/
280*4882a593Smuzhiyun /*
281*4882a593Smuzhiyun  * We expect irqs will normally be set up as input pins, but they can also be
282*4882a593Smuzhiyun  * used as output pins ... which is convenient for testing.
283*4882a593Smuzhiyun  *
284*4882a593Smuzhiyun  * NOTE:  The first few GPIOs also have direct INTC hookups in addition
285*4882a593Smuzhiyun  * to their GPIOBNK0 irq, with a bit less overhead.
286*4882a593Smuzhiyun  *
287*4882a593Smuzhiyun  * All those INTC hookups (direct, plus several IRQ banks) can also
288*4882a593Smuzhiyun  * serve as EDMA event triggers.
289*4882a593Smuzhiyun  */
290*4882a593Smuzhiyun 
gpio_irq_disable(struct irq_data * d)291*4882a593Smuzhiyun static void gpio_irq_disable(struct irq_data *d)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	struct davinci_gpio_regs __iomem *g = irq2regs(d);
294*4882a593Smuzhiyun 	uintptr_t mask = (uintptr_t)irq_data_get_irq_handler_data(d);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	writel_relaxed(mask, &g->clr_falling);
297*4882a593Smuzhiyun 	writel_relaxed(mask, &g->clr_rising);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
gpio_irq_enable(struct irq_data * d)300*4882a593Smuzhiyun static void gpio_irq_enable(struct irq_data *d)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct davinci_gpio_regs __iomem *g = irq2regs(d);
303*4882a593Smuzhiyun 	uintptr_t mask = (uintptr_t)irq_data_get_irq_handler_data(d);
304*4882a593Smuzhiyun 	unsigned status = irqd_get_trigger_type(d);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
307*4882a593Smuzhiyun 	if (!status)
308*4882a593Smuzhiyun 		status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (status & IRQ_TYPE_EDGE_FALLING)
311*4882a593Smuzhiyun 		writel_relaxed(mask, &g->set_falling);
312*4882a593Smuzhiyun 	if (status & IRQ_TYPE_EDGE_RISING)
313*4882a593Smuzhiyun 		writel_relaxed(mask, &g->set_rising);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
gpio_irq_type(struct irq_data * d,unsigned trigger)316*4882a593Smuzhiyun static int gpio_irq_type(struct irq_data *d, unsigned trigger)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
319*4882a593Smuzhiyun 		return -EINVAL;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	return 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun static struct irq_chip gpio_irqchip = {
325*4882a593Smuzhiyun 	.name		= "GPIO",
326*4882a593Smuzhiyun 	.irq_enable	= gpio_irq_enable,
327*4882a593Smuzhiyun 	.irq_disable	= gpio_irq_disable,
328*4882a593Smuzhiyun 	.irq_set_type	= gpio_irq_type,
329*4882a593Smuzhiyun 	.flags		= IRQCHIP_SET_TYPE_MASKED,
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
gpio_irq_handler(struct irq_desc * desc)332*4882a593Smuzhiyun static void gpio_irq_handler(struct irq_desc *desc)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	struct davinci_gpio_regs __iomem *g;
335*4882a593Smuzhiyun 	u32 mask = 0xffff;
336*4882a593Smuzhiyun 	int bank_num;
337*4882a593Smuzhiyun 	struct davinci_gpio_controller *d;
338*4882a593Smuzhiyun 	struct davinci_gpio_irq_data *irqdata;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	irqdata = (struct davinci_gpio_irq_data *)irq_desc_get_handler_data(desc);
341*4882a593Smuzhiyun 	bank_num = irqdata->bank_num;
342*4882a593Smuzhiyun 	g = irqdata->regs;
343*4882a593Smuzhiyun 	d = irqdata->chip;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* we only care about one bank */
346*4882a593Smuzhiyun 	if ((bank_num % 2) == 1)
347*4882a593Smuzhiyun 		mask <<= 16;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	/* temporarily mask (level sensitive) parent IRQ */
350*4882a593Smuzhiyun 	chained_irq_enter(irq_desc_get_chip(desc), desc);
351*4882a593Smuzhiyun 	while (1) {
352*4882a593Smuzhiyun 		u32		status;
353*4882a593Smuzhiyun 		int		bit;
354*4882a593Smuzhiyun 		irq_hw_number_t hw_irq;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 		/* ack any irqs */
357*4882a593Smuzhiyun 		status = readl_relaxed(&g->intstat) & mask;
358*4882a593Smuzhiyun 		if (!status)
359*4882a593Smuzhiyun 			break;
360*4882a593Smuzhiyun 		writel_relaxed(status, &g->intstat);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		/* now demux them to the right lowlevel handler */
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 		while (status) {
365*4882a593Smuzhiyun 			bit = __ffs(status);
366*4882a593Smuzhiyun 			status &= ~BIT(bit);
367*4882a593Smuzhiyun 			/* Max number of gpios per controller is 144 so
368*4882a593Smuzhiyun 			 * hw_irq will be in [0..143]
369*4882a593Smuzhiyun 			 */
370*4882a593Smuzhiyun 			hw_irq = (bank_num / 2) * 32 + bit;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 			generic_handle_irq(
373*4882a593Smuzhiyun 				irq_find_mapping(d->irq_domain, hw_irq));
374*4882a593Smuzhiyun 		}
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun 	chained_irq_exit(irq_desc_get_chip(desc), desc);
377*4882a593Smuzhiyun 	/* now it may re-trigger */
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
gpio_to_irq_banked(struct gpio_chip * chip,unsigned offset)380*4882a593Smuzhiyun static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct davinci_gpio_controller *d = gpiochip_get_data(chip);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	if (d->irq_domain)
385*4882a593Smuzhiyun 		return irq_create_mapping(d->irq_domain, offset);
386*4882a593Smuzhiyun 	else
387*4882a593Smuzhiyun 		return -ENXIO;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
gpio_to_irq_unbanked(struct gpio_chip * chip,unsigned offset)390*4882a593Smuzhiyun static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct davinci_gpio_controller *d = gpiochip_get_data(chip);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/*
395*4882a593Smuzhiyun 	 * NOTE:  we assume for now that only irqs in the first gpio_chip
396*4882a593Smuzhiyun 	 * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
397*4882a593Smuzhiyun 	 */
398*4882a593Smuzhiyun 	if (offset < d->gpio_unbanked)
399*4882a593Smuzhiyun 		return d->irqs[offset];
400*4882a593Smuzhiyun 	else
401*4882a593Smuzhiyun 		return -ENODEV;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
gpio_irq_type_unbanked(struct irq_data * data,unsigned trigger)404*4882a593Smuzhiyun static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	struct davinci_gpio_controller *d;
407*4882a593Smuzhiyun 	struct davinci_gpio_regs __iomem *g;
408*4882a593Smuzhiyun 	u32 mask, i;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	d = (struct davinci_gpio_controller *)irq_data_get_irq_handler_data(data);
411*4882a593Smuzhiyun 	g = (struct davinci_gpio_regs __iomem *)d->regs[0];
412*4882a593Smuzhiyun 	for (i = 0; i < MAX_INT_PER_BANK; i++)
413*4882a593Smuzhiyun 		if (data->irq == d->irqs[i])
414*4882a593Smuzhiyun 			break;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	if (i == MAX_INT_PER_BANK)
417*4882a593Smuzhiyun 		return -EINVAL;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	mask = __gpio_mask(i);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
422*4882a593Smuzhiyun 		return -EINVAL;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
425*4882a593Smuzhiyun 		     ? &g->set_falling : &g->clr_falling);
426*4882a593Smuzhiyun 	writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
427*4882a593Smuzhiyun 		     ? &g->set_rising : &g->clr_rising);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	return 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static int
davinci_gpio_irq_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hw)433*4882a593Smuzhiyun davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
434*4882a593Smuzhiyun 		     irq_hw_number_t hw)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	struct davinci_gpio_controller *chips =
437*4882a593Smuzhiyun 				(struct davinci_gpio_controller *)d->host_data;
438*4882a593Smuzhiyun 	struct davinci_gpio_regs __iomem *g = chips->regs[hw / 32];
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
441*4882a593Smuzhiyun 				"davinci_gpio");
442*4882a593Smuzhiyun 	irq_set_irq_type(irq, IRQ_TYPE_NONE);
443*4882a593Smuzhiyun 	irq_set_chip_data(irq, (__force void *)g);
444*4882a593Smuzhiyun 	irq_set_handler_data(irq, (void *)(uintptr_t)__gpio_mask(hw));
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return 0;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun static const struct irq_domain_ops davinci_gpio_irq_ops = {
450*4882a593Smuzhiyun 	.map = davinci_gpio_irq_map,
451*4882a593Smuzhiyun 	.xlate = irq_domain_xlate_onetwocell,
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
davinci_gpio_get_irq_chip(unsigned int irq)454*4882a593Smuzhiyun static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	static struct irq_chip_type gpio_unbanked;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	gpio_unbanked = *irq_data_get_chip_type(irq_get_irq_data(irq));
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	return &gpio_unbanked.chip;
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun 
keystone_gpio_get_irq_chip(unsigned int irq)463*4882a593Smuzhiyun static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	static struct irq_chip gpio_unbanked;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	gpio_unbanked = *irq_get_chip(irq);
468*4882a593Smuzhiyun 	return &gpio_unbanked;
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static const struct of_device_id davinci_gpio_ids[];
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun /*
474*4882a593Smuzhiyun  * NOTE:  for suspend/resume, probably best to make a platform_device with
475*4882a593Smuzhiyun  * suspend_late/resume_resume calls hooking into results of the set_wake()
476*4882a593Smuzhiyun  * calls ... so if no gpios are wakeup events the clock can be disabled,
477*4882a593Smuzhiyun  * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
478*4882a593Smuzhiyun  * (dm6446) can be set appropriately for GPIOV33 pins.
479*4882a593Smuzhiyun  */
480*4882a593Smuzhiyun 
davinci_gpio_irq_setup(struct platform_device * pdev)481*4882a593Smuzhiyun static int davinci_gpio_irq_setup(struct platform_device *pdev)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	unsigned	gpio, bank;
484*4882a593Smuzhiyun 	int		irq;
485*4882a593Smuzhiyun 	int		ret;
486*4882a593Smuzhiyun 	struct clk	*clk;
487*4882a593Smuzhiyun 	u32		binten = 0;
488*4882a593Smuzhiyun 	unsigned	ngpio;
489*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
490*4882a593Smuzhiyun 	struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
491*4882a593Smuzhiyun 	struct davinci_gpio_platform_data *pdata = dev->platform_data;
492*4882a593Smuzhiyun 	struct davinci_gpio_regs __iomem *g;
493*4882a593Smuzhiyun 	struct irq_domain	*irq_domain = NULL;
494*4882a593Smuzhiyun 	const struct of_device_id *match;
495*4882a593Smuzhiyun 	struct irq_chip *irq_chip;
496*4882a593Smuzhiyun 	struct davinci_gpio_irq_data *irqdata;
497*4882a593Smuzhiyun 	gpio_get_irq_chip_cb_t gpio_get_irq_chip;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	/*
500*4882a593Smuzhiyun 	 * Use davinci_gpio_get_irq_chip by default to handle non DT cases
501*4882a593Smuzhiyun 	 */
502*4882a593Smuzhiyun 	gpio_get_irq_chip = davinci_gpio_get_irq_chip;
503*4882a593Smuzhiyun 	match = of_match_device(of_match_ptr(davinci_gpio_ids),
504*4882a593Smuzhiyun 				dev);
505*4882a593Smuzhiyun 	if (match)
506*4882a593Smuzhiyun 		gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)match->data;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	ngpio = pdata->ngpio;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	clk = devm_clk_get(dev, "gpio");
511*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
512*4882a593Smuzhiyun 		dev_err(dev, "Error %ld getting gpio clock\n", PTR_ERR(clk));
513*4882a593Smuzhiyun 		return PTR_ERR(clk);
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	ret = clk_prepare_enable(clk);
517*4882a593Smuzhiyun 	if (ret)
518*4882a593Smuzhiyun 		return ret;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	if (!pdata->gpio_unbanked) {
521*4882a593Smuzhiyun 		irq = devm_irq_alloc_descs(dev, -1, 0, ngpio, 0);
522*4882a593Smuzhiyun 		if (irq < 0) {
523*4882a593Smuzhiyun 			dev_err(dev, "Couldn't allocate IRQ numbers\n");
524*4882a593Smuzhiyun 			clk_disable_unprepare(clk);
525*4882a593Smuzhiyun 			return irq;
526*4882a593Smuzhiyun 		}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 		irq_domain = irq_domain_add_legacy(dev->of_node, ngpio, irq, 0,
529*4882a593Smuzhiyun 							&davinci_gpio_irq_ops,
530*4882a593Smuzhiyun 							chips);
531*4882a593Smuzhiyun 		if (!irq_domain) {
532*4882a593Smuzhiyun 			dev_err(dev, "Couldn't register an IRQ domain\n");
533*4882a593Smuzhiyun 			clk_disable_unprepare(clk);
534*4882a593Smuzhiyun 			return -ENODEV;
535*4882a593Smuzhiyun 		}
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/*
539*4882a593Smuzhiyun 	 * Arrange gpio_to_irq() support, handling either direct IRQs or
540*4882a593Smuzhiyun 	 * banked IRQs.  Having GPIOs in the first GPIO bank use direct
541*4882a593Smuzhiyun 	 * IRQs, while the others use banked IRQs, would need some setup
542*4882a593Smuzhiyun 	 * tweaks to recognize hardware which can do that.
543*4882a593Smuzhiyun 	 */
544*4882a593Smuzhiyun 	chips->chip.to_irq = gpio_to_irq_banked;
545*4882a593Smuzhiyun 	chips->irq_domain = irq_domain;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	/*
548*4882a593Smuzhiyun 	 * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
549*4882a593Smuzhiyun 	 * controller only handling trigger modes.  We currently assume no
550*4882a593Smuzhiyun 	 * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
551*4882a593Smuzhiyun 	 */
552*4882a593Smuzhiyun 	if (pdata->gpio_unbanked) {
553*4882a593Smuzhiyun 		/* pass "bank 0" GPIO IRQs to AINTC */
554*4882a593Smuzhiyun 		chips->chip.to_irq = gpio_to_irq_unbanked;
555*4882a593Smuzhiyun 		chips->gpio_unbanked = pdata->gpio_unbanked;
556*4882a593Smuzhiyun 		binten = GENMASK(pdata->gpio_unbanked / 16, 0);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 		/* AINTC handles mask/unmask; GPIO handles triggering */
559*4882a593Smuzhiyun 		irq = chips->irqs[0];
560*4882a593Smuzhiyun 		irq_chip = gpio_get_irq_chip(irq);
561*4882a593Smuzhiyun 		irq_chip->name = "GPIO-AINTC";
562*4882a593Smuzhiyun 		irq_chip->irq_set_type = gpio_irq_type_unbanked;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 		/* default trigger: both edges */
565*4882a593Smuzhiyun 		g = chips->regs[0];
566*4882a593Smuzhiyun 		writel_relaxed(~0, &g->set_falling);
567*4882a593Smuzhiyun 		writel_relaxed(~0, &g->set_rising);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 		/* set the direct IRQs up to use that irqchip */
570*4882a593Smuzhiyun 		for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++) {
571*4882a593Smuzhiyun 			irq_set_chip(chips->irqs[gpio], irq_chip);
572*4882a593Smuzhiyun 			irq_set_handler_data(chips->irqs[gpio], chips);
573*4882a593Smuzhiyun 			irq_set_status_flags(chips->irqs[gpio],
574*4882a593Smuzhiyun 					     IRQ_TYPE_EDGE_BOTH);
575*4882a593Smuzhiyun 		}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 		goto done;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	/*
581*4882a593Smuzhiyun 	 * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
582*4882a593Smuzhiyun 	 * then chain through our own handler.
583*4882a593Smuzhiyun 	 */
584*4882a593Smuzhiyun 	for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 16) {
585*4882a593Smuzhiyun 		/* disabled by default, enabled only as needed
586*4882a593Smuzhiyun 		 * There are register sets for 32 GPIOs. 2 banks of 16
587*4882a593Smuzhiyun 		 * GPIOs are covered by each set of registers hence divide by 2
588*4882a593Smuzhiyun 		 */
589*4882a593Smuzhiyun 		g = chips->regs[bank / 2];
590*4882a593Smuzhiyun 		writel_relaxed(~0, &g->clr_falling);
591*4882a593Smuzhiyun 		writel_relaxed(~0, &g->clr_rising);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		/*
594*4882a593Smuzhiyun 		 * Each chip handles 32 gpios, and each irq bank consists of 16
595*4882a593Smuzhiyun 		 * gpio irqs. Pass the irq bank's corresponding controller to
596*4882a593Smuzhiyun 		 * the chained irq handler.
597*4882a593Smuzhiyun 		 */
598*4882a593Smuzhiyun 		irqdata = devm_kzalloc(&pdev->dev,
599*4882a593Smuzhiyun 				       sizeof(struct
600*4882a593Smuzhiyun 					      davinci_gpio_irq_data),
601*4882a593Smuzhiyun 					      GFP_KERNEL);
602*4882a593Smuzhiyun 		if (!irqdata) {
603*4882a593Smuzhiyun 			clk_disable_unprepare(clk);
604*4882a593Smuzhiyun 			return -ENOMEM;
605*4882a593Smuzhiyun 		}
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 		irqdata->regs = g;
608*4882a593Smuzhiyun 		irqdata->bank_num = bank;
609*4882a593Smuzhiyun 		irqdata->chip = chips;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 		irq_set_chained_handler_and_data(chips->irqs[bank],
612*4882a593Smuzhiyun 						 gpio_irq_handler, irqdata);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 		binten |= BIT(bank);
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun done:
618*4882a593Smuzhiyun 	/*
619*4882a593Smuzhiyun 	 * BINTEN -- per-bank interrupt enable. genirq would also let these
620*4882a593Smuzhiyun 	 * bits be set/cleared dynamically.
621*4882a593Smuzhiyun 	 */
622*4882a593Smuzhiyun 	writel_relaxed(binten, gpio_base + BINTEN);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	return 0;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun static const struct of_device_id davinci_gpio_ids[] = {
628*4882a593Smuzhiyun 	{ .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
629*4882a593Smuzhiyun 	{ .compatible = "ti,am654-gpio", keystone_gpio_get_irq_chip},
630*4882a593Smuzhiyun 	{ .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
631*4882a593Smuzhiyun 	{ /* sentinel */ },
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun static struct platform_driver davinci_gpio_driver = {
636*4882a593Smuzhiyun 	.probe		= davinci_gpio_probe,
637*4882a593Smuzhiyun 	.driver		= {
638*4882a593Smuzhiyun 		.name		= "davinci_gpio",
639*4882a593Smuzhiyun 		.of_match_table	= of_match_ptr(davinci_gpio_ids),
640*4882a593Smuzhiyun 	},
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun /**
644*4882a593Smuzhiyun  * GPIO driver registration needs to be done before machine_init functions
645*4882a593Smuzhiyun  * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
646*4882a593Smuzhiyun  */
davinci_gpio_drv_reg(void)647*4882a593Smuzhiyun static int __init davinci_gpio_drv_reg(void)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	return platform_driver_register(&davinci_gpio_driver);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun postcore_initcall(davinci_gpio_drv_reg);
652