1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Intel Crystal Cove GPIO Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012, 2014 Intel Corporation. All rights reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Yang, Bin <bin.yang@intel.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/gpio/driver.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/mfd/intel_soc_pmic.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/seq_file.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define CRYSTALCOVE_GPIO_NUM 16
20*4882a593Smuzhiyun #define CRYSTALCOVE_VGPIO_NUM 95
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define UPDATE_IRQ_TYPE BIT(0)
23*4882a593Smuzhiyun #define UPDATE_IRQ_MASK BIT(1)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define GPIO0IRQ 0x0b
26*4882a593Smuzhiyun #define GPIO1IRQ 0x0c
27*4882a593Smuzhiyun #define MGPIO0IRQS0 0x19
28*4882a593Smuzhiyun #define MGPIO1IRQS0 0x1a
29*4882a593Smuzhiyun #define MGPIO0IRQSX 0x1b
30*4882a593Smuzhiyun #define MGPIO1IRQSX 0x1c
31*4882a593Smuzhiyun #define GPIO0P0CTLO 0x2b
32*4882a593Smuzhiyun #define GPIO0P0CTLI 0x33
33*4882a593Smuzhiyun #define GPIO1P0CTLO 0x3b
34*4882a593Smuzhiyun #define GPIO1P0CTLI 0x43
35*4882a593Smuzhiyun #define GPIOPANELCTL 0x52
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define CTLI_INTCNT_DIS (0)
38*4882a593Smuzhiyun #define CTLI_INTCNT_NE (1 << 1)
39*4882a593Smuzhiyun #define CTLI_INTCNT_PE (2 << 1)
40*4882a593Smuzhiyun #define CTLI_INTCNT_BE (3 << 1)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define CTLO_DIR_IN (0)
43*4882a593Smuzhiyun #define CTLO_DIR_OUT (1 << 5)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define CTLO_DRV_CMOS (0)
46*4882a593Smuzhiyun #define CTLO_DRV_OD (1 << 4)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define CTLO_DRV_REN (1 << 3)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define CTLO_RVAL_2KDW (0)
51*4882a593Smuzhiyun #define CTLO_RVAL_2KUP (1 << 1)
52*4882a593Smuzhiyun #define CTLO_RVAL_50KDW (2 << 1)
53*4882a593Smuzhiyun #define CTLO_RVAL_50KUP (3 << 1)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define CTLO_INPUT_SET (CTLO_DRV_CMOS | CTLO_DRV_REN | CTLO_RVAL_2KUP)
56*4882a593Smuzhiyun #define CTLO_OUTPUT_SET (CTLO_DIR_OUT | CTLO_INPUT_SET)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun enum ctrl_register {
59*4882a593Smuzhiyun CTRL_IN,
60*4882a593Smuzhiyun CTRL_OUT,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /**
64*4882a593Smuzhiyun * struct crystalcove_gpio - Crystal Cove GPIO controller
65*4882a593Smuzhiyun * @buslock: for bus lock/sync and unlock.
66*4882a593Smuzhiyun * @chip: the abstract gpio_chip structure.
67*4882a593Smuzhiyun * @regmap: the regmap from the parent device.
68*4882a593Smuzhiyun * @update: pending IRQ setting update, to be written to the chip upon unlock.
69*4882a593Smuzhiyun * @intcnt_value: the Interrupt Detect value to be written.
70*4882a593Smuzhiyun * @set_irq_mask: true if the IRQ mask needs to be set, false to clear.
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun struct crystalcove_gpio {
73*4882a593Smuzhiyun struct mutex buslock; /* irq_bus_lock */
74*4882a593Smuzhiyun struct gpio_chip chip;
75*4882a593Smuzhiyun struct regmap *regmap;
76*4882a593Smuzhiyun int update;
77*4882a593Smuzhiyun int intcnt_value;
78*4882a593Smuzhiyun bool set_irq_mask;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
to_reg(int gpio,enum ctrl_register reg_type)81*4882a593Smuzhiyun static inline int to_reg(int gpio, enum ctrl_register reg_type)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun int reg;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (gpio >= CRYSTALCOVE_GPIO_NUM) {
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun * Virtual GPIO called from ACPI, for now we only support
88*4882a593Smuzhiyun * the panel ctl.
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun switch (gpio) {
91*4882a593Smuzhiyun case 0x5e:
92*4882a593Smuzhiyun return GPIOPANELCTL;
93*4882a593Smuzhiyun default:
94*4882a593Smuzhiyun return -EOPNOTSUPP;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (reg_type == CTRL_IN) {
99*4882a593Smuzhiyun if (gpio < 8)
100*4882a593Smuzhiyun reg = GPIO0P0CTLI;
101*4882a593Smuzhiyun else
102*4882a593Smuzhiyun reg = GPIO1P0CTLI;
103*4882a593Smuzhiyun } else {
104*4882a593Smuzhiyun if (gpio < 8)
105*4882a593Smuzhiyun reg = GPIO0P0CTLO;
106*4882a593Smuzhiyun else
107*4882a593Smuzhiyun reg = GPIO1P0CTLO;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return reg + gpio % 8;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
crystalcove_update_irq_mask(struct crystalcove_gpio * cg,int gpio)113*4882a593Smuzhiyun static void crystalcove_update_irq_mask(struct crystalcove_gpio *cg,
114*4882a593Smuzhiyun int gpio)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun u8 mirqs0 = gpio < 8 ? MGPIO0IRQS0 : MGPIO1IRQS0;
117*4882a593Smuzhiyun int mask = BIT(gpio % 8);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (cg->set_irq_mask)
120*4882a593Smuzhiyun regmap_update_bits(cg->regmap, mirqs0, mask, mask);
121*4882a593Smuzhiyun else
122*4882a593Smuzhiyun regmap_update_bits(cg->regmap, mirqs0, mask, 0);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
crystalcove_update_irq_ctrl(struct crystalcove_gpio * cg,int gpio)125*4882a593Smuzhiyun static void crystalcove_update_irq_ctrl(struct crystalcove_gpio *cg, int gpio)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun int reg = to_reg(gpio, CTRL_IN);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun regmap_update_bits(cg->regmap, reg, CTLI_INTCNT_BE, cg->intcnt_value);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
crystalcove_gpio_dir_in(struct gpio_chip * chip,unsigned int gpio)132*4882a593Smuzhiyun static int crystalcove_gpio_dir_in(struct gpio_chip *chip, unsigned int gpio)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct crystalcove_gpio *cg = gpiochip_get_data(chip);
135*4882a593Smuzhiyun int reg = to_reg(gpio, CTRL_OUT);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (reg < 0)
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return regmap_write(cg->regmap, reg, CTLO_INPUT_SET);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
crystalcove_gpio_dir_out(struct gpio_chip * chip,unsigned int gpio,int value)143*4882a593Smuzhiyun static int crystalcove_gpio_dir_out(struct gpio_chip *chip, unsigned int gpio,
144*4882a593Smuzhiyun int value)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun struct crystalcove_gpio *cg = gpiochip_get_data(chip);
147*4882a593Smuzhiyun int reg = to_reg(gpio, CTRL_OUT);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (reg < 0)
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return regmap_write(cg->regmap, reg, CTLO_OUTPUT_SET | value);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
crystalcove_gpio_get(struct gpio_chip * chip,unsigned int gpio)155*4882a593Smuzhiyun static int crystalcove_gpio_get(struct gpio_chip *chip, unsigned int gpio)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct crystalcove_gpio *cg = gpiochip_get_data(chip);
158*4882a593Smuzhiyun unsigned int val;
159*4882a593Smuzhiyun int ret, reg = to_reg(gpio, CTRL_IN);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (reg < 0)
162*4882a593Smuzhiyun return 0;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun ret = regmap_read(cg->regmap, reg, &val);
165*4882a593Smuzhiyun if (ret)
166*4882a593Smuzhiyun return ret;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return val & 0x1;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
crystalcove_gpio_set(struct gpio_chip * chip,unsigned int gpio,int value)171*4882a593Smuzhiyun static void crystalcove_gpio_set(struct gpio_chip *chip,
172*4882a593Smuzhiyun unsigned int gpio, int value)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct crystalcove_gpio *cg = gpiochip_get_data(chip);
175*4882a593Smuzhiyun int reg = to_reg(gpio, CTRL_OUT);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (reg < 0)
178*4882a593Smuzhiyun return;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (value)
181*4882a593Smuzhiyun regmap_update_bits(cg->regmap, reg, 1, 1);
182*4882a593Smuzhiyun else
183*4882a593Smuzhiyun regmap_update_bits(cg->regmap, reg, 1, 0);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
crystalcove_irq_type(struct irq_data * data,unsigned int type)186*4882a593Smuzhiyun static int crystalcove_irq_type(struct irq_data *data, unsigned int type)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun struct crystalcove_gpio *cg =
189*4882a593Smuzhiyun gpiochip_get_data(irq_data_get_irq_chip_data(data));
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (data->hwirq >= CRYSTALCOVE_GPIO_NUM)
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun switch (type) {
195*4882a593Smuzhiyun case IRQ_TYPE_NONE:
196*4882a593Smuzhiyun cg->intcnt_value = CTLI_INTCNT_DIS;
197*4882a593Smuzhiyun break;
198*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
199*4882a593Smuzhiyun cg->intcnt_value = CTLI_INTCNT_BE;
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
202*4882a593Smuzhiyun cg->intcnt_value = CTLI_INTCNT_PE;
203*4882a593Smuzhiyun break;
204*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
205*4882a593Smuzhiyun cg->intcnt_value = CTLI_INTCNT_NE;
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun default:
208*4882a593Smuzhiyun return -EINVAL;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun cg->update |= UPDATE_IRQ_TYPE;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
crystalcove_bus_lock(struct irq_data * data)216*4882a593Smuzhiyun static void crystalcove_bus_lock(struct irq_data *data)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun struct crystalcove_gpio *cg =
219*4882a593Smuzhiyun gpiochip_get_data(irq_data_get_irq_chip_data(data));
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun mutex_lock(&cg->buslock);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
crystalcove_bus_sync_unlock(struct irq_data * data)224*4882a593Smuzhiyun static void crystalcove_bus_sync_unlock(struct irq_data *data)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct crystalcove_gpio *cg =
227*4882a593Smuzhiyun gpiochip_get_data(irq_data_get_irq_chip_data(data));
228*4882a593Smuzhiyun int gpio = data->hwirq;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (cg->update & UPDATE_IRQ_TYPE)
231*4882a593Smuzhiyun crystalcove_update_irq_ctrl(cg, gpio);
232*4882a593Smuzhiyun if (cg->update & UPDATE_IRQ_MASK)
233*4882a593Smuzhiyun crystalcove_update_irq_mask(cg, gpio);
234*4882a593Smuzhiyun cg->update = 0;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun mutex_unlock(&cg->buslock);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
crystalcove_irq_unmask(struct irq_data * data)239*4882a593Smuzhiyun static void crystalcove_irq_unmask(struct irq_data *data)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct crystalcove_gpio *cg =
242*4882a593Smuzhiyun gpiochip_get_data(irq_data_get_irq_chip_data(data));
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (data->hwirq < CRYSTALCOVE_GPIO_NUM) {
245*4882a593Smuzhiyun cg->set_irq_mask = false;
246*4882a593Smuzhiyun cg->update |= UPDATE_IRQ_MASK;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
crystalcove_irq_mask(struct irq_data * data)250*4882a593Smuzhiyun static void crystalcove_irq_mask(struct irq_data *data)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct crystalcove_gpio *cg =
253*4882a593Smuzhiyun gpiochip_get_data(irq_data_get_irq_chip_data(data));
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if (data->hwirq < CRYSTALCOVE_GPIO_NUM) {
256*4882a593Smuzhiyun cg->set_irq_mask = true;
257*4882a593Smuzhiyun cg->update |= UPDATE_IRQ_MASK;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static struct irq_chip crystalcove_irqchip = {
262*4882a593Smuzhiyun .name = "Crystal Cove",
263*4882a593Smuzhiyun .irq_mask = crystalcove_irq_mask,
264*4882a593Smuzhiyun .irq_unmask = crystalcove_irq_unmask,
265*4882a593Smuzhiyun .irq_set_type = crystalcove_irq_type,
266*4882a593Smuzhiyun .irq_bus_lock = crystalcove_bus_lock,
267*4882a593Smuzhiyun .irq_bus_sync_unlock = crystalcove_bus_sync_unlock,
268*4882a593Smuzhiyun .flags = IRQCHIP_SKIP_SET_WAKE,
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun
crystalcove_gpio_irq_handler(int irq,void * data)271*4882a593Smuzhiyun static irqreturn_t crystalcove_gpio_irq_handler(int irq, void *data)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun struct crystalcove_gpio *cg = data;
274*4882a593Smuzhiyun unsigned long pending;
275*4882a593Smuzhiyun unsigned int p0, p1;
276*4882a593Smuzhiyun int gpio;
277*4882a593Smuzhiyun unsigned int virq;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (regmap_read(cg->regmap, GPIO0IRQ, &p0) ||
280*4882a593Smuzhiyun regmap_read(cg->regmap, GPIO1IRQ, &p1))
281*4882a593Smuzhiyun return IRQ_NONE;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun regmap_write(cg->regmap, GPIO0IRQ, p0);
284*4882a593Smuzhiyun regmap_write(cg->regmap, GPIO1IRQ, p1);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun pending = p0 | p1 << 8;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun for_each_set_bit(gpio, &pending, CRYSTALCOVE_GPIO_NUM) {
289*4882a593Smuzhiyun virq = irq_find_mapping(cg->chip.irq.domain, gpio);
290*4882a593Smuzhiyun handle_nested_irq(virq);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return IRQ_HANDLED;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
crystalcove_gpio_dbg_show(struct seq_file * s,struct gpio_chip * chip)296*4882a593Smuzhiyun static void crystalcove_gpio_dbg_show(struct seq_file *s,
297*4882a593Smuzhiyun struct gpio_chip *chip)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct crystalcove_gpio *cg = gpiochip_get_data(chip);
300*4882a593Smuzhiyun int gpio, offset;
301*4882a593Smuzhiyun unsigned int ctlo, ctli, mirqs0, mirqsx, irq;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun for (gpio = 0; gpio < CRYSTALCOVE_GPIO_NUM; gpio++) {
304*4882a593Smuzhiyun regmap_read(cg->regmap, to_reg(gpio, CTRL_OUT), &ctlo);
305*4882a593Smuzhiyun regmap_read(cg->regmap, to_reg(gpio, CTRL_IN), &ctli);
306*4882a593Smuzhiyun regmap_read(cg->regmap, gpio < 8 ? MGPIO0IRQS0 : MGPIO1IRQS0,
307*4882a593Smuzhiyun &mirqs0);
308*4882a593Smuzhiyun regmap_read(cg->regmap, gpio < 8 ? MGPIO0IRQSX : MGPIO1IRQSX,
309*4882a593Smuzhiyun &mirqsx);
310*4882a593Smuzhiyun regmap_read(cg->regmap, gpio < 8 ? GPIO0IRQ : GPIO1IRQ,
311*4882a593Smuzhiyun &irq);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun offset = gpio % 8;
314*4882a593Smuzhiyun seq_printf(s, " gpio-%-2d %s %s %s %s ctlo=%2x,%s %s %s\n",
315*4882a593Smuzhiyun gpio, ctlo & CTLO_DIR_OUT ? "out" : "in ",
316*4882a593Smuzhiyun ctli & 0x1 ? "hi" : "lo",
317*4882a593Smuzhiyun ctli & CTLI_INTCNT_NE ? "fall" : " ",
318*4882a593Smuzhiyun ctli & CTLI_INTCNT_PE ? "rise" : " ",
319*4882a593Smuzhiyun ctlo,
320*4882a593Smuzhiyun mirqs0 & BIT(offset) ? "s0 mask " : "s0 unmask",
321*4882a593Smuzhiyun mirqsx & BIT(offset) ? "sx mask " : "sx unmask",
322*4882a593Smuzhiyun irq & BIT(offset) ? "pending" : " ");
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
crystalcove_gpio_probe(struct platform_device * pdev)326*4882a593Smuzhiyun static int crystalcove_gpio_probe(struct platform_device *pdev)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun int irq = platform_get_irq(pdev, 0);
329*4882a593Smuzhiyun struct crystalcove_gpio *cg;
330*4882a593Smuzhiyun int retval;
331*4882a593Smuzhiyun struct device *dev = pdev->dev.parent;
332*4882a593Smuzhiyun struct intel_soc_pmic *pmic = dev_get_drvdata(dev);
333*4882a593Smuzhiyun struct gpio_irq_chip *girq;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (irq < 0)
336*4882a593Smuzhiyun return irq;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun cg = devm_kzalloc(&pdev->dev, sizeof(*cg), GFP_KERNEL);
339*4882a593Smuzhiyun if (!cg)
340*4882a593Smuzhiyun return -ENOMEM;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun platform_set_drvdata(pdev, cg);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun mutex_init(&cg->buslock);
345*4882a593Smuzhiyun cg->chip.label = KBUILD_MODNAME;
346*4882a593Smuzhiyun cg->chip.direction_input = crystalcove_gpio_dir_in;
347*4882a593Smuzhiyun cg->chip.direction_output = crystalcove_gpio_dir_out;
348*4882a593Smuzhiyun cg->chip.get = crystalcove_gpio_get;
349*4882a593Smuzhiyun cg->chip.set = crystalcove_gpio_set;
350*4882a593Smuzhiyun cg->chip.base = -1;
351*4882a593Smuzhiyun cg->chip.ngpio = CRYSTALCOVE_VGPIO_NUM;
352*4882a593Smuzhiyun cg->chip.can_sleep = true;
353*4882a593Smuzhiyun cg->chip.parent = dev;
354*4882a593Smuzhiyun cg->chip.dbg_show = crystalcove_gpio_dbg_show;
355*4882a593Smuzhiyun cg->regmap = pmic->regmap;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun girq = &cg->chip.irq;
358*4882a593Smuzhiyun girq->chip = &crystalcove_irqchip;
359*4882a593Smuzhiyun /* This will let us handle the parent IRQ in the driver */
360*4882a593Smuzhiyun girq->parent_handler = NULL;
361*4882a593Smuzhiyun girq->num_parents = 0;
362*4882a593Smuzhiyun girq->parents = NULL;
363*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
364*4882a593Smuzhiyun girq->handler = handle_simple_irq;
365*4882a593Smuzhiyun girq->threaded = true;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun retval = devm_request_threaded_irq(&pdev->dev, irq, NULL,
368*4882a593Smuzhiyun crystalcove_gpio_irq_handler,
369*4882a593Smuzhiyun IRQF_ONESHOT, KBUILD_MODNAME, cg);
370*4882a593Smuzhiyun if (retval) {
371*4882a593Smuzhiyun dev_warn(&pdev->dev, "request irq failed: %d\n", retval);
372*4882a593Smuzhiyun return retval;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun retval = devm_gpiochip_add_data(&pdev->dev, &cg->chip, cg);
376*4882a593Smuzhiyun if (retval) {
377*4882a593Smuzhiyun dev_warn(&pdev->dev, "add gpio chip error: %d\n", retval);
378*4882a593Smuzhiyun return retval;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun static struct platform_driver crystalcove_gpio_driver = {
385*4882a593Smuzhiyun .probe = crystalcove_gpio_probe,
386*4882a593Smuzhiyun .driver = {
387*4882a593Smuzhiyun .name = "crystal_cove_gpio",
388*4882a593Smuzhiyun },
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun module_platform_driver(crystalcove_gpio_driver);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun MODULE_AUTHOR("Yang, Bin <bin.yang@intel.com>");
393*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Crystal Cove GPIO Driver");
394*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
395