1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015-2017 Broadcom
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
5*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
6*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
10*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11*4882a593Smuzhiyun * GNU General Public License for more details.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/bitops.h>
15*4882a593Smuzhiyun #include <linux/gpio/driver.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/of_irq.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/irqdomain.h>
20*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun enum gio_reg_index {
24*4882a593Smuzhiyun GIO_REG_ODEN = 0,
25*4882a593Smuzhiyun GIO_REG_DATA,
26*4882a593Smuzhiyun GIO_REG_IODIR,
27*4882a593Smuzhiyun GIO_REG_EC,
28*4882a593Smuzhiyun GIO_REG_EI,
29*4882a593Smuzhiyun GIO_REG_MASK,
30*4882a593Smuzhiyun GIO_REG_LEVEL,
31*4882a593Smuzhiyun GIO_REG_STAT,
32*4882a593Smuzhiyun NUMBER_OF_GIO_REGISTERS
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define GIO_BANK_SIZE (NUMBER_OF_GIO_REGISTERS * sizeof(u32))
36*4882a593Smuzhiyun #define GIO_BANK_OFF(bank, off) (((bank) * GIO_BANK_SIZE) + (off * sizeof(u32)))
37*4882a593Smuzhiyun #define GIO_ODEN(bank) GIO_BANK_OFF(bank, GIO_REG_ODEN)
38*4882a593Smuzhiyun #define GIO_DATA(bank) GIO_BANK_OFF(bank, GIO_REG_DATA)
39*4882a593Smuzhiyun #define GIO_IODIR(bank) GIO_BANK_OFF(bank, GIO_REG_IODIR)
40*4882a593Smuzhiyun #define GIO_EC(bank) GIO_BANK_OFF(bank, GIO_REG_EC)
41*4882a593Smuzhiyun #define GIO_EI(bank) GIO_BANK_OFF(bank, GIO_REG_EI)
42*4882a593Smuzhiyun #define GIO_MASK(bank) GIO_BANK_OFF(bank, GIO_REG_MASK)
43*4882a593Smuzhiyun #define GIO_LEVEL(bank) GIO_BANK_OFF(bank, GIO_REG_LEVEL)
44*4882a593Smuzhiyun #define GIO_STAT(bank) GIO_BANK_OFF(bank, GIO_REG_STAT)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct brcmstb_gpio_bank {
47*4882a593Smuzhiyun struct list_head node;
48*4882a593Smuzhiyun int id;
49*4882a593Smuzhiyun struct gpio_chip gc;
50*4882a593Smuzhiyun struct brcmstb_gpio_priv *parent_priv;
51*4882a593Smuzhiyun u32 width;
52*4882a593Smuzhiyun u32 wake_active;
53*4882a593Smuzhiyun u32 saved_regs[GIO_REG_STAT]; /* Don't save and restore GIO_REG_STAT */
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun struct brcmstb_gpio_priv {
57*4882a593Smuzhiyun struct list_head bank_list;
58*4882a593Smuzhiyun void __iomem *reg_base;
59*4882a593Smuzhiyun struct platform_device *pdev;
60*4882a593Smuzhiyun struct irq_domain *irq_domain;
61*4882a593Smuzhiyun struct irq_chip irq_chip;
62*4882a593Smuzhiyun int parent_irq;
63*4882a593Smuzhiyun int gpio_base;
64*4882a593Smuzhiyun int num_gpios;
65*4882a593Smuzhiyun int parent_wake_irq;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define MAX_GPIO_PER_BANK 32
69*4882a593Smuzhiyun #define GPIO_BANK(gpio) ((gpio) >> 5)
70*4882a593Smuzhiyun /* assumes MAX_GPIO_PER_BANK is a multiple of 2 */
71*4882a593Smuzhiyun #define GPIO_BIT(gpio) ((gpio) & (MAX_GPIO_PER_BANK - 1))
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static inline struct brcmstb_gpio_priv *
brcmstb_gpio_gc_to_priv(struct gpio_chip * gc)74*4882a593Smuzhiyun brcmstb_gpio_gc_to_priv(struct gpio_chip *gc)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
77*4882a593Smuzhiyun return bank->parent_priv;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static unsigned long
__brcmstb_gpio_get_active_irqs(struct brcmstb_gpio_bank * bank)81*4882a593Smuzhiyun __brcmstb_gpio_get_active_irqs(struct brcmstb_gpio_bank *bank)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun void __iomem *reg_base = bank->parent_priv->reg_base;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return bank->gc.read_reg(reg_base + GIO_STAT(bank->id)) &
86*4882a593Smuzhiyun bank->gc.read_reg(reg_base + GIO_MASK(bank->id));
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static unsigned long
brcmstb_gpio_get_active_irqs(struct brcmstb_gpio_bank * bank)90*4882a593Smuzhiyun brcmstb_gpio_get_active_irqs(struct brcmstb_gpio_bank *bank)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun unsigned long status;
93*4882a593Smuzhiyun unsigned long flags;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun spin_lock_irqsave(&bank->gc.bgpio_lock, flags);
96*4882a593Smuzhiyun status = __brcmstb_gpio_get_active_irqs(bank);
97*4882a593Smuzhiyun spin_unlock_irqrestore(&bank->gc.bgpio_lock, flags);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return status;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
brcmstb_gpio_hwirq_to_offset(irq_hw_number_t hwirq,struct brcmstb_gpio_bank * bank)102*4882a593Smuzhiyun static int brcmstb_gpio_hwirq_to_offset(irq_hw_number_t hwirq,
103*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun return hwirq - (bank->gc.base - bank->parent_priv->gpio_base);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
brcmstb_gpio_set_imask(struct brcmstb_gpio_bank * bank,unsigned int hwirq,bool enable)108*4882a593Smuzhiyun static void brcmstb_gpio_set_imask(struct brcmstb_gpio_bank *bank,
109*4882a593Smuzhiyun unsigned int hwirq, bool enable)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct gpio_chip *gc = &bank->gc;
112*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv = bank->parent_priv;
113*4882a593Smuzhiyun u32 mask = BIT(brcmstb_gpio_hwirq_to_offset(hwirq, bank));
114*4882a593Smuzhiyun u32 imask;
115*4882a593Smuzhiyun unsigned long flags;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun spin_lock_irqsave(&gc->bgpio_lock, flags);
118*4882a593Smuzhiyun imask = gc->read_reg(priv->reg_base + GIO_MASK(bank->id));
119*4882a593Smuzhiyun if (enable)
120*4882a593Smuzhiyun imask |= mask;
121*4882a593Smuzhiyun else
122*4882a593Smuzhiyun imask &= ~mask;
123*4882a593Smuzhiyun gc->write_reg(priv->reg_base + GIO_MASK(bank->id), imask);
124*4882a593Smuzhiyun spin_unlock_irqrestore(&gc->bgpio_lock, flags);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
brcmstb_gpio_to_irq(struct gpio_chip * gc,unsigned offset)127*4882a593Smuzhiyun static int brcmstb_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv = brcmstb_gpio_gc_to_priv(gc);
130*4882a593Smuzhiyun /* gc_offset is relative to this gpio_chip; want real offset */
131*4882a593Smuzhiyun int hwirq = offset + (gc->base - priv->gpio_base);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (hwirq >= priv->num_gpios)
134*4882a593Smuzhiyun return -ENXIO;
135*4882a593Smuzhiyun return irq_create_mapping(priv->irq_domain, hwirq);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* -------------------- IRQ chip functions -------------------- */
139*4882a593Smuzhiyun
brcmstb_gpio_irq_mask(struct irq_data * d)140*4882a593Smuzhiyun static void brcmstb_gpio_irq_mask(struct irq_data *d)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
143*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun brcmstb_gpio_set_imask(bank, d->hwirq, false);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
brcmstb_gpio_irq_unmask(struct irq_data * d)148*4882a593Smuzhiyun static void brcmstb_gpio_irq_unmask(struct irq_data *d)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
151*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun brcmstb_gpio_set_imask(bank, d->hwirq, true);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
brcmstb_gpio_irq_ack(struct irq_data * d)156*4882a593Smuzhiyun static void brcmstb_gpio_irq_ack(struct irq_data *d)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
159*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
160*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv = bank->parent_priv;
161*4882a593Smuzhiyun u32 mask = BIT(brcmstb_gpio_hwirq_to_offset(d->hwirq, bank));
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun gc->write_reg(priv->reg_base + GIO_STAT(bank->id), mask);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
brcmstb_gpio_irq_set_type(struct irq_data * d,unsigned int type)166*4882a593Smuzhiyun static int brcmstb_gpio_irq_set_type(struct irq_data *d, unsigned int type)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
169*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
170*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv = bank->parent_priv;
171*4882a593Smuzhiyun u32 mask = BIT(brcmstb_gpio_hwirq_to_offset(d->hwirq, bank));
172*4882a593Smuzhiyun u32 edge_insensitive, iedge_insensitive;
173*4882a593Smuzhiyun u32 edge_config, iedge_config;
174*4882a593Smuzhiyun u32 level, ilevel;
175*4882a593Smuzhiyun unsigned long flags;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun switch (type) {
178*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
179*4882a593Smuzhiyun level = mask;
180*4882a593Smuzhiyun edge_config = 0;
181*4882a593Smuzhiyun edge_insensitive = 0;
182*4882a593Smuzhiyun break;
183*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
184*4882a593Smuzhiyun level = mask;
185*4882a593Smuzhiyun edge_config = mask;
186*4882a593Smuzhiyun edge_insensitive = 0;
187*4882a593Smuzhiyun break;
188*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
189*4882a593Smuzhiyun level = 0;
190*4882a593Smuzhiyun edge_config = 0;
191*4882a593Smuzhiyun edge_insensitive = 0;
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
194*4882a593Smuzhiyun level = 0;
195*4882a593Smuzhiyun edge_config = mask;
196*4882a593Smuzhiyun edge_insensitive = 0;
197*4882a593Smuzhiyun break;
198*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
199*4882a593Smuzhiyun level = 0;
200*4882a593Smuzhiyun edge_config = 0; /* don't care, but want known value */
201*4882a593Smuzhiyun edge_insensitive = mask;
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun default:
204*4882a593Smuzhiyun return -EINVAL;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun spin_lock_irqsave(&bank->gc.bgpio_lock, flags);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun iedge_config = bank->gc.read_reg(priv->reg_base +
210*4882a593Smuzhiyun GIO_EC(bank->id)) & ~mask;
211*4882a593Smuzhiyun iedge_insensitive = bank->gc.read_reg(priv->reg_base +
212*4882a593Smuzhiyun GIO_EI(bank->id)) & ~mask;
213*4882a593Smuzhiyun ilevel = bank->gc.read_reg(priv->reg_base +
214*4882a593Smuzhiyun GIO_LEVEL(bank->id)) & ~mask;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun bank->gc.write_reg(priv->reg_base + GIO_EC(bank->id),
217*4882a593Smuzhiyun iedge_config | edge_config);
218*4882a593Smuzhiyun bank->gc.write_reg(priv->reg_base + GIO_EI(bank->id),
219*4882a593Smuzhiyun iedge_insensitive | edge_insensitive);
220*4882a593Smuzhiyun bank->gc.write_reg(priv->reg_base + GIO_LEVEL(bank->id),
221*4882a593Smuzhiyun ilevel | level);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun spin_unlock_irqrestore(&bank->gc.bgpio_lock, flags);
224*4882a593Smuzhiyun return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
brcmstb_gpio_priv_set_wake(struct brcmstb_gpio_priv * priv,unsigned int enable)227*4882a593Smuzhiyun static int brcmstb_gpio_priv_set_wake(struct brcmstb_gpio_priv *priv,
228*4882a593Smuzhiyun unsigned int enable)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun int ret = 0;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (enable)
233*4882a593Smuzhiyun ret = enable_irq_wake(priv->parent_wake_irq);
234*4882a593Smuzhiyun else
235*4882a593Smuzhiyun ret = disable_irq_wake(priv->parent_wake_irq);
236*4882a593Smuzhiyun if (ret)
237*4882a593Smuzhiyun dev_err(&priv->pdev->dev, "failed to %s wake-up interrupt\n",
238*4882a593Smuzhiyun enable ? "enable" : "disable");
239*4882a593Smuzhiyun return ret;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
brcmstb_gpio_irq_set_wake(struct irq_data * d,unsigned int enable)242*4882a593Smuzhiyun static int brcmstb_gpio_irq_set_wake(struct irq_data *d, unsigned int enable)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
245*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
246*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv = bank->parent_priv;
247*4882a593Smuzhiyun u32 mask = BIT(brcmstb_gpio_hwirq_to_offset(d->hwirq, bank));
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /*
250*4882a593Smuzhiyun * Do not do anything specific for now, suspend/resume callbacks will
251*4882a593Smuzhiyun * configure the interrupt mask appropriately
252*4882a593Smuzhiyun */
253*4882a593Smuzhiyun if (enable)
254*4882a593Smuzhiyun bank->wake_active |= mask;
255*4882a593Smuzhiyun else
256*4882a593Smuzhiyun bank->wake_active &= ~mask;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return brcmstb_gpio_priv_set_wake(priv, enable);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
brcmstb_gpio_wake_irq_handler(int irq,void * data)261*4882a593Smuzhiyun static irqreturn_t brcmstb_gpio_wake_irq_handler(int irq, void *data)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv = data;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (!priv || irq != priv->parent_wake_irq)
266*4882a593Smuzhiyun return IRQ_NONE;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* Nothing to do */
269*4882a593Smuzhiyun return IRQ_HANDLED;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
brcmstb_gpio_irq_bank_handler(struct brcmstb_gpio_bank * bank)272*4882a593Smuzhiyun static void brcmstb_gpio_irq_bank_handler(struct brcmstb_gpio_bank *bank)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv = bank->parent_priv;
275*4882a593Smuzhiyun struct irq_domain *domain = priv->irq_domain;
276*4882a593Smuzhiyun int hwbase = bank->gc.base - priv->gpio_base;
277*4882a593Smuzhiyun unsigned long status;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun while ((status = brcmstb_gpio_get_active_irqs(bank))) {
280*4882a593Smuzhiyun unsigned int irq, offset;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun for_each_set_bit(offset, &status, 32) {
283*4882a593Smuzhiyun if (offset >= bank->width)
284*4882a593Smuzhiyun dev_warn(&priv->pdev->dev,
285*4882a593Smuzhiyun "IRQ for invalid GPIO (bank=%d, offset=%d)\n",
286*4882a593Smuzhiyun bank->id, offset);
287*4882a593Smuzhiyun irq = irq_linear_revmap(domain, hwbase + offset);
288*4882a593Smuzhiyun generic_handle_irq(irq);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Each UPG GIO block has one IRQ for all banks */
brcmstb_gpio_irq_handler(struct irq_desc * desc)294*4882a593Smuzhiyun static void brcmstb_gpio_irq_handler(struct irq_desc *desc)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv = irq_desc_get_handler_data(desc);
297*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
298*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Interrupts weren't properly cleared during probe */
301*4882a593Smuzhiyun BUG_ON(!priv || !chip);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun chained_irq_enter(chip, desc);
304*4882a593Smuzhiyun list_for_each_entry(bank, &priv->bank_list, node)
305*4882a593Smuzhiyun brcmstb_gpio_irq_bank_handler(bank);
306*4882a593Smuzhiyun chained_irq_exit(chip, desc);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
brcmstb_gpio_hwirq_to_bank(struct brcmstb_gpio_priv * priv,irq_hw_number_t hwirq)309*4882a593Smuzhiyun static struct brcmstb_gpio_bank *brcmstb_gpio_hwirq_to_bank(
310*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv, irq_hw_number_t hwirq)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank;
313*4882a593Smuzhiyun int i = 0;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* banks are in descending order */
316*4882a593Smuzhiyun list_for_each_entry_reverse(bank, &priv->bank_list, node) {
317*4882a593Smuzhiyun i += bank->gc.ngpio;
318*4882a593Smuzhiyun if (hwirq < i)
319*4882a593Smuzhiyun return bank;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun return NULL;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /*
325*4882a593Smuzhiyun * This lock class tells lockdep that GPIO irqs are in a different
326*4882a593Smuzhiyun * category than their parents, so it won't report false recursion.
327*4882a593Smuzhiyun */
328*4882a593Smuzhiyun static struct lock_class_key brcmstb_gpio_irq_lock_class;
329*4882a593Smuzhiyun static struct lock_class_key brcmstb_gpio_irq_request_class;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun
brcmstb_gpio_irq_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)332*4882a593Smuzhiyun static int brcmstb_gpio_irq_map(struct irq_domain *d, unsigned int irq,
333*4882a593Smuzhiyun irq_hw_number_t hwirq)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv = d->host_data;
336*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank =
337*4882a593Smuzhiyun brcmstb_gpio_hwirq_to_bank(priv, hwirq);
338*4882a593Smuzhiyun struct platform_device *pdev = priv->pdev;
339*4882a593Smuzhiyun int ret;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (!bank)
342*4882a593Smuzhiyun return -EINVAL;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun dev_dbg(&pdev->dev, "Mapping irq %d for gpio line %d (bank %d)\n",
345*4882a593Smuzhiyun irq, (int)hwirq, bank->id);
346*4882a593Smuzhiyun ret = irq_set_chip_data(irq, &bank->gc);
347*4882a593Smuzhiyun if (ret < 0)
348*4882a593Smuzhiyun return ret;
349*4882a593Smuzhiyun irq_set_lockdep_class(irq, &brcmstb_gpio_irq_lock_class,
350*4882a593Smuzhiyun &brcmstb_gpio_irq_request_class);
351*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &priv->irq_chip, handle_level_irq);
352*4882a593Smuzhiyun irq_set_noprobe(irq);
353*4882a593Smuzhiyun return 0;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
brcmstb_gpio_irq_unmap(struct irq_domain * d,unsigned int irq)356*4882a593Smuzhiyun static void brcmstb_gpio_irq_unmap(struct irq_domain *d, unsigned int irq)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun irq_set_chip_and_handler(irq, NULL, NULL);
359*4882a593Smuzhiyun irq_set_chip_data(irq, NULL);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static const struct irq_domain_ops brcmstb_gpio_irq_domain_ops = {
363*4882a593Smuzhiyun .map = brcmstb_gpio_irq_map,
364*4882a593Smuzhiyun .unmap = brcmstb_gpio_irq_unmap,
365*4882a593Smuzhiyun .xlate = irq_domain_xlate_twocell,
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* Make sure that the number of banks matches up between properties */
brcmstb_gpio_sanity_check_banks(struct device * dev,struct device_node * np,struct resource * res)369*4882a593Smuzhiyun static int brcmstb_gpio_sanity_check_banks(struct device *dev,
370*4882a593Smuzhiyun struct device_node *np, struct resource *res)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun int res_num_banks = resource_size(res) / GIO_BANK_SIZE;
373*4882a593Smuzhiyun int num_banks =
374*4882a593Smuzhiyun of_property_count_u32_elems(np, "brcm,gpio-bank-widths");
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (res_num_banks != num_banks) {
377*4882a593Smuzhiyun dev_err(dev, "Mismatch in banks: res had %d, bank-widths had %d\n",
378*4882a593Smuzhiyun res_num_banks, num_banks);
379*4882a593Smuzhiyun return -EINVAL;
380*4882a593Smuzhiyun } else {
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
brcmstb_gpio_remove(struct platform_device * pdev)385*4882a593Smuzhiyun static int brcmstb_gpio_remove(struct platform_device *pdev)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv = platform_get_drvdata(pdev);
388*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank;
389*4882a593Smuzhiyun int offset, ret = 0, virq;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (!priv) {
392*4882a593Smuzhiyun dev_err(&pdev->dev, "called %s without drvdata!\n", __func__);
393*4882a593Smuzhiyun return -EFAULT;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (priv->parent_irq > 0)
397*4882a593Smuzhiyun irq_set_chained_handler_and_data(priv->parent_irq, NULL, NULL);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* Remove all IRQ mappings and delete the domain */
400*4882a593Smuzhiyun if (priv->irq_domain) {
401*4882a593Smuzhiyun for (offset = 0; offset < priv->num_gpios; offset++) {
402*4882a593Smuzhiyun virq = irq_find_mapping(priv->irq_domain, offset);
403*4882a593Smuzhiyun irq_dispose_mapping(virq);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun irq_domain_remove(priv->irq_domain);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /*
409*4882a593Smuzhiyun * You can lose return values below, but we report all errors, and it's
410*4882a593Smuzhiyun * more important to actually perform all of the steps.
411*4882a593Smuzhiyun */
412*4882a593Smuzhiyun list_for_each_entry(bank, &priv->bank_list, node)
413*4882a593Smuzhiyun gpiochip_remove(&bank->gc);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun return ret;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
brcmstb_gpio_of_xlate(struct gpio_chip * gc,const struct of_phandle_args * gpiospec,u32 * flags)418*4882a593Smuzhiyun static int brcmstb_gpio_of_xlate(struct gpio_chip *gc,
419*4882a593Smuzhiyun const struct of_phandle_args *gpiospec, u32 *flags)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv = brcmstb_gpio_gc_to_priv(gc);
422*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
423*4882a593Smuzhiyun int offset;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (gc->of_gpio_n_cells != 2) {
426*4882a593Smuzhiyun WARN_ON(1);
427*4882a593Smuzhiyun return -EINVAL;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (WARN_ON(gpiospec->args_count < gc->of_gpio_n_cells))
431*4882a593Smuzhiyun return -EINVAL;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun offset = gpiospec->args[0] - (gc->base - priv->gpio_base);
434*4882a593Smuzhiyun if (offset >= gc->ngpio || offset < 0)
435*4882a593Smuzhiyun return -EINVAL;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (unlikely(offset >= bank->width)) {
438*4882a593Smuzhiyun dev_warn_ratelimited(&priv->pdev->dev,
439*4882a593Smuzhiyun "Received request for invalid GPIO offset %d\n",
440*4882a593Smuzhiyun gpiospec->args[0]);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (flags)
444*4882a593Smuzhiyun *flags = gpiospec->args[1];
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return offset;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /* priv->parent_irq and priv->num_gpios must be set before calling */
brcmstb_gpio_irq_setup(struct platform_device * pdev,struct brcmstb_gpio_priv * priv)450*4882a593Smuzhiyun static int brcmstb_gpio_irq_setup(struct platform_device *pdev,
451*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct device *dev = &pdev->dev;
454*4882a593Smuzhiyun struct device_node *np = dev->of_node;
455*4882a593Smuzhiyun int err;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun priv->irq_domain =
458*4882a593Smuzhiyun irq_domain_add_linear(np, priv->num_gpios,
459*4882a593Smuzhiyun &brcmstb_gpio_irq_domain_ops,
460*4882a593Smuzhiyun priv);
461*4882a593Smuzhiyun if (!priv->irq_domain) {
462*4882a593Smuzhiyun dev_err(dev, "Couldn't allocate IRQ domain\n");
463*4882a593Smuzhiyun return -ENXIO;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (of_property_read_bool(np, "wakeup-source")) {
467*4882a593Smuzhiyun priv->parent_wake_irq = platform_get_irq(pdev, 1);
468*4882a593Smuzhiyun if (priv->parent_wake_irq < 0) {
469*4882a593Smuzhiyun priv->parent_wake_irq = 0;
470*4882a593Smuzhiyun dev_warn(dev,
471*4882a593Smuzhiyun "Couldn't get wake IRQ - GPIOs will not be able to wake from sleep");
472*4882a593Smuzhiyun } else {
473*4882a593Smuzhiyun /*
474*4882a593Smuzhiyun * Set wakeup capability so we can process boot-time
475*4882a593Smuzhiyun * "wakeups" (e.g., from S5 cold boot)
476*4882a593Smuzhiyun */
477*4882a593Smuzhiyun device_set_wakeup_capable(dev, true);
478*4882a593Smuzhiyun device_wakeup_enable(dev);
479*4882a593Smuzhiyun err = devm_request_irq(dev, priv->parent_wake_irq,
480*4882a593Smuzhiyun brcmstb_gpio_wake_irq_handler,
481*4882a593Smuzhiyun IRQF_SHARED,
482*4882a593Smuzhiyun "brcmstb-gpio-wake", priv);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (err < 0) {
485*4882a593Smuzhiyun dev_err(dev, "Couldn't request wake IRQ");
486*4882a593Smuzhiyun goto out_free_domain;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun priv->irq_chip.name = dev_name(dev);
492*4882a593Smuzhiyun priv->irq_chip.irq_disable = brcmstb_gpio_irq_mask;
493*4882a593Smuzhiyun priv->irq_chip.irq_mask = brcmstb_gpio_irq_mask;
494*4882a593Smuzhiyun priv->irq_chip.irq_unmask = brcmstb_gpio_irq_unmask;
495*4882a593Smuzhiyun priv->irq_chip.irq_ack = brcmstb_gpio_irq_ack;
496*4882a593Smuzhiyun priv->irq_chip.irq_set_type = brcmstb_gpio_irq_set_type;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (priv->parent_wake_irq)
499*4882a593Smuzhiyun priv->irq_chip.irq_set_wake = brcmstb_gpio_irq_set_wake;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun irq_set_chained_handler_and_data(priv->parent_irq,
502*4882a593Smuzhiyun brcmstb_gpio_irq_handler, priv);
503*4882a593Smuzhiyun irq_set_status_flags(priv->parent_irq, IRQ_DISABLE_UNLAZY);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun return 0;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun out_free_domain:
508*4882a593Smuzhiyun irq_domain_remove(priv->irq_domain);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return err;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
brcmstb_gpio_bank_save(struct brcmstb_gpio_priv * priv,struct brcmstb_gpio_bank * bank)513*4882a593Smuzhiyun static void brcmstb_gpio_bank_save(struct brcmstb_gpio_priv *priv,
514*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun struct gpio_chip *gc = &bank->gc;
517*4882a593Smuzhiyun unsigned int i;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun for (i = 0; i < GIO_REG_STAT; i++)
520*4882a593Smuzhiyun bank->saved_regs[i] = gc->read_reg(priv->reg_base +
521*4882a593Smuzhiyun GIO_BANK_OFF(bank->id, i));
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
brcmstb_gpio_quiesce(struct device * dev,bool save)524*4882a593Smuzhiyun static void brcmstb_gpio_quiesce(struct device *dev, bool save)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv = dev_get_drvdata(dev);
527*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank;
528*4882a593Smuzhiyun struct gpio_chip *gc;
529*4882a593Smuzhiyun u32 imask;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* disable non-wake interrupt */
532*4882a593Smuzhiyun if (priv->parent_irq >= 0)
533*4882a593Smuzhiyun disable_irq(priv->parent_irq);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun list_for_each_entry(bank, &priv->bank_list, node) {
536*4882a593Smuzhiyun gc = &bank->gc;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (save)
539*4882a593Smuzhiyun brcmstb_gpio_bank_save(priv, bank);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* Unmask GPIOs which have been flagged as wake-up sources */
542*4882a593Smuzhiyun if (priv->parent_wake_irq)
543*4882a593Smuzhiyun imask = bank->wake_active;
544*4882a593Smuzhiyun else
545*4882a593Smuzhiyun imask = 0;
546*4882a593Smuzhiyun gc->write_reg(priv->reg_base + GIO_MASK(bank->id),
547*4882a593Smuzhiyun imask);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
brcmstb_gpio_shutdown(struct platform_device * pdev)551*4882a593Smuzhiyun static void brcmstb_gpio_shutdown(struct platform_device *pdev)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun /* Enable GPIO for S5 cold boot */
554*4882a593Smuzhiyun brcmstb_gpio_quiesce(&pdev->dev, false);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
brcmstb_gpio_bank_restore(struct brcmstb_gpio_priv * priv,struct brcmstb_gpio_bank * bank)558*4882a593Smuzhiyun static void brcmstb_gpio_bank_restore(struct brcmstb_gpio_priv *priv,
559*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun struct gpio_chip *gc = &bank->gc;
562*4882a593Smuzhiyun unsigned int i;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun for (i = 0; i < GIO_REG_STAT; i++)
565*4882a593Smuzhiyun gc->write_reg(priv->reg_base + GIO_BANK_OFF(bank->id, i),
566*4882a593Smuzhiyun bank->saved_regs[i]);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
brcmstb_gpio_suspend(struct device * dev)569*4882a593Smuzhiyun static int brcmstb_gpio_suspend(struct device *dev)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun brcmstb_gpio_quiesce(dev, true);
572*4882a593Smuzhiyun return 0;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
brcmstb_gpio_resume(struct device * dev)575*4882a593Smuzhiyun static int brcmstb_gpio_resume(struct device *dev)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv = dev_get_drvdata(dev);
578*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank;
579*4882a593Smuzhiyun bool need_wakeup_event = false;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun list_for_each_entry(bank, &priv->bank_list, node) {
582*4882a593Smuzhiyun need_wakeup_event |= !!__brcmstb_gpio_get_active_irqs(bank);
583*4882a593Smuzhiyun brcmstb_gpio_bank_restore(priv, bank);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun if (priv->parent_wake_irq && need_wakeup_event)
587*4882a593Smuzhiyun pm_wakeup_event(dev, 0);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* enable non-wake interrupt */
590*4882a593Smuzhiyun if (priv->parent_irq >= 0)
591*4882a593Smuzhiyun enable_irq(priv->parent_irq);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun return 0;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun #else
597*4882a593Smuzhiyun #define brcmstb_gpio_suspend NULL
598*4882a593Smuzhiyun #define brcmstb_gpio_resume NULL
599*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun static const struct dev_pm_ops brcmstb_gpio_pm_ops = {
602*4882a593Smuzhiyun .suspend_noirq = brcmstb_gpio_suspend,
603*4882a593Smuzhiyun .resume_noirq = brcmstb_gpio_resume,
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun
brcmstb_gpio_set_names(struct device * dev,struct brcmstb_gpio_bank * bank)606*4882a593Smuzhiyun static void brcmstb_gpio_set_names(struct device *dev,
607*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct device_node *np = dev->of_node;
610*4882a593Smuzhiyun const char **names;
611*4882a593Smuzhiyun int nstrings, base;
612*4882a593Smuzhiyun unsigned int i;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun base = bank->id * MAX_GPIO_PER_BANK;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun nstrings = of_property_count_strings(np, "gpio-line-names");
617*4882a593Smuzhiyun if (nstrings <= base)
618*4882a593Smuzhiyun /* Line names not present */
619*4882a593Smuzhiyun return;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun names = devm_kcalloc(dev, MAX_GPIO_PER_BANK, sizeof(*names),
622*4882a593Smuzhiyun GFP_KERNEL);
623*4882a593Smuzhiyun if (!names)
624*4882a593Smuzhiyun return;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /*
627*4882a593Smuzhiyun * Make sure to not index beyond the end of the number of descriptors
628*4882a593Smuzhiyun * of the GPIO device.
629*4882a593Smuzhiyun */
630*4882a593Smuzhiyun for (i = 0; i < bank->width; i++) {
631*4882a593Smuzhiyun const char *name;
632*4882a593Smuzhiyun int ret;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun ret = of_property_read_string_index(np, "gpio-line-names",
635*4882a593Smuzhiyun base + i, &name);
636*4882a593Smuzhiyun if (ret) {
637*4882a593Smuzhiyun if (ret != -ENODATA)
638*4882a593Smuzhiyun dev_err(dev, "unable to name line %d: %d\n",
639*4882a593Smuzhiyun base + i, ret);
640*4882a593Smuzhiyun break;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun if (*name)
643*4882a593Smuzhiyun names[i] = name;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun bank->gc.names = names;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
brcmstb_gpio_probe(struct platform_device * pdev)649*4882a593Smuzhiyun static int brcmstb_gpio_probe(struct platform_device *pdev)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun struct device *dev = &pdev->dev;
652*4882a593Smuzhiyun struct device_node *np = dev->of_node;
653*4882a593Smuzhiyun void __iomem *reg_base;
654*4882a593Smuzhiyun struct brcmstb_gpio_priv *priv;
655*4882a593Smuzhiyun struct resource *res;
656*4882a593Smuzhiyun struct property *prop;
657*4882a593Smuzhiyun const __be32 *p;
658*4882a593Smuzhiyun u32 bank_width;
659*4882a593Smuzhiyun int num_banks = 0;
660*4882a593Smuzhiyun int err;
661*4882a593Smuzhiyun static int gpio_base;
662*4882a593Smuzhiyun unsigned long flags = 0;
663*4882a593Smuzhiyun bool need_wakeup_event = false;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
666*4882a593Smuzhiyun if (!priv)
667*4882a593Smuzhiyun return -ENOMEM;
668*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
669*4882a593Smuzhiyun INIT_LIST_HEAD(&priv->bank_list);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
672*4882a593Smuzhiyun reg_base = devm_ioremap_resource(dev, res);
673*4882a593Smuzhiyun if (IS_ERR(reg_base))
674*4882a593Smuzhiyun return PTR_ERR(reg_base);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun priv->gpio_base = gpio_base;
677*4882a593Smuzhiyun priv->reg_base = reg_base;
678*4882a593Smuzhiyun priv->pdev = pdev;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun if (of_property_read_bool(np, "interrupt-controller")) {
681*4882a593Smuzhiyun priv->parent_irq = platform_get_irq(pdev, 0);
682*4882a593Smuzhiyun if (priv->parent_irq <= 0)
683*4882a593Smuzhiyun return -ENOENT;
684*4882a593Smuzhiyun } else {
685*4882a593Smuzhiyun priv->parent_irq = -ENOENT;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun if (brcmstb_gpio_sanity_check_banks(dev, np, res))
689*4882a593Smuzhiyun return -EINVAL;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /*
692*4882a593Smuzhiyun * MIPS endianness is configured by boot strap, which also reverses all
693*4882a593Smuzhiyun * bus endianness (i.e., big-endian CPU + big endian bus ==> native
694*4882a593Smuzhiyun * endian I/O).
695*4882a593Smuzhiyun *
696*4882a593Smuzhiyun * Other architectures (e.g., ARM) either do not support big endian, or
697*4882a593Smuzhiyun * else leave I/O in little endian mode.
698*4882a593Smuzhiyun */
699*4882a593Smuzhiyun #if defined(CONFIG_MIPS) && defined(__BIG_ENDIAN)
700*4882a593Smuzhiyun flags = BGPIOF_BIG_ENDIAN_BYTE_ORDER;
701*4882a593Smuzhiyun #endif
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun of_property_for_each_u32(np, "brcm,gpio-bank-widths", prop, p,
704*4882a593Smuzhiyun bank_width) {
705*4882a593Smuzhiyun struct brcmstb_gpio_bank *bank;
706*4882a593Smuzhiyun struct gpio_chip *gc;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /*
709*4882a593Smuzhiyun * If bank_width is 0, then there is an empty bank in the
710*4882a593Smuzhiyun * register block. Special handling for this case.
711*4882a593Smuzhiyun */
712*4882a593Smuzhiyun if (bank_width == 0) {
713*4882a593Smuzhiyun dev_dbg(dev, "Width 0 found: Empty bank @ %d\n",
714*4882a593Smuzhiyun num_banks);
715*4882a593Smuzhiyun num_banks++;
716*4882a593Smuzhiyun gpio_base += MAX_GPIO_PER_BANK;
717*4882a593Smuzhiyun continue;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
721*4882a593Smuzhiyun if (!bank) {
722*4882a593Smuzhiyun err = -ENOMEM;
723*4882a593Smuzhiyun goto fail;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun bank->parent_priv = priv;
727*4882a593Smuzhiyun bank->id = num_banks;
728*4882a593Smuzhiyun if (bank_width <= 0 || bank_width > MAX_GPIO_PER_BANK) {
729*4882a593Smuzhiyun dev_err(dev, "Invalid bank width %d\n", bank_width);
730*4882a593Smuzhiyun err = -EINVAL;
731*4882a593Smuzhiyun goto fail;
732*4882a593Smuzhiyun } else {
733*4882a593Smuzhiyun bank->width = bank_width;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /*
737*4882a593Smuzhiyun * Regs are 4 bytes wide, have data reg, no set/clear regs,
738*4882a593Smuzhiyun * and direction bits have 0 = output and 1 = input
739*4882a593Smuzhiyun */
740*4882a593Smuzhiyun gc = &bank->gc;
741*4882a593Smuzhiyun err = bgpio_init(gc, dev, 4,
742*4882a593Smuzhiyun reg_base + GIO_DATA(bank->id),
743*4882a593Smuzhiyun NULL, NULL, NULL,
744*4882a593Smuzhiyun reg_base + GIO_IODIR(bank->id), flags);
745*4882a593Smuzhiyun if (err) {
746*4882a593Smuzhiyun dev_err(dev, "bgpio_init() failed\n");
747*4882a593Smuzhiyun goto fail;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun gc->of_node = np;
751*4882a593Smuzhiyun gc->owner = THIS_MODULE;
752*4882a593Smuzhiyun gc->label = devm_kasprintf(dev, GFP_KERNEL, "%pOF", dev->of_node);
753*4882a593Smuzhiyun if (!gc->label) {
754*4882a593Smuzhiyun err = -ENOMEM;
755*4882a593Smuzhiyun goto fail;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun gc->base = gpio_base;
758*4882a593Smuzhiyun gc->of_gpio_n_cells = 2;
759*4882a593Smuzhiyun gc->of_xlate = brcmstb_gpio_of_xlate;
760*4882a593Smuzhiyun /* not all ngpio lines are valid, will use bank width later */
761*4882a593Smuzhiyun gc->ngpio = MAX_GPIO_PER_BANK;
762*4882a593Smuzhiyun if (priv->parent_irq > 0)
763*4882a593Smuzhiyun gc->to_irq = brcmstb_gpio_to_irq;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /*
766*4882a593Smuzhiyun * Mask all interrupts by default, since wakeup interrupts may
767*4882a593Smuzhiyun * be retained from S5 cold boot
768*4882a593Smuzhiyun */
769*4882a593Smuzhiyun need_wakeup_event |= !!__brcmstb_gpio_get_active_irqs(bank);
770*4882a593Smuzhiyun gc->write_reg(reg_base + GIO_MASK(bank->id), 0);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun brcmstb_gpio_set_names(dev, bank);
773*4882a593Smuzhiyun err = gpiochip_add_data(gc, bank);
774*4882a593Smuzhiyun if (err) {
775*4882a593Smuzhiyun dev_err(dev, "Could not add gpiochip for bank %d\n",
776*4882a593Smuzhiyun bank->id);
777*4882a593Smuzhiyun goto fail;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun gpio_base += gc->ngpio;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun dev_dbg(dev, "bank=%d, base=%d, ngpio=%d, width=%d\n", bank->id,
782*4882a593Smuzhiyun gc->base, gc->ngpio, bank->width);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* Everything looks good, so add bank to list */
785*4882a593Smuzhiyun list_add(&bank->node, &priv->bank_list);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun num_banks++;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun priv->num_gpios = gpio_base - priv->gpio_base;
791*4882a593Smuzhiyun if (priv->parent_irq > 0) {
792*4882a593Smuzhiyun err = brcmstb_gpio_irq_setup(pdev, priv);
793*4882a593Smuzhiyun if (err)
794*4882a593Smuzhiyun goto fail;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun if (priv->parent_wake_irq && need_wakeup_event)
798*4882a593Smuzhiyun pm_wakeup_event(dev, 0);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun return 0;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun fail:
803*4882a593Smuzhiyun (void) brcmstb_gpio_remove(pdev);
804*4882a593Smuzhiyun return err;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun static const struct of_device_id brcmstb_gpio_of_match[] = {
808*4882a593Smuzhiyun { .compatible = "brcm,brcmstb-gpio" },
809*4882a593Smuzhiyun {},
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, brcmstb_gpio_of_match);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun static struct platform_driver brcmstb_gpio_driver = {
815*4882a593Smuzhiyun .driver = {
816*4882a593Smuzhiyun .name = "brcmstb-gpio",
817*4882a593Smuzhiyun .of_match_table = brcmstb_gpio_of_match,
818*4882a593Smuzhiyun .pm = &brcmstb_gpio_pm_ops,
819*4882a593Smuzhiyun },
820*4882a593Smuzhiyun .probe = brcmstb_gpio_probe,
821*4882a593Smuzhiyun .remove = brcmstb_gpio_remove,
822*4882a593Smuzhiyun .shutdown = brcmstb_gpio_shutdown,
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun module_platform_driver(brcmstb_gpio_driver);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun MODULE_AUTHOR("Gregory Fong");
827*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for Broadcom BRCMSTB SoC UPG GPIO");
828*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
829