xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-bcm-kona.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Broadcom Kona GPIO Driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Broadcom Corporation <bcm-kernel-feedback-list@broadcom.com>
5*4882a593Smuzhiyun  * Copyright (C) 2012-2014 Broadcom Corporation
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
8*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
9*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
13*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14*4882a593Smuzhiyun  * GNU General Public License for more details.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/bitops.h>
18*4882a593Smuzhiyun #include <linux/err.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/gpio/driver.h>
21*4882a593Smuzhiyun #include <linux/of_device.h>
22*4882a593Smuzhiyun #include <linux/init.h>
23*4882a593Smuzhiyun #include <linux/irqdomain.h>
24*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define BCM_GPIO_PASSWD				0x00a5a501
27*4882a593Smuzhiyun #define GPIO_PER_BANK				32
28*4882a593Smuzhiyun #define GPIO_MAX_BANK_NUM			8
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define GPIO_BANK(gpio)				((gpio) >> 5)
31*4882a593Smuzhiyun #define GPIO_BIT(gpio)				((gpio) & (GPIO_PER_BANK - 1))
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* There is a GPIO control register for each GPIO */
34*4882a593Smuzhiyun #define GPIO_CONTROL(gpio)			(0x00000100 + ((gpio) << 2))
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* The remaining registers are per GPIO bank */
37*4882a593Smuzhiyun #define GPIO_OUT_STATUS(bank)			(0x00000000 + ((bank) << 2))
38*4882a593Smuzhiyun #define GPIO_IN_STATUS(bank)			(0x00000020 + ((bank) << 2))
39*4882a593Smuzhiyun #define GPIO_OUT_SET(bank)			(0x00000040 + ((bank) << 2))
40*4882a593Smuzhiyun #define GPIO_OUT_CLEAR(bank)			(0x00000060 + ((bank) << 2))
41*4882a593Smuzhiyun #define GPIO_INT_STATUS(bank)			(0x00000080 + ((bank) << 2))
42*4882a593Smuzhiyun #define GPIO_INT_MASK(bank)			(0x000000a0 + ((bank) << 2))
43*4882a593Smuzhiyun #define GPIO_INT_MSKCLR(bank)			(0x000000c0 + ((bank) << 2))
44*4882a593Smuzhiyun #define GPIO_PWD_STATUS(bank)			(0x00000500 + ((bank) << 2))
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define GPIO_GPPWR_OFFSET			0x00000520
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define GPIO_GPCTR0_DBR_SHIFT			5
49*4882a593Smuzhiyun #define GPIO_GPCTR0_DBR_MASK			0x000001e0
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define GPIO_GPCTR0_ITR_SHIFT			3
52*4882a593Smuzhiyun #define GPIO_GPCTR0_ITR_MASK			0x00000018
53*4882a593Smuzhiyun #define GPIO_GPCTR0_ITR_CMD_RISING_EDGE		0x00000001
54*4882a593Smuzhiyun #define GPIO_GPCTR0_ITR_CMD_FALLING_EDGE	0x00000002
55*4882a593Smuzhiyun #define GPIO_GPCTR0_ITR_CMD_BOTH_EDGE		0x00000003
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define GPIO_GPCTR0_IOTR_MASK			0x00000001
58*4882a593Smuzhiyun #define GPIO_GPCTR0_IOTR_CMD_0UTPUT		0x00000000
59*4882a593Smuzhiyun #define GPIO_GPCTR0_IOTR_CMD_INPUT		0x00000001
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define GPIO_GPCTR0_DB_ENABLE_MASK		0x00000100
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define LOCK_CODE				0xffffffff
64*4882a593Smuzhiyun #define UNLOCK_CODE				0x00000000
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun struct bcm_kona_gpio {
67*4882a593Smuzhiyun 	void __iomem *reg_base;
68*4882a593Smuzhiyun 	int num_bank;
69*4882a593Smuzhiyun 	raw_spinlock_t lock;
70*4882a593Smuzhiyun 	struct gpio_chip gpio_chip;
71*4882a593Smuzhiyun 	struct irq_domain *irq_domain;
72*4882a593Smuzhiyun 	struct bcm_kona_gpio_bank *banks;
73*4882a593Smuzhiyun 	struct platform_device *pdev;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun struct bcm_kona_gpio_bank {
77*4882a593Smuzhiyun 	int id;
78*4882a593Smuzhiyun 	int irq;
79*4882a593Smuzhiyun 	/* Used in the interrupt handler */
80*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
bcm_kona_gpio_write_lock_regs(void __iomem * reg_base,int bank_id,u32 lockcode)83*4882a593Smuzhiyun static inline void bcm_kona_gpio_write_lock_regs(void __iomem *reg_base,
84*4882a593Smuzhiyun 						int bank_id, u32 lockcode)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	writel(BCM_GPIO_PASSWD, reg_base + GPIO_GPPWR_OFFSET);
87*4882a593Smuzhiyun 	writel(lockcode, reg_base + GPIO_PWD_STATUS(bank_id));
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
bcm_kona_gpio_lock_gpio(struct bcm_kona_gpio * kona_gpio,unsigned gpio)90*4882a593Smuzhiyun static void bcm_kona_gpio_lock_gpio(struct bcm_kona_gpio *kona_gpio,
91*4882a593Smuzhiyun 					unsigned gpio)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	u32 val;
94*4882a593Smuzhiyun 	unsigned long flags;
95*4882a593Smuzhiyun 	int bank_id = GPIO_BANK(gpio);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&kona_gpio->lock, flags);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	val = readl(kona_gpio->reg_base + GPIO_PWD_STATUS(bank_id));
100*4882a593Smuzhiyun 	val |= BIT(gpio);
101*4882a593Smuzhiyun 	bcm_kona_gpio_write_lock_regs(kona_gpio->reg_base, bank_id, val);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
bcm_kona_gpio_unlock_gpio(struct bcm_kona_gpio * kona_gpio,unsigned gpio)106*4882a593Smuzhiyun static void bcm_kona_gpio_unlock_gpio(struct bcm_kona_gpio *kona_gpio,
107*4882a593Smuzhiyun 					unsigned gpio)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	u32 val;
110*4882a593Smuzhiyun 	unsigned long flags;
111*4882a593Smuzhiyun 	int bank_id = GPIO_BANK(gpio);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&kona_gpio->lock, flags);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	val = readl(kona_gpio->reg_base + GPIO_PWD_STATUS(bank_id));
116*4882a593Smuzhiyun 	val &= ~BIT(gpio);
117*4882a593Smuzhiyun 	bcm_kona_gpio_write_lock_regs(kona_gpio->reg_base, bank_id, val);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
bcm_kona_gpio_get_dir(struct gpio_chip * chip,unsigned gpio)122*4882a593Smuzhiyun static int bcm_kona_gpio_get_dir(struct gpio_chip *chip, unsigned gpio)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio = gpiochip_get_data(chip);
125*4882a593Smuzhiyun 	void __iomem *reg_base = kona_gpio->reg_base;
126*4882a593Smuzhiyun 	u32 val;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	val = readl(reg_base + GPIO_CONTROL(gpio)) & GPIO_GPCTR0_IOTR_MASK;
129*4882a593Smuzhiyun 	return val ? GPIO_LINE_DIRECTION_IN : GPIO_LINE_DIRECTION_OUT;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
bcm_kona_gpio_set(struct gpio_chip * chip,unsigned gpio,int value)132*4882a593Smuzhiyun static void bcm_kona_gpio_set(struct gpio_chip *chip, unsigned gpio, int value)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio;
135*4882a593Smuzhiyun 	void __iomem *reg_base;
136*4882a593Smuzhiyun 	int bank_id = GPIO_BANK(gpio);
137*4882a593Smuzhiyun 	int bit = GPIO_BIT(gpio);
138*4882a593Smuzhiyun 	u32 val, reg_offset;
139*4882a593Smuzhiyun 	unsigned long flags;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	kona_gpio = gpiochip_get_data(chip);
142*4882a593Smuzhiyun 	reg_base = kona_gpio->reg_base;
143*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&kona_gpio->lock, flags);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* this function only applies to output pin */
146*4882a593Smuzhiyun 	if (bcm_kona_gpio_get_dir(chip, gpio) == GPIO_LINE_DIRECTION_IN)
147*4882a593Smuzhiyun 		goto out;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	reg_offset = value ? GPIO_OUT_SET(bank_id) : GPIO_OUT_CLEAR(bank_id);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	val = readl(reg_base + reg_offset);
152*4882a593Smuzhiyun 	val |= BIT(bit);
153*4882a593Smuzhiyun 	writel(val, reg_base + reg_offset);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun out:
156*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
bcm_kona_gpio_get(struct gpio_chip * chip,unsigned gpio)159*4882a593Smuzhiyun static int bcm_kona_gpio_get(struct gpio_chip *chip, unsigned gpio)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio;
162*4882a593Smuzhiyun 	void __iomem *reg_base;
163*4882a593Smuzhiyun 	int bank_id = GPIO_BANK(gpio);
164*4882a593Smuzhiyun 	int bit = GPIO_BIT(gpio);
165*4882a593Smuzhiyun 	u32 val, reg_offset;
166*4882a593Smuzhiyun 	unsigned long flags;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	kona_gpio = gpiochip_get_data(chip);
169*4882a593Smuzhiyun 	reg_base = kona_gpio->reg_base;
170*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&kona_gpio->lock, flags);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if (bcm_kona_gpio_get_dir(chip, gpio) == GPIO_LINE_DIRECTION_IN)
173*4882a593Smuzhiyun 		reg_offset = GPIO_IN_STATUS(bank_id);
174*4882a593Smuzhiyun 	else
175*4882a593Smuzhiyun 		reg_offset = GPIO_OUT_STATUS(bank_id);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* read the GPIO bank status */
178*4882a593Smuzhiyun 	val = readl(reg_base + reg_offset);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* return the specified bit status */
183*4882a593Smuzhiyun 	return !!(val & BIT(bit));
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
bcm_kona_gpio_request(struct gpio_chip * chip,unsigned gpio)186*4882a593Smuzhiyun static int bcm_kona_gpio_request(struct gpio_chip *chip, unsigned gpio)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio = gpiochip_get_data(chip);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	bcm_kona_gpio_unlock_gpio(kona_gpio, gpio);
191*4882a593Smuzhiyun 	return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
bcm_kona_gpio_free(struct gpio_chip * chip,unsigned gpio)194*4882a593Smuzhiyun static void bcm_kona_gpio_free(struct gpio_chip *chip, unsigned gpio)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio = gpiochip_get_data(chip);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	bcm_kona_gpio_lock_gpio(kona_gpio, gpio);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
bcm_kona_gpio_direction_input(struct gpio_chip * chip,unsigned gpio)201*4882a593Smuzhiyun static int bcm_kona_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio;
204*4882a593Smuzhiyun 	void __iomem *reg_base;
205*4882a593Smuzhiyun 	u32 val;
206*4882a593Smuzhiyun 	unsigned long flags;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	kona_gpio = gpiochip_get_data(chip);
209*4882a593Smuzhiyun 	reg_base = kona_gpio->reg_base;
210*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&kona_gpio->lock, flags);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	val = readl(reg_base + GPIO_CONTROL(gpio));
213*4882a593Smuzhiyun 	val &= ~GPIO_GPCTR0_IOTR_MASK;
214*4882a593Smuzhiyun 	val |= GPIO_GPCTR0_IOTR_CMD_INPUT;
215*4882a593Smuzhiyun 	writel(val, reg_base + GPIO_CONTROL(gpio));
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
bcm_kona_gpio_direction_output(struct gpio_chip * chip,unsigned gpio,int value)222*4882a593Smuzhiyun static int bcm_kona_gpio_direction_output(struct gpio_chip *chip,
223*4882a593Smuzhiyun 					  unsigned gpio, int value)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio;
226*4882a593Smuzhiyun 	void __iomem *reg_base;
227*4882a593Smuzhiyun 	int bank_id = GPIO_BANK(gpio);
228*4882a593Smuzhiyun 	int bit = GPIO_BIT(gpio);
229*4882a593Smuzhiyun 	u32 val, reg_offset;
230*4882a593Smuzhiyun 	unsigned long flags;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	kona_gpio = gpiochip_get_data(chip);
233*4882a593Smuzhiyun 	reg_base = kona_gpio->reg_base;
234*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&kona_gpio->lock, flags);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	val = readl(reg_base + GPIO_CONTROL(gpio));
237*4882a593Smuzhiyun 	val &= ~GPIO_GPCTR0_IOTR_MASK;
238*4882a593Smuzhiyun 	val |= GPIO_GPCTR0_IOTR_CMD_0UTPUT;
239*4882a593Smuzhiyun 	writel(val, reg_base + GPIO_CONTROL(gpio));
240*4882a593Smuzhiyun 	reg_offset = value ? GPIO_OUT_SET(bank_id) : GPIO_OUT_CLEAR(bank_id);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	val = readl(reg_base + reg_offset);
243*4882a593Smuzhiyun 	val |= BIT(bit);
244*4882a593Smuzhiyun 	writel(val, reg_base + reg_offset);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
bcm_kona_gpio_to_irq(struct gpio_chip * chip,unsigned gpio)251*4882a593Smuzhiyun static int bcm_kona_gpio_to_irq(struct gpio_chip *chip, unsigned gpio)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	kona_gpio = gpiochip_get_data(chip);
256*4882a593Smuzhiyun 	if (gpio >= kona_gpio->gpio_chip.ngpio)
257*4882a593Smuzhiyun 		return -ENXIO;
258*4882a593Smuzhiyun 	return irq_create_mapping(kona_gpio->irq_domain, gpio);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
bcm_kona_gpio_set_debounce(struct gpio_chip * chip,unsigned gpio,unsigned debounce)261*4882a593Smuzhiyun static int bcm_kona_gpio_set_debounce(struct gpio_chip *chip, unsigned gpio,
262*4882a593Smuzhiyun 				      unsigned debounce)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio;
265*4882a593Smuzhiyun 	void __iomem *reg_base;
266*4882a593Smuzhiyun 	u32 val, res;
267*4882a593Smuzhiyun 	unsigned long flags;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	kona_gpio = gpiochip_get_data(chip);
270*4882a593Smuzhiyun 	reg_base = kona_gpio->reg_base;
271*4882a593Smuzhiyun 	/* debounce must be 1-128ms (or 0) */
272*4882a593Smuzhiyun 	if ((debounce > 0 && debounce < 1000) || debounce > 128000) {
273*4882a593Smuzhiyun 		dev_err(chip->parent, "Debounce value %u not in range\n",
274*4882a593Smuzhiyun 			debounce);
275*4882a593Smuzhiyun 		return -EINVAL;
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* calculate debounce bit value */
279*4882a593Smuzhiyun 	if (debounce != 0) {
280*4882a593Smuzhiyun 		/* Convert to ms */
281*4882a593Smuzhiyun 		debounce /= 1000;
282*4882a593Smuzhiyun 		/* find the MSB */
283*4882a593Smuzhiyun 		res = fls(debounce) - 1;
284*4882a593Smuzhiyun 		/* Check if MSB-1 is set (round up or down) */
285*4882a593Smuzhiyun 		if (res > 0 && (debounce & BIT(res - 1)))
286*4882a593Smuzhiyun 			res++;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* spin lock for read-modify-write of the GPIO register */
290*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&kona_gpio->lock, flags);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	val = readl(reg_base + GPIO_CONTROL(gpio));
293*4882a593Smuzhiyun 	val &= ~GPIO_GPCTR0_DBR_MASK;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	if (debounce == 0) {
296*4882a593Smuzhiyun 		/* disable debounce */
297*4882a593Smuzhiyun 		val &= ~GPIO_GPCTR0_DB_ENABLE_MASK;
298*4882a593Smuzhiyun 	} else {
299*4882a593Smuzhiyun 		val |= GPIO_GPCTR0_DB_ENABLE_MASK |
300*4882a593Smuzhiyun 		    (res << GPIO_GPCTR0_DBR_SHIFT);
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	writel(val, reg_base + GPIO_CONTROL(gpio));
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
bcm_kona_gpio_set_config(struct gpio_chip * chip,unsigned gpio,unsigned long config)310*4882a593Smuzhiyun static int bcm_kona_gpio_set_config(struct gpio_chip *chip, unsigned gpio,
311*4882a593Smuzhiyun 				    unsigned long config)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	u32 debounce;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
316*4882a593Smuzhiyun 		return -ENOTSUPP;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	debounce = pinconf_to_config_argument(config);
319*4882a593Smuzhiyun 	return bcm_kona_gpio_set_debounce(chip, gpio, debounce);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun static const struct gpio_chip template_chip = {
323*4882a593Smuzhiyun 	.label = "bcm-kona-gpio",
324*4882a593Smuzhiyun 	.owner = THIS_MODULE,
325*4882a593Smuzhiyun 	.request = bcm_kona_gpio_request,
326*4882a593Smuzhiyun 	.free = bcm_kona_gpio_free,
327*4882a593Smuzhiyun 	.get_direction = bcm_kona_gpio_get_dir,
328*4882a593Smuzhiyun 	.direction_input = bcm_kona_gpio_direction_input,
329*4882a593Smuzhiyun 	.get = bcm_kona_gpio_get,
330*4882a593Smuzhiyun 	.direction_output = bcm_kona_gpio_direction_output,
331*4882a593Smuzhiyun 	.set = bcm_kona_gpio_set,
332*4882a593Smuzhiyun 	.set_config = bcm_kona_gpio_set_config,
333*4882a593Smuzhiyun 	.to_irq = bcm_kona_gpio_to_irq,
334*4882a593Smuzhiyun 	.base = 0,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun 
bcm_kona_gpio_irq_ack(struct irq_data * d)337*4882a593Smuzhiyun static void bcm_kona_gpio_irq_ack(struct irq_data *d)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio;
340*4882a593Smuzhiyun 	void __iomem *reg_base;
341*4882a593Smuzhiyun 	unsigned gpio = d->hwirq;
342*4882a593Smuzhiyun 	int bank_id = GPIO_BANK(gpio);
343*4882a593Smuzhiyun 	int bit = GPIO_BIT(gpio);
344*4882a593Smuzhiyun 	u32 val;
345*4882a593Smuzhiyun 	unsigned long flags;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	kona_gpio = irq_data_get_irq_chip_data(d);
348*4882a593Smuzhiyun 	reg_base = kona_gpio->reg_base;
349*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&kona_gpio->lock, flags);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	val = readl(reg_base + GPIO_INT_STATUS(bank_id));
352*4882a593Smuzhiyun 	val |= BIT(bit);
353*4882a593Smuzhiyun 	writel(val, reg_base + GPIO_INT_STATUS(bank_id));
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
bcm_kona_gpio_irq_mask(struct irq_data * d)358*4882a593Smuzhiyun static void bcm_kona_gpio_irq_mask(struct irq_data *d)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio;
361*4882a593Smuzhiyun 	void __iomem *reg_base;
362*4882a593Smuzhiyun 	unsigned gpio = d->hwirq;
363*4882a593Smuzhiyun 	int bank_id = GPIO_BANK(gpio);
364*4882a593Smuzhiyun 	int bit = GPIO_BIT(gpio);
365*4882a593Smuzhiyun 	u32 val;
366*4882a593Smuzhiyun 	unsigned long flags;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	kona_gpio = irq_data_get_irq_chip_data(d);
369*4882a593Smuzhiyun 	reg_base = kona_gpio->reg_base;
370*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&kona_gpio->lock, flags);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	val = readl(reg_base + GPIO_INT_MASK(bank_id));
373*4882a593Smuzhiyun 	val |= BIT(bit);
374*4882a593Smuzhiyun 	writel(val, reg_base + GPIO_INT_MASK(bank_id));
375*4882a593Smuzhiyun 	gpiochip_disable_irq(&kona_gpio->gpio_chip, gpio);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
bcm_kona_gpio_irq_unmask(struct irq_data * d)380*4882a593Smuzhiyun static void bcm_kona_gpio_irq_unmask(struct irq_data *d)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio;
383*4882a593Smuzhiyun 	void __iomem *reg_base;
384*4882a593Smuzhiyun 	unsigned gpio = d->hwirq;
385*4882a593Smuzhiyun 	int bank_id = GPIO_BANK(gpio);
386*4882a593Smuzhiyun 	int bit = GPIO_BIT(gpio);
387*4882a593Smuzhiyun 	u32 val;
388*4882a593Smuzhiyun 	unsigned long flags;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	kona_gpio = irq_data_get_irq_chip_data(d);
391*4882a593Smuzhiyun 	reg_base = kona_gpio->reg_base;
392*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&kona_gpio->lock, flags);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	val = readl(reg_base + GPIO_INT_MSKCLR(bank_id));
395*4882a593Smuzhiyun 	val |= BIT(bit);
396*4882a593Smuzhiyun 	writel(val, reg_base + GPIO_INT_MSKCLR(bank_id));
397*4882a593Smuzhiyun 	gpiochip_enable_irq(&kona_gpio->gpio_chip, gpio);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
bcm_kona_gpio_irq_set_type(struct irq_data * d,unsigned int type)402*4882a593Smuzhiyun static int bcm_kona_gpio_irq_set_type(struct irq_data *d, unsigned int type)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio;
405*4882a593Smuzhiyun 	void __iomem *reg_base;
406*4882a593Smuzhiyun 	unsigned gpio = d->hwirq;
407*4882a593Smuzhiyun 	u32 lvl_type;
408*4882a593Smuzhiyun 	u32 val;
409*4882a593Smuzhiyun 	unsigned long flags;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	kona_gpio = irq_data_get_irq_chip_data(d);
412*4882a593Smuzhiyun 	reg_base = kona_gpio->reg_base;
413*4882a593Smuzhiyun 	switch (type & IRQ_TYPE_SENSE_MASK) {
414*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
415*4882a593Smuzhiyun 		lvl_type = GPIO_GPCTR0_ITR_CMD_RISING_EDGE;
416*4882a593Smuzhiyun 		break;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
419*4882a593Smuzhiyun 		lvl_type = GPIO_GPCTR0_ITR_CMD_FALLING_EDGE;
420*4882a593Smuzhiyun 		break;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
423*4882a593Smuzhiyun 		lvl_type = GPIO_GPCTR0_ITR_CMD_BOTH_EDGE;
424*4882a593Smuzhiyun 		break;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
427*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
428*4882a593Smuzhiyun 		/* BCM GPIO doesn't support level triggering */
429*4882a593Smuzhiyun 	default:
430*4882a593Smuzhiyun 		dev_err(kona_gpio->gpio_chip.parent,
431*4882a593Smuzhiyun 			"Invalid BCM GPIO irq type 0x%x\n", type);
432*4882a593Smuzhiyun 		return -EINVAL;
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&kona_gpio->lock, flags);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	val = readl(reg_base + GPIO_CONTROL(gpio));
438*4882a593Smuzhiyun 	val &= ~GPIO_GPCTR0_ITR_MASK;
439*4882a593Smuzhiyun 	val |= lvl_type << GPIO_GPCTR0_ITR_SHIFT;
440*4882a593Smuzhiyun 	writel(val, reg_base + GPIO_CONTROL(gpio));
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	return 0;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
bcm_kona_gpio_irq_handler(struct irq_desc * desc)447*4882a593Smuzhiyun static void bcm_kona_gpio_irq_handler(struct irq_desc *desc)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	void __iomem *reg_base;
450*4882a593Smuzhiyun 	int bit, bank_id;
451*4882a593Smuzhiyun 	unsigned long sta;
452*4882a593Smuzhiyun 	struct bcm_kona_gpio_bank *bank = irq_desc_get_handler_data(desc);
453*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/*
458*4882a593Smuzhiyun 	 * For bank interrupts, we can't use chip_data to store the kona_gpio
459*4882a593Smuzhiyun 	 * pointer, since GIC needs it for its own purposes. Therefore, we get
460*4882a593Smuzhiyun 	 * our pointer from the bank structure.
461*4882a593Smuzhiyun 	 */
462*4882a593Smuzhiyun 	reg_base = bank->kona_gpio->reg_base;
463*4882a593Smuzhiyun 	bank_id = bank->id;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	while ((sta = readl(reg_base + GPIO_INT_STATUS(bank_id)) &
466*4882a593Smuzhiyun 		    (~(readl(reg_base + GPIO_INT_MASK(bank_id)))))) {
467*4882a593Smuzhiyun 		for_each_set_bit(bit, &sta, 32) {
468*4882a593Smuzhiyun 			int hwirq = GPIO_PER_BANK * bank_id + bit;
469*4882a593Smuzhiyun 			int child_irq =
470*4882a593Smuzhiyun 				irq_find_mapping(bank->kona_gpio->irq_domain,
471*4882a593Smuzhiyun 						 hwirq);
472*4882a593Smuzhiyun 			/*
473*4882a593Smuzhiyun 			 * Clear interrupt before handler is called so we don't
474*4882a593Smuzhiyun 			 * miss any interrupt occurred during executing them.
475*4882a593Smuzhiyun 			 */
476*4882a593Smuzhiyun 			writel(readl(reg_base + GPIO_INT_STATUS(bank_id)) |
477*4882a593Smuzhiyun 			       BIT(bit), reg_base + GPIO_INT_STATUS(bank_id));
478*4882a593Smuzhiyun 			/* Invoke interrupt handler */
479*4882a593Smuzhiyun 			generic_handle_irq(child_irq);
480*4882a593Smuzhiyun 		}
481*4882a593Smuzhiyun 	}
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
bcm_kona_gpio_irq_reqres(struct irq_data * d)486*4882a593Smuzhiyun static int bcm_kona_gpio_irq_reqres(struct irq_data *d)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio = irq_data_get_irq_chip_data(d);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	return gpiochip_reqres_irq(&kona_gpio->gpio_chip, d->hwirq);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
bcm_kona_gpio_irq_relres(struct irq_data * d)493*4882a593Smuzhiyun static void bcm_kona_gpio_irq_relres(struct irq_data *d)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio = irq_data_get_irq_chip_data(d);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	gpiochip_relres_irq(&kona_gpio->gpio_chip, d->hwirq);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun static struct irq_chip bcm_gpio_irq_chip = {
501*4882a593Smuzhiyun 	.name = "bcm-kona-gpio",
502*4882a593Smuzhiyun 	.irq_ack = bcm_kona_gpio_irq_ack,
503*4882a593Smuzhiyun 	.irq_mask = bcm_kona_gpio_irq_mask,
504*4882a593Smuzhiyun 	.irq_unmask = bcm_kona_gpio_irq_unmask,
505*4882a593Smuzhiyun 	.irq_set_type = bcm_kona_gpio_irq_set_type,
506*4882a593Smuzhiyun 	.irq_request_resources = bcm_kona_gpio_irq_reqres,
507*4882a593Smuzhiyun 	.irq_release_resources = bcm_kona_gpio_irq_relres,
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun static struct of_device_id const bcm_kona_gpio_of_match[] = {
511*4882a593Smuzhiyun 	{ .compatible = "brcm,kona-gpio" },
512*4882a593Smuzhiyun 	{}
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun /*
516*4882a593Smuzhiyun  * This lock class tells lockdep that GPIO irqs are in a different
517*4882a593Smuzhiyun  * category than their parents, so it won't report false recursion.
518*4882a593Smuzhiyun  */
519*4882a593Smuzhiyun static struct lock_class_key gpio_lock_class;
520*4882a593Smuzhiyun static struct lock_class_key gpio_request_class;
521*4882a593Smuzhiyun 
bcm_kona_gpio_irq_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)522*4882a593Smuzhiyun static int bcm_kona_gpio_irq_map(struct irq_domain *d, unsigned int irq,
523*4882a593Smuzhiyun 				 irq_hw_number_t hwirq)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	int ret;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	ret = irq_set_chip_data(irq, d->host_data);
528*4882a593Smuzhiyun 	if (ret < 0)
529*4882a593Smuzhiyun 		return ret;
530*4882a593Smuzhiyun 	irq_set_lockdep_class(irq, &gpio_lock_class, &gpio_request_class);
531*4882a593Smuzhiyun 	irq_set_chip_and_handler(irq, &bcm_gpio_irq_chip, handle_simple_irq);
532*4882a593Smuzhiyun 	irq_set_noprobe(irq);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	return 0;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun 
bcm_kona_gpio_irq_unmap(struct irq_domain * d,unsigned int irq)537*4882a593Smuzhiyun static void bcm_kona_gpio_irq_unmap(struct irq_domain *d, unsigned int irq)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	irq_set_chip_and_handler(irq, NULL, NULL);
540*4882a593Smuzhiyun 	irq_set_chip_data(irq, NULL);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun static const struct irq_domain_ops bcm_kona_irq_ops = {
544*4882a593Smuzhiyun 	.map = bcm_kona_gpio_irq_map,
545*4882a593Smuzhiyun 	.unmap = bcm_kona_gpio_irq_unmap,
546*4882a593Smuzhiyun 	.xlate = irq_domain_xlate_twocell,
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun 
bcm_kona_gpio_reset(struct bcm_kona_gpio * kona_gpio)549*4882a593Smuzhiyun static void bcm_kona_gpio_reset(struct bcm_kona_gpio *kona_gpio)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun 	void __iomem *reg_base;
552*4882a593Smuzhiyun 	int i;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	reg_base = kona_gpio->reg_base;
555*4882a593Smuzhiyun 	/* disable interrupts and clear status */
556*4882a593Smuzhiyun 	for (i = 0; i < kona_gpio->num_bank; i++) {
557*4882a593Smuzhiyun 		/* Unlock the entire bank first */
558*4882a593Smuzhiyun 		bcm_kona_gpio_write_lock_regs(reg_base, i, UNLOCK_CODE);
559*4882a593Smuzhiyun 		writel(0xffffffff, reg_base + GPIO_INT_MASK(i));
560*4882a593Smuzhiyun 		writel(0xffffffff, reg_base + GPIO_INT_STATUS(i));
561*4882a593Smuzhiyun 		/* Now re-lock the bank */
562*4882a593Smuzhiyun 		bcm_kona_gpio_write_lock_regs(reg_base, i, LOCK_CODE);
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
bcm_kona_gpio_probe(struct platform_device * pdev)566*4882a593Smuzhiyun static int bcm_kona_gpio_probe(struct platform_device *pdev)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
569*4882a593Smuzhiyun 	const struct of_device_id *match;
570*4882a593Smuzhiyun 	struct bcm_kona_gpio_bank *bank;
571*4882a593Smuzhiyun 	struct bcm_kona_gpio *kona_gpio;
572*4882a593Smuzhiyun 	struct gpio_chip *chip;
573*4882a593Smuzhiyun 	int ret;
574*4882a593Smuzhiyun 	int i;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	match = of_match_device(bcm_kona_gpio_of_match, dev);
577*4882a593Smuzhiyun 	if (!match) {
578*4882a593Smuzhiyun 		dev_err(dev, "Failed to find gpio controller\n");
579*4882a593Smuzhiyun 		return -ENODEV;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	kona_gpio = devm_kzalloc(dev, sizeof(*kona_gpio), GFP_KERNEL);
583*4882a593Smuzhiyun 	if (!kona_gpio)
584*4882a593Smuzhiyun 		return -ENOMEM;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	kona_gpio->gpio_chip = template_chip;
587*4882a593Smuzhiyun 	chip = &kona_gpio->gpio_chip;
588*4882a593Smuzhiyun 	ret = platform_irq_count(pdev);
589*4882a593Smuzhiyun 	if (!ret) {
590*4882a593Smuzhiyun 		dev_err(dev, "Couldn't determine # GPIO banks\n");
591*4882a593Smuzhiyun 		return -ENOENT;
592*4882a593Smuzhiyun 	} else if (ret < 0) {
593*4882a593Smuzhiyun 		return dev_err_probe(dev, ret, "Couldn't determine GPIO banks\n");
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 	kona_gpio->num_bank = ret;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	if (kona_gpio->num_bank > GPIO_MAX_BANK_NUM) {
598*4882a593Smuzhiyun 		dev_err(dev, "Too many GPIO banks configured (max=%d)\n",
599*4882a593Smuzhiyun 			GPIO_MAX_BANK_NUM);
600*4882a593Smuzhiyun 		return -ENXIO;
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun 	kona_gpio->banks = devm_kcalloc(dev,
603*4882a593Smuzhiyun 					kona_gpio->num_bank,
604*4882a593Smuzhiyun 					sizeof(*kona_gpio->banks),
605*4882a593Smuzhiyun 					GFP_KERNEL);
606*4882a593Smuzhiyun 	if (!kona_gpio->banks)
607*4882a593Smuzhiyun 		return -ENOMEM;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	kona_gpio->pdev = pdev;
610*4882a593Smuzhiyun 	platform_set_drvdata(pdev, kona_gpio);
611*4882a593Smuzhiyun 	chip->of_node = dev->of_node;
612*4882a593Smuzhiyun 	chip->ngpio = kona_gpio->num_bank * GPIO_PER_BANK;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	kona_gpio->irq_domain = irq_domain_add_linear(dev->of_node,
615*4882a593Smuzhiyun 						      chip->ngpio,
616*4882a593Smuzhiyun 						      &bcm_kona_irq_ops,
617*4882a593Smuzhiyun 						      kona_gpio);
618*4882a593Smuzhiyun 	if (!kona_gpio->irq_domain) {
619*4882a593Smuzhiyun 		dev_err(dev, "Couldn't allocate IRQ domain\n");
620*4882a593Smuzhiyun 		return -ENXIO;
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	kona_gpio->reg_base = devm_platform_ioremap_resource(pdev, 0);
624*4882a593Smuzhiyun 	if (IS_ERR(kona_gpio->reg_base)) {
625*4882a593Smuzhiyun 		ret = PTR_ERR(kona_gpio->reg_base);
626*4882a593Smuzhiyun 		goto err_irq_domain;
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	for (i = 0; i < kona_gpio->num_bank; i++) {
630*4882a593Smuzhiyun 		bank = &kona_gpio->banks[i];
631*4882a593Smuzhiyun 		bank->id = i;
632*4882a593Smuzhiyun 		bank->irq = platform_get_irq(pdev, i);
633*4882a593Smuzhiyun 		bank->kona_gpio = kona_gpio;
634*4882a593Smuzhiyun 		if (bank->irq < 0) {
635*4882a593Smuzhiyun 			dev_err(dev, "Couldn't get IRQ for bank %d", i);
636*4882a593Smuzhiyun 			ret = -ENOENT;
637*4882a593Smuzhiyun 			goto err_irq_domain;
638*4882a593Smuzhiyun 		}
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	dev_info(&pdev->dev, "Setting up Kona GPIO\n");
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	bcm_kona_gpio_reset(kona_gpio);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(dev, chip, kona_gpio);
646*4882a593Smuzhiyun 	if (ret < 0) {
647*4882a593Smuzhiyun 		dev_err(dev, "Couldn't add GPIO chip -- %d\n", ret);
648*4882a593Smuzhiyun 		goto err_irq_domain;
649*4882a593Smuzhiyun 	}
650*4882a593Smuzhiyun 	for (i = 0; i < kona_gpio->num_bank; i++) {
651*4882a593Smuzhiyun 		bank = &kona_gpio->banks[i];
652*4882a593Smuzhiyun 		irq_set_chained_handler_and_data(bank->irq,
653*4882a593Smuzhiyun 						 bcm_kona_gpio_irq_handler,
654*4882a593Smuzhiyun 						 bank);
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	raw_spin_lock_init(&kona_gpio->lock);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	return 0;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun err_irq_domain:
662*4882a593Smuzhiyun 	irq_domain_remove(kona_gpio->irq_domain);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	return ret;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun static struct platform_driver bcm_kona_gpio_driver = {
668*4882a593Smuzhiyun 	.driver = {
669*4882a593Smuzhiyun 			.name = "bcm-kona-gpio",
670*4882a593Smuzhiyun 			.of_match_table = bcm_kona_gpio_of_match,
671*4882a593Smuzhiyun 	},
672*4882a593Smuzhiyun 	.probe = bcm_kona_gpio_probe,
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun builtin_platform_driver(bcm_kona_gpio_driver);
675