xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-aspeed.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2015 IBM Corp.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Joel Stanley <joel@jms.id.au>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <asm/div64.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/gpio/driver.h>
11*4882a593Smuzhiyun #include <linux/gpio/aspeed.h>
12*4882a593Smuzhiyun #include <linux/hashtable.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/spinlock.h>
20*4882a593Smuzhiyun #include <linux/string.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun  * These two headers aren't meant to be used by GPIO drivers. We need
24*4882a593Smuzhiyun  * them in order to access gpio_chip_hwgpio() which we need to implement
25*4882a593Smuzhiyun  * the aspeed specific API which allows the coprocessor to request
26*4882a593Smuzhiyun  * access to some GPIOs and to arbitrate between coprocessor and ARM.
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
29*4882a593Smuzhiyun #include "gpiolib.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun struct aspeed_bank_props {
32*4882a593Smuzhiyun 	unsigned int bank;
33*4882a593Smuzhiyun 	u32 input;
34*4882a593Smuzhiyun 	u32 output;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun struct aspeed_gpio_config {
38*4882a593Smuzhiyun 	unsigned int nr_gpios;
39*4882a593Smuzhiyun 	const struct aspeed_bank_props *props;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * @offset_timer: Maps an offset to an @timer_users index, or zero if disabled
44*4882a593Smuzhiyun  * @timer_users: Tracks the number of users for each timer
45*4882a593Smuzhiyun  *
46*4882a593Smuzhiyun  * The @timer_users has four elements but the first element is unused. This is
47*4882a593Smuzhiyun  * to simplify accounting and indexing, as a zero value in @offset_timer
48*4882a593Smuzhiyun  * represents disabled debouncing for the GPIO. Any other value for an element
49*4882a593Smuzhiyun  * of @offset_timer is used as an index into @timer_users. This behaviour of
50*4882a593Smuzhiyun  * the zero value aligns with the behaviour of zero built from the timer
51*4882a593Smuzhiyun  * configuration registers (i.e. debouncing is disabled).
52*4882a593Smuzhiyun  */
53*4882a593Smuzhiyun struct aspeed_gpio {
54*4882a593Smuzhiyun 	struct gpio_chip chip;
55*4882a593Smuzhiyun 	struct irq_chip irqc;
56*4882a593Smuzhiyun 	raw_spinlock_t lock;
57*4882a593Smuzhiyun 	void __iomem *base;
58*4882a593Smuzhiyun 	int irq;
59*4882a593Smuzhiyun 	const struct aspeed_gpio_config *config;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	u8 *offset_timer;
62*4882a593Smuzhiyun 	unsigned int timer_users[4];
63*4882a593Smuzhiyun 	struct clk *clk;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	u32 *dcache;
66*4882a593Smuzhiyun 	u8 *cf_copro_bankmap;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun struct aspeed_gpio_bank {
70*4882a593Smuzhiyun 	uint16_t	val_regs;	/* +0: Rd: read input value, Wr: set write latch
71*4882a593Smuzhiyun 					 * +4: Rd/Wr: Direction (0=in, 1=out)
72*4882a593Smuzhiyun 					 */
73*4882a593Smuzhiyun 	uint16_t	rdata_reg;	/*     Rd: read write latch, Wr: <none>  */
74*4882a593Smuzhiyun 	uint16_t	irq_regs;
75*4882a593Smuzhiyun 	uint16_t	debounce_regs;
76*4882a593Smuzhiyun 	uint16_t	tolerance_regs;
77*4882a593Smuzhiyun 	uint16_t	cmdsrc_regs;
78*4882a593Smuzhiyun 	const char	names[4][3];
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun  * Note: The "value" register returns the input value sampled on the
83*4882a593Smuzhiyun  *       line even when the GPIO is configured as an output. Since
84*4882a593Smuzhiyun  *       that input goes through synchronizers, writing, then reading
85*4882a593Smuzhiyun  *       back may not return the written value right away.
86*4882a593Smuzhiyun  *
87*4882a593Smuzhiyun  *       The "rdata" register returns the content of the write latch
88*4882a593Smuzhiyun  *       and thus can be used to read back what was last written
89*4882a593Smuzhiyun  *       reliably.
90*4882a593Smuzhiyun  */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const int debounce_timers[4] = { 0x00, 0x50, 0x54, 0x58 };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const struct aspeed_gpio_copro_ops *copro_ops;
95*4882a593Smuzhiyun static void *copro_data;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const struct aspeed_gpio_bank aspeed_gpio_banks[] = {
98*4882a593Smuzhiyun 	{
99*4882a593Smuzhiyun 		.val_regs = 0x0000,
100*4882a593Smuzhiyun 		.rdata_reg = 0x00c0,
101*4882a593Smuzhiyun 		.irq_regs = 0x0008,
102*4882a593Smuzhiyun 		.debounce_regs = 0x0040,
103*4882a593Smuzhiyun 		.tolerance_regs = 0x001c,
104*4882a593Smuzhiyun 		.cmdsrc_regs = 0x0060,
105*4882a593Smuzhiyun 		.names = { "A", "B", "C", "D" },
106*4882a593Smuzhiyun 	},
107*4882a593Smuzhiyun 	{
108*4882a593Smuzhiyun 		.val_regs = 0x0020,
109*4882a593Smuzhiyun 		.rdata_reg = 0x00c4,
110*4882a593Smuzhiyun 		.irq_regs = 0x0028,
111*4882a593Smuzhiyun 		.debounce_regs = 0x0048,
112*4882a593Smuzhiyun 		.tolerance_regs = 0x003c,
113*4882a593Smuzhiyun 		.cmdsrc_regs = 0x0068,
114*4882a593Smuzhiyun 		.names = { "E", "F", "G", "H" },
115*4882a593Smuzhiyun 	},
116*4882a593Smuzhiyun 	{
117*4882a593Smuzhiyun 		.val_regs = 0x0070,
118*4882a593Smuzhiyun 		.rdata_reg = 0x00c8,
119*4882a593Smuzhiyun 		.irq_regs = 0x0098,
120*4882a593Smuzhiyun 		.debounce_regs = 0x00b0,
121*4882a593Smuzhiyun 		.tolerance_regs = 0x00ac,
122*4882a593Smuzhiyun 		.cmdsrc_regs = 0x0090,
123*4882a593Smuzhiyun 		.names = { "I", "J", "K", "L" },
124*4882a593Smuzhiyun 	},
125*4882a593Smuzhiyun 	{
126*4882a593Smuzhiyun 		.val_regs = 0x0078,
127*4882a593Smuzhiyun 		.rdata_reg = 0x00cc,
128*4882a593Smuzhiyun 		.irq_regs = 0x00e8,
129*4882a593Smuzhiyun 		.debounce_regs = 0x0100,
130*4882a593Smuzhiyun 		.tolerance_regs = 0x00fc,
131*4882a593Smuzhiyun 		.cmdsrc_regs = 0x00e0,
132*4882a593Smuzhiyun 		.names = { "M", "N", "O", "P" },
133*4882a593Smuzhiyun 	},
134*4882a593Smuzhiyun 	{
135*4882a593Smuzhiyun 		.val_regs = 0x0080,
136*4882a593Smuzhiyun 		.rdata_reg = 0x00d0,
137*4882a593Smuzhiyun 		.irq_regs = 0x0118,
138*4882a593Smuzhiyun 		.debounce_regs = 0x0130,
139*4882a593Smuzhiyun 		.tolerance_regs = 0x012c,
140*4882a593Smuzhiyun 		.cmdsrc_regs = 0x0110,
141*4882a593Smuzhiyun 		.names = { "Q", "R", "S", "T" },
142*4882a593Smuzhiyun 	},
143*4882a593Smuzhiyun 	{
144*4882a593Smuzhiyun 		.val_regs = 0x0088,
145*4882a593Smuzhiyun 		.rdata_reg = 0x00d4,
146*4882a593Smuzhiyun 		.irq_regs = 0x0148,
147*4882a593Smuzhiyun 		.debounce_regs = 0x0160,
148*4882a593Smuzhiyun 		.tolerance_regs = 0x015c,
149*4882a593Smuzhiyun 		.cmdsrc_regs = 0x0140,
150*4882a593Smuzhiyun 		.names = { "U", "V", "W", "X" },
151*4882a593Smuzhiyun 	},
152*4882a593Smuzhiyun 	{
153*4882a593Smuzhiyun 		.val_regs = 0x01E0,
154*4882a593Smuzhiyun 		.rdata_reg = 0x00d8,
155*4882a593Smuzhiyun 		.irq_regs = 0x0178,
156*4882a593Smuzhiyun 		.debounce_regs = 0x0190,
157*4882a593Smuzhiyun 		.tolerance_regs = 0x018c,
158*4882a593Smuzhiyun 		.cmdsrc_regs = 0x0170,
159*4882a593Smuzhiyun 		.names = { "Y", "Z", "AA", "AB" },
160*4882a593Smuzhiyun 	},
161*4882a593Smuzhiyun 	{
162*4882a593Smuzhiyun 		.val_regs = 0x01e8,
163*4882a593Smuzhiyun 		.rdata_reg = 0x00dc,
164*4882a593Smuzhiyun 		.irq_regs = 0x01a8,
165*4882a593Smuzhiyun 		.debounce_regs = 0x01c0,
166*4882a593Smuzhiyun 		.tolerance_regs = 0x01bc,
167*4882a593Smuzhiyun 		.cmdsrc_regs = 0x01a0,
168*4882a593Smuzhiyun 		.names = { "AC", "", "", "" },
169*4882a593Smuzhiyun 	},
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun enum aspeed_gpio_reg {
173*4882a593Smuzhiyun 	reg_val,
174*4882a593Smuzhiyun 	reg_rdata,
175*4882a593Smuzhiyun 	reg_dir,
176*4882a593Smuzhiyun 	reg_irq_enable,
177*4882a593Smuzhiyun 	reg_irq_type0,
178*4882a593Smuzhiyun 	reg_irq_type1,
179*4882a593Smuzhiyun 	reg_irq_type2,
180*4882a593Smuzhiyun 	reg_irq_status,
181*4882a593Smuzhiyun 	reg_debounce_sel1,
182*4882a593Smuzhiyun 	reg_debounce_sel2,
183*4882a593Smuzhiyun 	reg_tolerance,
184*4882a593Smuzhiyun 	reg_cmdsrc0,
185*4882a593Smuzhiyun 	reg_cmdsrc1,
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define GPIO_VAL_VALUE	0x00
189*4882a593Smuzhiyun #define GPIO_VAL_DIR	0x04
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define GPIO_IRQ_ENABLE	0x00
192*4882a593Smuzhiyun #define GPIO_IRQ_TYPE0	0x04
193*4882a593Smuzhiyun #define GPIO_IRQ_TYPE1	0x08
194*4882a593Smuzhiyun #define GPIO_IRQ_TYPE2	0x0c
195*4882a593Smuzhiyun #define GPIO_IRQ_STATUS	0x10
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define GPIO_DEBOUNCE_SEL1 0x00
198*4882a593Smuzhiyun #define GPIO_DEBOUNCE_SEL2 0x04
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define GPIO_CMDSRC_0	0x00
201*4882a593Smuzhiyun #define GPIO_CMDSRC_1	0x04
202*4882a593Smuzhiyun #define  GPIO_CMDSRC_ARM		0
203*4882a593Smuzhiyun #define  GPIO_CMDSRC_LPC		1
204*4882a593Smuzhiyun #define  GPIO_CMDSRC_COLDFIRE		2
205*4882a593Smuzhiyun #define  GPIO_CMDSRC_RESERVED		3
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* This will be resolved at compile time */
bank_reg(struct aspeed_gpio * gpio,const struct aspeed_gpio_bank * bank,const enum aspeed_gpio_reg reg)208*4882a593Smuzhiyun static inline void __iomem *bank_reg(struct aspeed_gpio *gpio,
209*4882a593Smuzhiyun 				     const struct aspeed_gpio_bank *bank,
210*4882a593Smuzhiyun 				     const enum aspeed_gpio_reg reg)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	switch (reg) {
213*4882a593Smuzhiyun 	case reg_val:
214*4882a593Smuzhiyun 		return gpio->base + bank->val_regs + GPIO_VAL_VALUE;
215*4882a593Smuzhiyun 	case reg_rdata:
216*4882a593Smuzhiyun 		return gpio->base + bank->rdata_reg;
217*4882a593Smuzhiyun 	case reg_dir:
218*4882a593Smuzhiyun 		return gpio->base + bank->val_regs + GPIO_VAL_DIR;
219*4882a593Smuzhiyun 	case reg_irq_enable:
220*4882a593Smuzhiyun 		return gpio->base + bank->irq_regs + GPIO_IRQ_ENABLE;
221*4882a593Smuzhiyun 	case reg_irq_type0:
222*4882a593Smuzhiyun 		return gpio->base + bank->irq_regs + GPIO_IRQ_TYPE0;
223*4882a593Smuzhiyun 	case reg_irq_type1:
224*4882a593Smuzhiyun 		return gpio->base + bank->irq_regs + GPIO_IRQ_TYPE1;
225*4882a593Smuzhiyun 	case reg_irq_type2:
226*4882a593Smuzhiyun 		return gpio->base + bank->irq_regs + GPIO_IRQ_TYPE2;
227*4882a593Smuzhiyun 	case reg_irq_status:
228*4882a593Smuzhiyun 		return gpio->base + bank->irq_regs + GPIO_IRQ_STATUS;
229*4882a593Smuzhiyun 	case reg_debounce_sel1:
230*4882a593Smuzhiyun 		return gpio->base + bank->debounce_regs + GPIO_DEBOUNCE_SEL1;
231*4882a593Smuzhiyun 	case reg_debounce_sel2:
232*4882a593Smuzhiyun 		return gpio->base + bank->debounce_regs + GPIO_DEBOUNCE_SEL2;
233*4882a593Smuzhiyun 	case reg_tolerance:
234*4882a593Smuzhiyun 		return gpio->base + bank->tolerance_regs;
235*4882a593Smuzhiyun 	case reg_cmdsrc0:
236*4882a593Smuzhiyun 		return gpio->base + bank->cmdsrc_regs + GPIO_CMDSRC_0;
237*4882a593Smuzhiyun 	case reg_cmdsrc1:
238*4882a593Smuzhiyun 		return gpio->base + bank->cmdsrc_regs + GPIO_CMDSRC_1;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 	BUG();
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define GPIO_BANK(x)	((x) >> 5)
244*4882a593Smuzhiyun #define GPIO_OFFSET(x)	((x) & 0x1f)
245*4882a593Smuzhiyun #define GPIO_BIT(x)	BIT(GPIO_OFFSET(x))
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define _GPIO_SET_DEBOUNCE(t, o, i) ((!!((t) & BIT(i))) << GPIO_OFFSET(o))
248*4882a593Smuzhiyun #define GPIO_SET_DEBOUNCE1(t, o) _GPIO_SET_DEBOUNCE(t, o, 1)
249*4882a593Smuzhiyun #define GPIO_SET_DEBOUNCE2(t, o) _GPIO_SET_DEBOUNCE(t, o, 0)
250*4882a593Smuzhiyun 
to_bank(unsigned int offset)251*4882a593Smuzhiyun static const struct aspeed_gpio_bank *to_bank(unsigned int offset)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	unsigned int bank = GPIO_BANK(offset);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	WARN_ON(bank >= ARRAY_SIZE(aspeed_gpio_banks));
256*4882a593Smuzhiyun 	return &aspeed_gpio_banks[bank];
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
is_bank_props_sentinel(const struct aspeed_bank_props * props)259*4882a593Smuzhiyun static inline bool is_bank_props_sentinel(const struct aspeed_bank_props *props)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	return !(props->input || props->output);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
find_bank_props(struct aspeed_gpio * gpio,unsigned int offset)264*4882a593Smuzhiyun static inline const struct aspeed_bank_props *find_bank_props(
265*4882a593Smuzhiyun 		struct aspeed_gpio *gpio, unsigned int offset)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	const struct aspeed_bank_props *props = gpio->config->props;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	while (!is_bank_props_sentinel(props)) {
270*4882a593Smuzhiyun 		if (props->bank == GPIO_BANK(offset))
271*4882a593Smuzhiyun 			return props;
272*4882a593Smuzhiyun 		props++;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return NULL;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
have_gpio(struct aspeed_gpio * gpio,unsigned int offset)278*4882a593Smuzhiyun static inline bool have_gpio(struct aspeed_gpio *gpio, unsigned int offset)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	const struct aspeed_bank_props *props = find_bank_props(gpio, offset);
281*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank = to_bank(offset);
282*4882a593Smuzhiyun 	unsigned int group = GPIO_OFFSET(offset) / 8;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	return bank->names[group][0] != '\0' &&
285*4882a593Smuzhiyun 		(!props || ((props->input | props->output) & GPIO_BIT(offset)));
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
have_input(struct aspeed_gpio * gpio,unsigned int offset)288*4882a593Smuzhiyun static inline bool have_input(struct aspeed_gpio *gpio, unsigned int offset)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	const struct aspeed_bank_props *props = find_bank_props(gpio, offset);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	return !props || (props->input & GPIO_BIT(offset));
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #define have_irq(g, o) have_input((g), (o))
296*4882a593Smuzhiyun #define have_debounce(g, o) have_input((g), (o))
297*4882a593Smuzhiyun 
have_output(struct aspeed_gpio * gpio,unsigned int offset)298*4882a593Smuzhiyun static inline bool have_output(struct aspeed_gpio *gpio, unsigned int offset)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	const struct aspeed_bank_props *props = find_bank_props(gpio, offset);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	return !props || (props->output & GPIO_BIT(offset));
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
aspeed_gpio_change_cmd_source(struct aspeed_gpio * gpio,const struct aspeed_gpio_bank * bank,int bindex,int cmdsrc)305*4882a593Smuzhiyun static void aspeed_gpio_change_cmd_source(struct aspeed_gpio *gpio,
306*4882a593Smuzhiyun 					  const struct aspeed_gpio_bank *bank,
307*4882a593Smuzhiyun 					  int bindex, int cmdsrc)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	void __iomem *c0 = bank_reg(gpio, bank, reg_cmdsrc0);
310*4882a593Smuzhiyun 	void __iomem *c1 = bank_reg(gpio, bank, reg_cmdsrc1);
311*4882a593Smuzhiyun 	u32 bit, reg;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/*
314*4882a593Smuzhiyun 	 * Each register controls 4 banks, so take the bottom 2
315*4882a593Smuzhiyun 	 * bits of the bank index, and use them to select the
316*4882a593Smuzhiyun 	 * right control bit (0, 8, 16 or 24).
317*4882a593Smuzhiyun 	 */
318*4882a593Smuzhiyun 	bit = BIT((bindex & 3) << 3);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/* Source 1 first to avoid illegal 11 combination */
321*4882a593Smuzhiyun 	reg = ioread32(c1);
322*4882a593Smuzhiyun 	if (cmdsrc & 2)
323*4882a593Smuzhiyun 		reg |= bit;
324*4882a593Smuzhiyun 	else
325*4882a593Smuzhiyun 		reg &= ~bit;
326*4882a593Smuzhiyun 	iowrite32(reg, c1);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	/* Then Source 0 */
329*4882a593Smuzhiyun 	reg = ioread32(c0);
330*4882a593Smuzhiyun 	if (cmdsrc & 1)
331*4882a593Smuzhiyun 		reg |= bit;
332*4882a593Smuzhiyun 	else
333*4882a593Smuzhiyun 		reg &= ~bit;
334*4882a593Smuzhiyun 	iowrite32(reg, c0);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
aspeed_gpio_copro_request(struct aspeed_gpio * gpio,unsigned int offset)337*4882a593Smuzhiyun static bool aspeed_gpio_copro_request(struct aspeed_gpio *gpio,
338*4882a593Smuzhiyun 				      unsigned int offset)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank = to_bank(offset);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (!copro_ops || !gpio->cf_copro_bankmap)
343*4882a593Smuzhiyun 		return false;
344*4882a593Smuzhiyun 	if (!gpio->cf_copro_bankmap[offset >> 3])
345*4882a593Smuzhiyun 		return false;
346*4882a593Smuzhiyun 	if (!copro_ops->request_access)
347*4882a593Smuzhiyun 		return false;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	/* Pause the coprocessor */
350*4882a593Smuzhiyun 	copro_ops->request_access(copro_data);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	/* Change command source back to ARM */
353*4882a593Smuzhiyun 	aspeed_gpio_change_cmd_source(gpio, bank, offset >> 3, GPIO_CMDSRC_ARM);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/* Update cache */
356*4882a593Smuzhiyun 	gpio->dcache[GPIO_BANK(offset)] = ioread32(bank_reg(gpio, bank, reg_rdata));
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	return true;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
aspeed_gpio_copro_release(struct aspeed_gpio * gpio,unsigned int offset)361*4882a593Smuzhiyun static void aspeed_gpio_copro_release(struct aspeed_gpio *gpio,
362*4882a593Smuzhiyun 				      unsigned int offset)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank = to_bank(offset);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (!copro_ops || !gpio->cf_copro_bankmap)
367*4882a593Smuzhiyun 		return;
368*4882a593Smuzhiyun 	if (!gpio->cf_copro_bankmap[offset >> 3])
369*4882a593Smuzhiyun 		return;
370*4882a593Smuzhiyun 	if (!copro_ops->release_access)
371*4882a593Smuzhiyun 		return;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* Change command source back to ColdFire */
374*4882a593Smuzhiyun 	aspeed_gpio_change_cmd_source(gpio, bank, offset >> 3,
375*4882a593Smuzhiyun 				      GPIO_CMDSRC_COLDFIRE);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	/* Restart the coprocessor */
378*4882a593Smuzhiyun 	copro_ops->release_access(copro_data);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
aspeed_gpio_get(struct gpio_chip * gc,unsigned int offset)381*4882a593Smuzhiyun static int aspeed_gpio_get(struct gpio_chip *gc, unsigned int offset)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(gc);
384*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank = to_bank(offset);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	return !!(ioread32(bank_reg(gpio, bank, reg_val)) & GPIO_BIT(offset));
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
__aspeed_gpio_set(struct gpio_chip * gc,unsigned int offset,int val)389*4882a593Smuzhiyun static void __aspeed_gpio_set(struct gpio_chip *gc, unsigned int offset,
390*4882a593Smuzhiyun 			      int val)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(gc);
393*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank = to_bank(offset);
394*4882a593Smuzhiyun 	void __iomem *addr;
395*4882a593Smuzhiyun 	u32 reg;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	addr = bank_reg(gpio, bank, reg_val);
398*4882a593Smuzhiyun 	reg = gpio->dcache[GPIO_BANK(offset)];
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (val)
401*4882a593Smuzhiyun 		reg |= GPIO_BIT(offset);
402*4882a593Smuzhiyun 	else
403*4882a593Smuzhiyun 		reg &= ~GPIO_BIT(offset);
404*4882a593Smuzhiyun 	gpio->dcache[GPIO_BANK(offset)] = reg;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	iowrite32(reg, addr);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
aspeed_gpio_set(struct gpio_chip * gc,unsigned int offset,int val)409*4882a593Smuzhiyun static void aspeed_gpio_set(struct gpio_chip *gc, unsigned int offset,
410*4882a593Smuzhiyun 			    int val)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(gc);
413*4882a593Smuzhiyun 	unsigned long flags;
414*4882a593Smuzhiyun 	bool copro;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->lock, flags);
417*4882a593Smuzhiyun 	copro = aspeed_gpio_copro_request(gpio, offset);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	__aspeed_gpio_set(gc, offset, val);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	if (copro)
422*4882a593Smuzhiyun 		aspeed_gpio_copro_release(gpio, offset);
423*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->lock, flags);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
aspeed_gpio_dir_in(struct gpio_chip * gc,unsigned int offset)426*4882a593Smuzhiyun static int aspeed_gpio_dir_in(struct gpio_chip *gc, unsigned int offset)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(gc);
429*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank = to_bank(offset);
430*4882a593Smuzhiyun 	void __iomem *addr = bank_reg(gpio, bank, reg_dir);
431*4882a593Smuzhiyun 	unsigned long flags;
432*4882a593Smuzhiyun 	bool copro;
433*4882a593Smuzhiyun 	u32 reg;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	if (!have_input(gpio, offset))
436*4882a593Smuzhiyun 		return -ENOTSUPP;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->lock, flags);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	reg = ioread32(addr);
441*4882a593Smuzhiyun 	reg &= ~GPIO_BIT(offset);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	copro = aspeed_gpio_copro_request(gpio, offset);
444*4882a593Smuzhiyun 	iowrite32(reg, addr);
445*4882a593Smuzhiyun 	if (copro)
446*4882a593Smuzhiyun 		aspeed_gpio_copro_release(gpio, offset);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->lock, flags);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
aspeed_gpio_dir_out(struct gpio_chip * gc,unsigned int offset,int val)453*4882a593Smuzhiyun static int aspeed_gpio_dir_out(struct gpio_chip *gc,
454*4882a593Smuzhiyun 			       unsigned int offset, int val)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(gc);
457*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank = to_bank(offset);
458*4882a593Smuzhiyun 	void __iomem *addr = bank_reg(gpio, bank, reg_dir);
459*4882a593Smuzhiyun 	unsigned long flags;
460*4882a593Smuzhiyun 	bool copro;
461*4882a593Smuzhiyun 	u32 reg;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (!have_output(gpio, offset))
464*4882a593Smuzhiyun 		return -ENOTSUPP;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->lock, flags);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	reg = ioread32(addr);
469*4882a593Smuzhiyun 	reg |= GPIO_BIT(offset);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	copro = aspeed_gpio_copro_request(gpio, offset);
472*4882a593Smuzhiyun 	__aspeed_gpio_set(gc, offset, val);
473*4882a593Smuzhiyun 	iowrite32(reg, addr);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	if (copro)
476*4882a593Smuzhiyun 		aspeed_gpio_copro_release(gpio, offset);
477*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->lock, flags);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
aspeed_gpio_get_direction(struct gpio_chip * gc,unsigned int offset)482*4882a593Smuzhiyun static int aspeed_gpio_get_direction(struct gpio_chip *gc, unsigned int offset)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(gc);
485*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank = to_bank(offset);
486*4882a593Smuzhiyun 	unsigned long flags;
487*4882a593Smuzhiyun 	u32 val;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	if (!have_input(gpio, offset))
490*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (!have_output(gpio, offset))
493*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_IN;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->lock, flags);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	val = ioread32(bank_reg(gpio, bank, reg_dir)) & GPIO_BIT(offset);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->lock, flags);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	return val ? GPIO_LINE_DIRECTION_OUT : GPIO_LINE_DIRECTION_IN;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
irqd_to_aspeed_gpio_data(struct irq_data * d,struct aspeed_gpio ** gpio,const struct aspeed_gpio_bank ** bank,u32 * bit,int * offset)504*4882a593Smuzhiyun static inline int irqd_to_aspeed_gpio_data(struct irq_data *d,
505*4882a593Smuzhiyun 					   struct aspeed_gpio **gpio,
506*4882a593Smuzhiyun 					   const struct aspeed_gpio_bank **bank,
507*4882a593Smuzhiyun 					   u32 *bit, int *offset)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	struct aspeed_gpio *internal;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	*offset = irqd_to_hwirq(d);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	internal = irq_data_get_irq_chip_data(d);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/* This might be a bit of a questionable place to check */
516*4882a593Smuzhiyun 	if (!have_irq(internal, *offset))
517*4882a593Smuzhiyun 		return -ENOTSUPP;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	*gpio = internal;
520*4882a593Smuzhiyun 	*bank = to_bank(*offset);
521*4882a593Smuzhiyun 	*bit = GPIO_BIT(*offset);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	return 0;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
aspeed_gpio_irq_ack(struct irq_data * d)526*4882a593Smuzhiyun static void aspeed_gpio_irq_ack(struct irq_data *d)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank;
529*4882a593Smuzhiyun 	struct aspeed_gpio *gpio;
530*4882a593Smuzhiyun 	unsigned long flags;
531*4882a593Smuzhiyun 	void __iomem *status_addr;
532*4882a593Smuzhiyun 	int rc, offset;
533*4882a593Smuzhiyun 	bool copro;
534*4882a593Smuzhiyun 	u32 bit;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	rc = irqd_to_aspeed_gpio_data(d, &gpio, &bank, &bit, &offset);
537*4882a593Smuzhiyun 	if (rc)
538*4882a593Smuzhiyun 		return;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	status_addr = bank_reg(gpio, bank, reg_irq_status);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->lock, flags);
543*4882a593Smuzhiyun 	copro = aspeed_gpio_copro_request(gpio, offset);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	iowrite32(bit, status_addr);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (copro)
548*4882a593Smuzhiyun 		aspeed_gpio_copro_release(gpio, offset);
549*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->lock, flags);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
aspeed_gpio_irq_set_mask(struct irq_data * d,bool set)552*4882a593Smuzhiyun static void aspeed_gpio_irq_set_mask(struct irq_data *d, bool set)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank;
555*4882a593Smuzhiyun 	struct aspeed_gpio *gpio;
556*4882a593Smuzhiyun 	unsigned long flags;
557*4882a593Smuzhiyun 	u32 reg, bit;
558*4882a593Smuzhiyun 	void __iomem *addr;
559*4882a593Smuzhiyun 	int rc, offset;
560*4882a593Smuzhiyun 	bool copro;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	rc = irqd_to_aspeed_gpio_data(d, &gpio, &bank, &bit, &offset);
563*4882a593Smuzhiyun 	if (rc)
564*4882a593Smuzhiyun 		return;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	addr = bank_reg(gpio, bank, reg_irq_enable);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->lock, flags);
569*4882a593Smuzhiyun 	copro = aspeed_gpio_copro_request(gpio, offset);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	reg = ioread32(addr);
572*4882a593Smuzhiyun 	if (set)
573*4882a593Smuzhiyun 		reg |= bit;
574*4882a593Smuzhiyun 	else
575*4882a593Smuzhiyun 		reg &= ~bit;
576*4882a593Smuzhiyun 	iowrite32(reg, addr);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	if (copro)
579*4882a593Smuzhiyun 		aspeed_gpio_copro_release(gpio, offset);
580*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->lock, flags);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
aspeed_gpio_irq_mask(struct irq_data * d)583*4882a593Smuzhiyun static void aspeed_gpio_irq_mask(struct irq_data *d)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	aspeed_gpio_irq_set_mask(d, false);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
aspeed_gpio_irq_unmask(struct irq_data * d)588*4882a593Smuzhiyun static void aspeed_gpio_irq_unmask(struct irq_data *d)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	aspeed_gpio_irq_set_mask(d, true);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
aspeed_gpio_set_type(struct irq_data * d,unsigned int type)593*4882a593Smuzhiyun static int aspeed_gpio_set_type(struct irq_data *d, unsigned int type)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	u32 type0 = 0;
596*4882a593Smuzhiyun 	u32 type1 = 0;
597*4882a593Smuzhiyun 	u32 type2 = 0;
598*4882a593Smuzhiyun 	u32 bit, reg;
599*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank;
600*4882a593Smuzhiyun 	irq_flow_handler_t handler;
601*4882a593Smuzhiyun 	struct aspeed_gpio *gpio;
602*4882a593Smuzhiyun 	unsigned long flags;
603*4882a593Smuzhiyun 	void __iomem *addr;
604*4882a593Smuzhiyun 	int rc, offset;
605*4882a593Smuzhiyun 	bool copro;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	rc = irqd_to_aspeed_gpio_data(d, &gpio, &bank, &bit, &offset);
608*4882a593Smuzhiyun 	if (rc)
609*4882a593Smuzhiyun 		return -EINVAL;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	switch (type & IRQ_TYPE_SENSE_MASK) {
612*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
613*4882a593Smuzhiyun 		type2 |= bit;
614*4882a593Smuzhiyun 		fallthrough;
615*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
616*4882a593Smuzhiyun 		type0 |= bit;
617*4882a593Smuzhiyun 		fallthrough;
618*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
619*4882a593Smuzhiyun 		handler = handle_edge_irq;
620*4882a593Smuzhiyun 		break;
621*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
622*4882a593Smuzhiyun 		type0 |= bit;
623*4882a593Smuzhiyun 		fallthrough;
624*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
625*4882a593Smuzhiyun 		type1 |= bit;
626*4882a593Smuzhiyun 		handler = handle_level_irq;
627*4882a593Smuzhiyun 		break;
628*4882a593Smuzhiyun 	default:
629*4882a593Smuzhiyun 		return -EINVAL;
630*4882a593Smuzhiyun 	}
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->lock, flags);
633*4882a593Smuzhiyun 	copro = aspeed_gpio_copro_request(gpio, offset);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	addr = bank_reg(gpio, bank, reg_irq_type0);
636*4882a593Smuzhiyun 	reg = ioread32(addr);
637*4882a593Smuzhiyun 	reg = (reg & ~bit) | type0;
638*4882a593Smuzhiyun 	iowrite32(reg, addr);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	addr = bank_reg(gpio, bank, reg_irq_type1);
641*4882a593Smuzhiyun 	reg = ioread32(addr);
642*4882a593Smuzhiyun 	reg = (reg & ~bit) | type1;
643*4882a593Smuzhiyun 	iowrite32(reg, addr);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	addr = bank_reg(gpio, bank, reg_irq_type2);
646*4882a593Smuzhiyun 	reg = ioread32(addr);
647*4882a593Smuzhiyun 	reg = (reg & ~bit) | type2;
648*4882a593Smuzhiyun 	iowrite32(reg, addr);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	if (copro)
651*4882a593Smuzhiyun 		aspeed_gpio_copro_release(gpio, offset);
652*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->lock, flags);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	irq_set_handler_locked(d, handler);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	return 0;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
aspeed_gpio_irq_handler(struct irq_desc * desc)659*4882a593Smuzhiyun static void aspeed_gpio_irq_handler(struct irq_desc *desc)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
662*4882a593Smuzhiyun 	struct irq_chip *ic = irq_desc_get_chip(desc);
663*4882a593Smuzhiyun 	struct aspeed_gpio *data = gpiochip_get_data(gc);
664*4882a593Smuzhiyun 	unsigned int i, p, girq, banks;
665*4882a593Smuzhiyun 	unsigned long reg;
666*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(gc);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	chained_irq_enter(ic, desc);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	banks = DIV_ROUND_UP(gpio->chip.ngpio, 32);
671*4882a593Smuzhiyun 	for (i = 0; i < banks; i++) {
672*4882a593Smuzhiyun 		const struct aspeed_gpio_bank *bank = &aspeed_gpio_banks[i];
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 		reg = ioread32(bank_reg(data, bank, reg_irq_status));
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 		for_each_set_bit(p, &reg, 32) {
677*4882a593Smuzhiyun 			girq = irq_find_mapping(gc->irq.domain, i * 32 + p);
678*4882a593Smuzhiyun 			generic_handle_irq(girq);
679*4882a593Smuzhiyun 		}
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	}
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	chained_irq_exit(ic, desc);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
aspeed_init_irq_valid_mask(struct gpio_chip * gc,unsigned long * valid_mask,unsigned int ngpios)686*4882a593Smuzhiyun static void aspeed_init_irq_valid_mask(struct gpio_chip *gc,
687*4882a593Smuzhiyun 				       unsigned long *valid_mask,
688*4882a593Smuzhiyun 				       unsigned int ngpios)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(gc);
691*4882a593Smuzhiyun 	const struct aspeed_bank_props *props = gpio->config->props;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	while (!is_bank_props_sentinel(props)) {
694*4882a593Smuzhiyun 		unsigned int offset;
695*4882a593Smuzhiyun 		const unsigned long int input = props->input;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 		/* Pretty crummy approach, but similar to GPIO core */
698*4882a593Smuzhiyun 		for_each_clear_bit(offset, &input, 32) {
699*4882a593Smuzhiyun 			unsigned int i = props->bank * 32 + offset;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 			if (i >= gpio->chip.ngpio)
702*4882a593Smuzhiyun 				break;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 			clear_bit(i, valid_mask);
705*4882a593Smuzhiyun 		}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 		props++;
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
aspeed_gpio_reset_tolerance(struct gpio_chip * chip,unsigned int offset,bool enable)711*4882a593Smuzhiyun static int aspeed_gpio_reset_tolerance(struct gpio_chip *chip,
712*4882a593Smuzhiyun 					unsigned int offset, bool enable)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(chip);
715*4882a593Smuzhiyun 	unsigned long flags;
716*4882a593Smuzhiyun 	void __iomem *treg;
717*4882a593Smuzhiyun 	bool copro;
718*4882a593Smuzhiyun 	u32 val;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	treg = bank_reg(gpio, to_bank(offset), reg_tolerance);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->lock, flags);
723*4882a593Smuzhiyun 	copro = aspeed_gpio_copro_request(gpio, offset);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	val = readl(treg);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	if (enable)
728*4882a593Smuzhiyun 		val |= GPIO_BIT(offset);
729*4882a593Smuzhiyun 	else
730*4882a593Smuzhiyun 		val &= ~GPIO_BIT(offset);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	writel(val, treg);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	if (copro)
735*4882a593Smuzhiyun 		aspeed_gpio_copro_release(gpio, offset);
736*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->lock, flags);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	return 0;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
aspeed_gpio_request(struct gpio_chip * chip,unsigned int offset)741*4882a593Smuzhiyun static int aspeed_gpio_request(struct gpio_chip *chip, unsigned int offset)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun 	if (!have_gpio(gpiochip_get_data(chip), offset))
744*4882a593Smuzhiyun 		return -ENODEV;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	return pinctrl_gpio_request(chip->base + offset);
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
aspeed_gpio_free(struct gpio_chip * chip,unsigned int offset)749*4882a593Smuzhiyun static void aspeed_gpio_free(struct gpio_chip *chip, unsigned int offset)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun 	pinctrl_gpio_free(chip->base + offset);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun 
usecs_to_cycles(struct aspeed_gpio * gpio,unsigned long usecs,u32 * cycles)754*4882a593Smuzhiyun static int usecs_to_cycles(struct aspeed_gpio *gpio, unsigned long usecs,
755*4882a593Smuzhiyun 		u32 *cycles)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	u64 rate;
758*4882a593Smuzhiyun 	u64 n;
759*4882a593Smuzhiyun 	u32 r;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	rate = clk_get_rate(gpio->clk);
762*4882a593Smuzhiyun 	if (!rate)
763*4882a593Smuzhiyun 		return -ENOTSUPP;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	n = rate * usecs;
766*4882a593Smuzhiyun 	r = do_div(n, 1000000);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	if (n >= U32_MAX)
769*4882a593Smuzhiyun 		return -ERANGE;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	/* At least as long as the requested time */
772*4882a593Smuzhiyun 	*cycles = n + (!!r);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	return 0;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun /* Call under gpio->lock */
register_allocated_timer(struct aspeed_gpio * gpio,unsigned int offset,unsigned int timer)778*4882a593Smuzhiyun static int register_allocated_timer(struct aspeed_gpio *gpio,
779*4882a593Smuzhiyun 		unsigned int offset, unsigned int timer)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	if (WARN(gpio->offset_timer[offset] != 0,
782*4882a593Smuzhiyun 				"Offset %d already allocated timer %d\n",
783*4882a593Smuzhiyun 				offset, gpio->offset_timer[offset]))
784*4882a593Smuzhiyun 		return -EINVAL;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	if (WARN(gpio->timer_users[timer] == UINT_MAX,
787*4882a593Smuzhiyun 				"Timer user count would overflow\n"))
788*4882a593Smuzhiyun 		return -EPERM;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	gpio->offset_timer[offset] = timer;
791*4882a593Smuzhiyun 	gpio->timer_users[timer]++;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	return 0;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun /* Call under gpio->lock */
unregister_allocated_timer(struct aspeed_gpio * gpio,unsigned int offset)797*4882a593Smuzhiyun static int unregister_allocated_timer(struct aspeed_gpio *gpio,
798*4882a593Smuzhiyun 		unsigned int offset)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	if (WARN(gpio->offset_timer[offset] == 0,
801*4882a593Smuzhiyun 				"No timer allocated to offset %d\n", offset))
802*4882a593Smuzhiyun 		return -EINVAL;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	if (WARN(gpio->timer_users[gpio->offset_timer[offset]] == 0,
805*4882a593Smuzhiyun 				"No users recorded for timer %d\n",
806*4882a593Smuzhiyun 				gpio->offset_timer[offset]))
807*4882a593Smuzhiyun 		return -EINVAL;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	gpio->timer_users[gpio->offset_timer[offset]]--;
810*4882a593Smuzhiyun 	gpio->offset_timer[offset] = 0;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	return 0;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun /* Call under gpio->lock */
timer_allocation_registered(struct aspeed_gpio * gpio,unsigned int offset)816*4882a593Smuzhiyun static inline bool timer_allocation_registered(struct aspeed_gpio *gpio,
817*4882a593Smuzhiyun 		unsigned int offset)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	return gpio->offset_timer[offset] > 0;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun /* Call under gpio->lock */
configure_timer(struct aspeed_gpio * gpio,unsigned int offset,unsigned int timer)823*4882a593Smuzhiyun static void configure_timer(struct aspeed_gpio *gpio, unsigned int offset,
824*4882a593Smuzhiyun 		unsigned int timer)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank = to_bank(offset);
827*4882a593Smuzhiyun 	const u32 mask = GPIO_BIT(offset);
828*4882a593Smuzhiyun 	void __iomem *addr;
829*4882a593Smuzhiyun 	u32 val;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	/* Note: Debounce timer isn't under control of the command
832*4882a593Smuzhiyun 	 * source registers, so no need to sync with the coprocessor
833*4882a593Smuzhiyun 	 */
834*4882a593Smuzhiyun 	addr = bank_reg(gpio, bank, reg_debounce_sel1);
835*4882a593Smuzhiyun 	val = ioread32(addr);
836*4882a593Smuzhiyun 	iowrite32((val & ~mask) | GPIO_SET_DEBOUNCE1(timer, offset), addr);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	addr = bank_reg(gpio, bank, reg_debounce_sel2);
839*4882a593Smuzhiyun 	val = ioread32(addr);
840*4882a593Smuzhiyun 	iowrite32((val & ~mask) | GPIO_SET_DEBOUNCE2(timer, offset), addr);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
enable_debounce(struct gpio_chip * chip,unsigned int offset,unsigned long usecs)843*4882a593Smuzhiyun static int enable_debounce(struct gpio_chip *chip, unsigned int offset,
844*4882a593Smuzhiyun 				    unsigned long usecs)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(chip);
847*4882a593Smuzhiyun 	u32 requested_cycles;
848*4882a593Smuzhiyun 	unsigned long flags;
849*4882a593Smuzhiyun 	int rc;
850*4882a593Smuzhiyun 	int i;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	if (!gpio->clk)
853*4882a593Smuzhiyun 		return -EINVAL;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	rc = usecs_to_cycles(gpio, usecs, &requested_cycles);
856*4882a593Smuzhiyun 	if (rc < 0) {
857*4882a593Smuzhiyun 		dev_warn(chip->parent, "Failed to convert %luus to cycles at %luHz: %d\n",
858*4882a593Smuzhiyun 				usecs, clk_get_rate(gpio->clk), rc);
859*4882a593Smuzhiyun 		return rc;
860*4882a593Smuzhiyun 	}
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->lock, flags);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	if (timer_allocation_registered(gpio, offset)) {
865*4882a593Smuzhiyun 		rc = unregister_allocated_timer(gpio, offset);
866*4882a593Smuzhiyun 		if (rc < 0)
867*4882a593Smuzhiyun 			goto out;
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/* Try to find a timer already configured for the debounce period */
871*4882a593Smuzhiyun 	for (i = 1; i < ARRAY_SIZE(debounce_timers); i++) {
872*4882a593Smuzhiyun 		u32 cycles;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 		cycles = ioread32(gpio->base + debounce_timers[i]);
875*4882a593Smuzhiyun 		if (requested_cycles == cycles)
876*4882a593Smuzhiyun 			break;
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(debounce_timers)) {
880*4882a593Smuzhiyun 		int j;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 		/*
883*4882a593Smuzhiyun 		 * As there are no timers configured for the requested debounce
884*4882a593Smuzhiyun 		 * period, find an unused timer instead
885*4882a593Smuzhiyun 		 */
886*4882a593Smuzhiyun 		for (j = 1; j < ARRAY_SIZE(gpio->timer_users); j++) {
887*4882a593Smuzhiyun 			if (gpio->timer_users[j] == 0)
888*4882a593Smuzhiyun 				break;
889*4882a593Smuzhiyun 		}
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 		if (j == ARRAY_SIZE(gpio->timer_users)) {
892*4882a593Smuzhiyun 			dev_warn(chip->parent,
893*4882a593Smuzhiyun 					"Debounce timers exhausted, cannot debounce for period %luus\n",
894*4882a593Smuzhiyun 					usecs);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 			rc = -EPERM;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 			/*
899*4882a593Smuzhiyun 			 * We already adjusted the accounting to remove @offset
900*4882a593Smuzhiyun 			 * as a user of its previous timer, so also configure
901*4882a593Smuzhiyun 			 * the hardware so @offset has timers disabled for
902*4882a593Smuzhiyun 			 * consistency.
903*4882a593Smuzhiyun 			 */
904*4882a593Smuzhiyun 			configure_timer(gpio, offset, 0);
905*4882a593Smuzhiyun 			goto out;
906*4882a593Smuzhiyun 		}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 		i = j;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 		iowrite32(requested_cycles, gpio->base + debounce_timers[i]);
911*4882a593Smuzhiyun 	}
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	if (WARN(i == 0, "Cannot register index of disabled timer\n")) {
914*4882a593Smuzhiyun 		rc = -EINVAL;
915*4882a593Smuzhiyun 		goto out;
916*4882a593Smuzhiyun 	}
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	register_allocated_timer(gpio, offset, i);
919*4882a593Smuzhiyun 	configure_timer(gpio, offset, i);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun out:
922*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->lock, flags);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	return rc;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun 
disable_debounce(struct gpio_chip * chip,unsigned int offset)927*4882a593Smuzhiyun static int disable_debounce(struct gpio_chip *chip, unsigned int offset)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(chip);
930*4882a593Smuzhiyun 	unsigned long flags;
931*4882a593Smuzhiyun 	int rc;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->lock, flags);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	rc = unregister_allocated_timer(gpio, offset);
936*4882a593Smuzhiyun 	if (!rc)
937*4882a593Smuzhiyun 		configure_timer(gpio, offset, 0);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->lock, flags);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	return rc;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun 
set_debounce(struct gpio_chip * chip,unsigned int offset,unsigned long usecs)944*4882a593Smuzhiyun static int set_debounce(struct gpio_chip *chip, unsigned int offset,
945*4882a593Smuzhiyun 				    unsigned long usecs)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(chip);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	if (!have_debounce(gpio, offset))
950*4882a593Smuzhiyun 		return -ENOTSUPP;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	if (usecs)
953*4882a593Smuzhiyun 		return enable_debounce(chip, offset, usecs);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	return disable_debounce(chip, offset);
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun 
aspeed_gpio_set_config(struct gpio_chip * chip,unsigned int offset,unsigned long config)958*4882a593Smuzhiyun static int aspeed_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
959*4882a593Smuzhiyun 				  unsigned long config)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun 	unsigned long param = pinconf_to_config_param(config);
962*4882a593Smuzhiyun 	u32 arg = pinconf_to_config_argument(config);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	if (param == PIN_CONFIG_INPUT_DEBOUNCE)
965*4882a593Smuzhiyun 		return set_debounce(chip, offset, arg);
966*4882a593Smuzhiyun 	else if (param == PIN_CONFIG_BIAS_DISABLE ||
967*4882a593Smuzhiyun 			param == PIN_CONFIG_BIAS_PULL_DOWN ||
968*4882a593Smuzhiyun 			param == PIN_CONFIG_DRIVE_STRENGTH)
969*4882a593Smuzhiyun 		return pinctrl_gpio_set_config(offset, config);
970*4882a593Smuzhiyun 	else if (param == PIN_CONFIG_DRIVE_OPEN_DRAIN ||
971*4882a593Smuzhiyun 			param == PIN_CONFIG_DRIVE_OPEN_SOURCE)
972*4882a593Smuzhiyun 		/* Return -ENOTSUPP to trigger emulation, as per datasheet */
973*4882a593Smuzhiyun 		return -ENOTSUPP;
974*4882a593Smuzhiyun 	else if (param == PIN_CONFIG_PERSIST_STATE)
975*4882a593Smuzhiyun 		return aspeed_gpio_reset_tolerance(chip, offset, arg);
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	return -ENOTSUPP;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun /**
981*4882a593Smuzhiyun  * aspeed_gpio_copro_set_ops - Sets the callbacks used for handshaking with
982*4882a593Smuzhiyun  *                             the coprocessor for shared GPIO banks
983*4882a593Smuzhiyun  * @ops: The callbacks
984*4882a593Smuzhiyun  * @data: Pointer passed back to the callbacks
985*4882a593Smuzhiyun  */
aspeed_gpio_copro_set_ops(const struct aspeed_gpio_copro_ops * ops,void * data)986*4882a593Smuzhiyun int aspeed_gpio_copro_set_ops(const struct aspeed_gpio_copro_ops *ops, void *data)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	copro_data = data;
989*4882a593Smuzhiyun 	copro_ops = ops;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	return 0;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(aspeed_gpio_copro_set_ops);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun /**
996*4882a593Smuzhiyun  * aspeed_gpio_copro_grab_gpio - Mark a GPIO used by the coprocessor. The entire
997*4882a593Smuzhiyun  *                               bank gets marked and any access from the ARM will
998*4882a593Smuzhiyun  *                               result in handshaking via callbacks.
999*4882a593Smuzhiyun  * @desc: The GPIO to be marked
1000*4882a593Smuzhiyun  * @vreg_offset: If non-NULL, returns the value register offset in the GPIO space
1001*4882a593Smuzhiyun  * @dreg_offset: If non-NULL, returns the data latch register offset in the GPIO space
1002*4882a593Smuzhiyun  * @bit: If non-NULL, returns the bit number of the GPIO in the registers
1003*4882a593Smuzhiyun  */
aspeed_gpio_copro_grab_gpio(struct gpio_desc * desc,u16 * vreg_offset,u16 * dreg_offset,u8 * bit)1004*4882a593Smuzhiyun int aspeed_gpio_copro_grab_gpio(struct gpio_desc *desc,
1005*4882a593Smuzhiyun 				u16 *vreg_offset, u16 *dreg_offset, u8 *bit)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	struct gpio_chip *chip = gpiod_to_chip(desc);
1008*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(chip);
1009*4882a593Smuzhiyun 	int rc = 0, bindex, offset = gpio_chip_hwgpio(desc);
1010*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank = to_bank(offset);
1011*4882a593Smuzhiyun 	unsigned long flags;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	if (!gpio->cf_copro_bankmap)
1014*4882a593Smuzhiyun 		gpio->cf_copro_bankmap = kzalloc(gpio->chip.ngpio >> 3, GFP_KERNEL);
1015*4882a593Smuzhiyun 	if (!gpio->cf_copro_bankmap)
1016*4882a593Smuzhiyun 		return -ENOMEM;
1017*4882a593Smuzhiyun 	if (offset < 0 || offset > gpio->chip.ngpio)
1018*4882a593Smuzhiyun 		return -EINVAL;
1019*4882a593Smuzhiyun 	bindex = offset >> 3;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->lock, flags);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	/* Sanity check, this shouldn't happen */
1024*4882a593Smuzhiyun 	if (gpio->cf_copro_bankmap[bindex] == 0xff) {
1025*4882a593Smuzhiyun 		rc = -EIO;
1026*4882a593Smuzhiyun 		goto bail;
1027*4882a593Smuzhiyun 	}
1028*4882a593Smuzhiyun 	gpio->cf_copro_bankmap[bindex]++;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	/* Switch command source */
1031*4882a593Smuzhiyun 	if (gpio->cf_copro_bankmap[bindex] == 1)
1032*4882a593Smuzhiyun 		aspeed_gpio_change_cmd_source(gpio, bank, bindex,
1033*4882a593Smuzhiyun 					      GPIO_CMDSRC_COLDFIRE);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	if (vreg_offset)
1036*4882a593Smuzhiyun 		*vreg_offset = bank->val_regs;
1037*4882a593Smuzhiyun 	if (dreg_offset)
1038*4882a593Smuzhiyun 		*dreg_offset = bank->rdata_reg;
1039*4882a593Smuzhiyun 	if (bit)
1040*4882a593Smuzhiyun 		*bit = GPIO_OFFSET(offset);
1041*4882a593Smuzhiyun  bail:
1042*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->lock, flags);
1043*4882a593Smuzhiyun 	return rc;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(aspeed_gpio_copro_grab_gpio);
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun /**
1048*4882a593Smuzhiyun  * aspeed_gpio_copro_release_gpio - Unmark a GPIO used by the coprocessor.
1049*4882a593Smuzhiyun  * @desc: The GPIO to be marked
1050*4882a593Smuzhiyun  */
aspeed_gpio_copro_release_gpio(struct gpio_desc * desc)1051*4882a593Smuzhiyun int aspeed_gpio_copro_release_gpio(struct gpio_desc *desc)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	struct gpio_chip *chip = gpiod_to_chip(desc);
1054*4882a593Smuzhiyun 	struct aspeed_gpio *gpio = gpiochip_get_data(chip);
1055*4882a593Smuzhiyun 	int rc = 0, bindex, offset = gpio_chip_hwgpio(desc);
1056*4882a593Smuzhiyun 	const struct aspeed_gpio_bank *bank = to_bank(offset);
1057*4882a593Smuzhiyun 	unsigned long flags;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	if (!gpio->cf_copro_bankmap)
1060*4882a593Smuzhiyun 		return -ENXIO;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	if (offset < 0 || offset > gpio->chip.ngpio)
1063*4882a593Smuzhiyun 		return -EINVAL;
1064*4882a593Smuzhiyun 	bindex = offset >> 3;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&gpio->lock, flags);
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	/* Sanity check, this shouldn't happen */
1069*4882a593Smuzhiyun 	if (gpio->cf_copro_bankmap[bindex] == 0) {
1070*4882a593Smuzhiyun 		rc = -EIO;
1071*4882a593Smuzhiyun 		goto bail;
1072*4882a593Smuzhiyun 	}
1073*4882a593Smuzhiyun 	gpio->cf_copro_bankmap[bindex]--;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	/* Switch command source */
1076*4882a593Smuzhiyun 	if (gpio->cf_copro_bankmap[bindex] == 0)
1077*4882a593Smuzhiyun 		aspeed_gpio_change_cmd_source(gpio, bank, bindex,
1078*4882a593Smuzhiyun 					      GPIO_CMDSRC_ARM);
1079*4882a593Smuzhiyun  bail:
1080*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&gpio->lock, flags);
1081*4882a593Smuzhiyun 	return rc;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(aspeed_gpio_copro_release_gpio);
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun /*
1086*4882a593Smuzhiyun  * Any banks not specified in a struct aspeed_bank_props array are assumed to
1087*4882a593Smuzhiyun  * have the properties:
1088*4882a593Smuzhiyun  *
1089*4882a593Smuzhiyun  *     { .input = 0xffffffff, .output = 0xffffffff }
1090*4882a593Smuzhiyun  */
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun static const struct aspeed_bank_props ast2400_bank_props[] = {
1093*4882a593Smuzhiyun 	/*     input	  output   */
1094*4882a593Smuzhiyun 	{ 5, 0xffffffff, 0x0000ffff }, /* U/V/W/X */
1095*4882a593Smuzhiyun 	{ 6, 0x0000000f, 0x0fffff0f }, /* Y/Z/AA/AB, two 4-GPIO holes */
1096*4882a593Smuzhiyun 	{ },
1097*4882a593Smuzhiyun };
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun static const struct aspeed_gpio_config ast2400_config =
1100*4882a593Smuzhiyun 	/* 220 for simplicity, really 216 with two 4-GPIO holes, four at end */
1101*4882a593Smuzhiyun 	{ .nr_gpios = 220, .props = ast2400_bank_props, };
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun static const struct aspeed_bank_props ast2500_bank_props[] = {
1104*4882a593Smuzhiyun 	/*     input	  output   */
1105*4882a593Smuzhiyun 	{ 5, 0xffffffff, 0x0000ffff }, /* U/V/W/X */
1106*4882a593Smuzhiyun 	{ 6, 0x0fffffff, 0x0fffffff }, /* Y/Z/AA/AB, 4-GPIO hole */
1107*4882a593Smuzhiyun 	{ 7, 0x000000ff, 0x000000ff }, /* AC */
1108*4882a593Smuzhiyun 	{ },
1109*4882a593Smuzhiyun };
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun static const struct aspeed_gpio_config ast2500_config =
1112*4882a593Smuzhiyun 	/* 232 for simplicity, actual number is 228 (4-GPIO hole in GPIOAB) */
1113*4882a593Smuzhiyun 	{ .nr_gpios = 232, .props = ast2500_bank_props, };
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun static const struct aspeed_bank_props ast2600_bank_props[] = {
1116*4882a593Smuzhiyun 	/*     input	  output   */
1117*4882a593Smuzhiyun 	{4, 0xffffffff,  0x00ffffff}, /* Q/R/S/T */
1118*4882a593Smuzhiyun 	{5, 0xffffffff,  0xffffff00}, /* U/V/W/X */
1119*4882a593Smuzhiyun 	{6, 0x0000ffff,  0x0000ffff}, /* Y/Z */
1120*4882a593Smuzhiyun 	{ },
1121*4882a593Smuzhiyun };
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun static const struct aspeed_gpio_config ast2600_config =
1124*4882a593Smuzhiyun 	/*
1125*4882a593Smuzhiyun 	 * ast2600 has two controllers one with 208 GPIOs and one with 36 GPIOs.
1126*4882a593Smuzhiyun 	 * We expect ngpio being set in the device tree and this is a fallback
1127*4882a593Smuzhiyun 	 * option.
1128*4882a593Smuzhiyun 	 */
1129*4882a593Smuzhiyun 	{ .nr_gpios = 208, .props = ast2600_bank_props, };
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun static const struct of_device_id aspeed_gpio_of_table[] = {
1132*4882a593Smuzhiyun 	{ .compatible = "aspeed,ast2400-gpio", .data = &ast2400_config, },
1133*4882a593Smuzhiyun 	{ .compatible = "aspeed,ast2500-gpio", .data = &ast2500_config, },
1134*4882a593Smuzhiyun 	{ .compatible = "aspeed,ast2600-gpio", .data = &ast2600_config, },
1135*4882a593Smuzhiyun 	{}
1136*4882a593Smuzhiyun };
1137*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, aspeed_gpio_of_table);
1138*4882a593Smuzhiyun 
aspeed_gpio_probe(struct platform_device * pdev)1139*4882a593Smuzhiyun static int __init aspeed_gpio_probe(struct platform_device *pdev)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	const struct of_device_id *gpio_id;
1142*4882a593Smuzhiyun 	struct aspeed_gpio *gpio;
1143*4882a593Smuzhiyun 	int rc, i, banks, err;
1144*4882a593Smuzhiyun 	u32 ngpio;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
1147*4882a593Smuzhiyun 	if (!gpio)
1148*4882a593Smuzhiyun 		return -ENOMEM;
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	gpio->base = devm_platform_ioremap_resource(pdev, 0);
1151*4882a593Smuzhiyun 	if (IS_ERR(gpio->base))
1152*4882a593Smuzhiyun 		return PTR_ERR(gpio->base);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	raw_spin_lock_init(&gpio->lock);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	gpio_id = of_match_node(aspeed_gpio_of_table, pdev->dev.of_node);
1157*4882a593Smuzhiyun 	if (!gpio_id)
1158*4882a593Smuzhiyun 		return -EINVAL;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	gpio->clk = of_clk_get(pdev->dev.of_node, 0);
1161*4882a593Smuzhiyun 	if (IS_ERR(gpio->clk)) {
1162*4882a593Smuzhiyun 		dev_warn(&pdev->dev,
1163*4882a593Smuzhiyun 				"Failed to get clock from devicetree, debouncing disabled\n");
1164*4882a593Smuzhiyun 		gpio->clk = NULL;
1165*4882a593Smuzhiyun 	}
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	gpio->config = gpio_id->data;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	gpio->chip.parent = &pdev->dev;
1170*4882a593Smuzhiyun 	err = of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpio);
1171*4882a593Smuzhiyun 	gpio->chip.ngpio = (u16) ngpio;
1172*4882a593Smuzhiyun 	if (err)
1173*4882a593Smuzhiyun 		gpio->chip.ngpio = gpio->config->nr_gpios;
1174*4882a593Smuzhiyun 	gpio->chip.direction_input = aspeed_gpio_dir_in;
1175*4882a593Smuzhiyun 	gpio->chip.direction_output = aspeed_gpio_dir_out;
1176*4882a593Smuzhiyun 	gpio->chip.get_direction = aspeed_gpio_get_direction;
1177*4882a593Smuzhiyun 	gpio->chip.request = aspeed_gpio_request;
1178*4882a593Smuzhiyun 	gpio->chip.free = aspeed_gpio_free;
1179*4882a593Smuzhiyun 	gpio->chip.get = aspeed_gpio_get;
1180*4882a593Smuzhiyun 	gpio->chip.set = aspeed_gpio_set;
1181*4882a593Smuzhiyun 	gpio->chip.set_config = aspeed_gpio_set_config;
1182*4882a593Smuzhiyun 	gpio->chip.label = dev_name(&pdev->dev);
1183*4882a593Smuzhiyun 	gpio->chip.base = -1;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	/* Allocate a cache of the output registers */
1186*4882a593Smuzhiyun 	banks = DIV_ROUND_UP(gpio->chip.ngpio, 32);
1187*4882a593Smuzhiyun 	gpio->dcache = devm_kcalloc(&pdev->dev,
1188*4882a593Smuzhiyun 				    banks, sizeof(u32), GFP_KERNEL);
1189*4882a593Smuzhiyun 	if (!gpio->dcache)
1190*4882a593Smuzhiyun 		return -ENOMEM;
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	/*
1193*4882a593Smuzhiyun 	 * Populate it with initial values read from the HW and switch
1194*4882a593Smuzhiyun 	 * all command sources to the ARM by default
1195*4882a593Smuzhiyun 	 */
1196*4882a593Smuzhiyun 	for (i = 0; i < banks; i++) {
1197*4882a593Smuzhiyun 		const struct aspeed_gpio_bank *bank = &aspeed_gpio_banks[i];
1198*4882a593Smuzhiyun 		void __iomem *addr = bank_reg(gpio, bank, reg_rdata);
1199*4882a593Smuzhiyun 		gpio->dcache[i] = ioread32(addr);
1200*4882a593Smuzhiyun 		aspeed_gpio_change_cmd_source(gpio, bank, 0, GPIO_CMDSRC_ARM);
1201*4882a593Smuzhiyun 		aspeed_gpio_change_cmd_source(gpio, bank, 1, GPIO_CMDSRC_ARM);
1202*4882a593Smuzhiyun 		aspeed_gpio_change_cmd_source(gpio, bank, 2, GPIO_CMDSRC_ARM);
1203*4882a593Smuzhiyun 		aspeed_gpio_change_cmd_source(gpio, bank, 3, GPIO_CMDSRC_ARM);
1204*4882a593Smuzhiyun 	}
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	/* Optionally set up an irqchip if there is an IRQ */
1207*4882a593Smuzhiyun 	rc = platform_get_irq(pdev, 0);
1208*4882a593Smuzhiyun 	if (rc > 0) {
1209*4882a593Smuzhiyun 		struct gpio_irq_chip *girq;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 		gpio->irq = rc;
1212*4882a593Smuzhiyun 		girq = &gpio->chip.irq;
1213*4882a593Smuzhiyun 		girq->chip = &gpio->irqc;
1214*4882a593Smuzhiyun 		girq->chip->name = dev_name(&pdev->dev);
1215*4882a593Smuzhiyun 		girq->chip->irq_ack = aspeed_gpio_irq_ack;
1216*4882a593Smuzhiyun 		girq->chip->irq_mask = aspeed_gpio_irq_mask;
1217*4882a593Smuzhiyun 		girq->chip->irq_unmask = aspeed_gpio_irq_unmask;
1218*4882a593Smuzhiyun 		girq->chip->irq_set_type = aspeed_gpio_set_type;
1219*4882a593Smuzhiyun 		girq->parent_handler = aspeed_gpio_irq_handler;
1220*4882a593Smuzhiyun 		girq->num_parents = 1;
1221*4882a593Smuzhiyun 		girq->parents = devm_kcalloc(&pdev->dev, 1,
1222*4882a593Smuzhiyun 					     sizeof(*girq->parents),
1223*4882a593Smuzhiyun 					     GFP_KERNEL);
1224*4882a593Smuzhiyun 		if (!girq->parents)
1225*4882a593Smuzhiyun 			return -ENOMEM;
1226*4882a593Smuzhiyun 		girq->parents[0] = gpio->irq;
1227*4882a593Smuzhiyun 		girq->default_type = IRQ_TYPE_NONE;
1228*4882a593Smuzhiyun 		girq->handler = handle_bad_irq;
1229*4882a593Smuzhiyun 		girq->init_valid_mask = aspeed_init_irq_valid_mask;
1230*4882a593Smuzhiyun 	}
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	gpio->offset_timer =
1233*4882a593Smuzhiyun 		devm_kzalloc(&pdev->dev, gpio->chip.ngpio, GFP_KERNEL);
1234*4882a593Smuzhiyun 	if (!gpio->offset_timer)
1235*4882a593Smuzhiyun 		return -ENOMEM;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	rc = devm_gpiochip_add_data(&pdev->dev, &gpio->chip, gpio);
1238*4882a593Smuzhiyun 	if (rc < 0)
1239*4882a593Smuzhiyun 		return rc;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	return 0;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun static struct platform_driver aspeed_gpio_driver = {
1245*4882a593Smuzhiyun 	.driver = {
1246*4882a593Smuzhiyun 		.name = KBUILD_MODNAME,
1247*4882a593Smuzhiyun 		.of_match_table = aspeed_gpio_of_table,
1248*4882a593Smuzhiyun 	},
1249*4882a593Smuzhiyun };
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun module_platform_driver_probe(aspeed_gpio_driver, aspeed_gpio_probe);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun MODULE_DESCRIPTION("Aspeed GPIO Driver");
1254*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1255