1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun * GPIO driver for the AMD G series FCH (eg. GX-412TC)
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2018 metux IT consult
7*4882a593Smuzhiyun * Author: Enrico Weigelt, metux IT consult <info@metux.net>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/gpio/driver.h>
17*4882a593Smuzhiyun #include <linux/platform_data/gpio/gpio-amd-fch.h>
18*4882a593Smuzhiyun #include <linux/spinlock.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define AMD_FCH_MMIO_BASE 0xFED80000
21*4882a593Smuzhiyun #define AMD_FCH_GPIO_BANK0_BASE 0x1500
22*4882a593Smuzhiyun #define AMD_FCH_GPIO_SIZE 0x0300
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define AMD_FCH_GPIO_FLAG_DIRECTION BIT(23)
25*4882a593Smuzhiyun #define AMD_FCH_GPIO_FLAG_WRITE BIT(22)
26*4882a593Smuzhiyun #define AMD_FCH_GPIO_FLAG_READ BIT(16)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const struct resource amd_fch_gpio_iores =
29*4882a593Smuzhiyun DEFINE_RES_MEM_NAMED(
30*4882a593Smuzhiyun AMD_FCH_MMIO_BASE + AMD_FCH_GPIO_BANK0_BASE,
31*4882a593Smuzhiyun AMD_FCH_GPIO_SIZE,
32*4882a593Smuzhiyun "amd-fch-gpio-iomem");
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct amd_fch_gpio_priv {
35*4882a593Smuzhiyun struct gpio_chip gc;
36*4882a593Smuzhiyun void __iomem *base;
37*4882a593Smuzhiyun struct amd_fch_gpio_pdata *pdata;
38*4882a593Smuzhiyun spinlock_t lock;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
amd_fch_gpio_addr(struct amd_fch_gpio_priv * priv,unsigned int gpio)41*4882a593Smuzhiyun static void __iomem *amd_fch_gpio_addr(struct amd_fch_gpio_priv *priv,
42*4882a593Smuzhiyun unsigned int gpio)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun return priv->base + priv->pdata->gpio_reg[gpio]*sizeof(u32);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
amd_fch_gpio_direction_input(struct gpio_chip * gc,unsigned int offset)47*4882a593Smuzhiyun static int amd_fch_gpio_direction_input(struct gpio_chip *gc,
48*4882a593Smuzhiyun unsigned int offset)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun unsigned long flags;
51*4882a593Smuzhiyun struct amd_fch_gpio_priv *priv = gpiochip_get_data(gc);
52*4882a593Smuzhiyun void __iomem *ptr = amd_fch_gpio_addr(priv, offset);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
55*4882a593Smuzhiyun writel_relaxed(readl_relaxed(ptr) & ~AMD_FCH_GPIO_FLAG_DIRECTION, ptr);
56*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
amd_fch_gpio_direction_output(struct gpio_chip * gc,unsigned int gpio,int value)61*4882a593Smuzhiyun static int amd_fch_gpio_direction_output(struct gpio_chip *gc,
62*4882a593Smuzhiyun unsigned int gpio, int value)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun unsigned long flags;
65*4882a593Smuzhiyun struct amd_fch_gpio_priv *priv = gpiochip_get_data(gc);
66*4882a593Smuzhiyun void __iomem *ptr = amd_fch_gpio_addr(priv, gpio);
67*4882a593Smuzhiyun u32 val;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun val = readl_relaxed(ptr);
72*4882a593Smuzhiyun if (value)
73*4882a593Smuzhiyun val |= AMD_FCH_GPIO_FLAG_WRITE;
74*4882a593Smuzhiyun else
75*4882a593Smuzhiyun val &= ~AMD_FCH_GPIO_FLAG_WRITE;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun writel_relaxed(val | AMD_FCH_GPIO_FLAG_DIRECTION, ptr);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
amd_fch_gpio_get_direction(struct gpio_chip * gc,unsigned int gpio)84*4882a593Smuzhiyun static int amd_fch_gpio_get_direction(struct gpio_chip *gc, unsigned int gpio)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun int ret;
87*4882a593Smuzhiyun unsigned long flags;
88*4882a593Smuzhiyun struct amd_fch_gpio_priv *priv = gpiochip_get_data(gc);
89*4882a593Smuzhiyun void __iomem *ptr = amd_fch_gpio_addr(priv, gpio);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
92*4882a593Smuzhiyun ret = (readl_relaxed(ptr) & AMD_FCH_GPIO_FLAG_DIRECTION);
93*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return ret ? GPIO_LINE_DIRECTION_OUT : GPIO_LINE_DIRECTION_IN;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
amd_fch_gpio_set(struct gpio_chip * gc,unsigned int gpio,int value)98*4882a593Smuzhiyun static void amd_fch_gpio_set(struct gpio_chip *gc,
99*4882a593Smuzhiyun unsigned int gpio, int value)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun unsigned long flags;
102*4882a593Smuzhiyun struct amd_fch_gpio_priv *priv = gpiochip_get_data(gc);
103*4882a593Smuzhiyun void __iomem *ptr = amd_fch_gpio_addr(priv, gpio);
104*4882a593Smuzhiyun u32 mask;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun mask = readl_relaxed(ptr);
109*4882a593Smuzhiyun if (value)
110*4882a593Smuzhiyun mask |= AMD_FCH_GPIO_FLAG_WRITE;
111*4882a593Smuzhiyun else
112*4882a593Smuzhiyun mask &= ~AMD_FCH_GPIO_FLAG_WRITE;
113*4882a593Smuzhiyun writel_relaxed(mask, ptr);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
amd_fch_gpio_get(struct gpio_chip * gc,unsigned int offset)118*4882a593Smuzhiyun static int amd_fch_gpio_get(struct gpio_chip *gc,
119*4882a593Smuzhiyun unsigned int offset)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun unsigned long flags;
122*4882a593Smuzhiyun int ret;
123*4882a593Smuzhiyun struct amd_fch_gpio_priv *priv = gpiochip_get_data(gc);
124*4882a593Smuzhiyun void __iomem *ptr = amd_fch_gpio_addr(priv, offset);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
127*4882a593Smuzhiyun ret = (readl_relaxed(ptr) & AMD_FCH_GPIO_FLAG_READ);
128*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun return ret;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
amd_fch_gpio_request(struct gpio_chip * chip,unsigned int gpio_pin)133*4882a593Smuzhiyun static int amd_fch_gpio_request(struct gpio_chip *chip,
134*4882a593Smuzhiyun unsigned int gpio_pin)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun return 0;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
amd_fch_gpio_probe(struct platform_device * pdev)139*4882a593Smuzhiyun static int amd_fch_gpio_probe(struct platform_device *pdev)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun struct amd_fch_gpio_priv *priv;
142*4882a593Smuzhiyun struct amd_fch_gpio_pdata *pdata;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun pdata = dev_get_platdata(&pdev->dev);
145*4882a593Smuzhiyun if (!pdata) {
146*4882a593Smuzhiyun dev_err(&pdev->dev, "no platform_data\n");
147*4882a593Smuzhiyun return -ENOENT;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
151*4882a593Smuzhiyun if (!priv)
152*4882a593Smuzhiyun return -ENOMEM;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun priv->pdata = pdata;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun priv->gc.owner = THIS_MODULE;
157*4882a593Smuzhiyun priv->gc.parent = &pdev->dev;
158*4882a593Smuzhiyun priv->gc.label = dev_name(&pdev->dev);
159*4882a593Smuzhiyun priv->gc.ngpio = priv->pdata->gpio_num;
160*4882a593Smuzhiyun priv->gc.names = priv->pdata->gpio_names;
161*4882a593Smuzhiyun priv->gc.base = -1;
162*4882a593Smuzhiyun priv->gc.request = amd_fch_gpio_request;
163*4882a593Smuzhiyun priv->gc.direction_input = amd_fch_gpio_direction_input;
164*4882a593Smuzhiyun priv->gc.direction_output = amd_fch_gpio_direction_output;
165*4882a593Smuzhiyun priv->gc.get_direction = amd_fch_gpio_get_direction;
166*4882a593Smuzhiyun priv->gc.get = amd_fch_gpio_get;
167*4882a593Smuzhiyun priv->gc.set = amd_fch_gpio_set;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun spin_lock_init(&priv->lock);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun priv->base = devm_ioremap_resource(&pdev->dev, &amd_fch_gpio_iores);
172*4882a593Smuzhiyun if (IS_ERR(priv->base))
173*4882a593Smuzhiyun return PTR_ERR(priv->base);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return devm_gpiochip_add_data(&pdev->dev, &priv->gc, priv);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static struct platform_driver amd_fch_gpio_driver = {
181*4882a593Smuzhiyun .driver = {
182*4882a593Smuzhiyun .name = AMD_FCH_GPIO_DRIVER_NAME,
183*4882a593Smuzhiyun },
184*4882a593Smuzhiyun .probe = amd_fch_gpio_probe,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun module_platform_driver(amd_fch_gpio_driver);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun MODULE_AUTHOR("Enrico Weigelt, metux IT consult <info@metux.net>");
190*4882a593Smuzhiyun MODULE_DESCRIPTION("AMD G-series FCH GPIO driver");
191*4882a593Smuzhiyun MODULE_LICENSE("GPL");
192*4882a593Smuzhiyun MODULE_ALIAS("platform:" AMD_FCH_GPIO_DRIVER_NAME);
193