xref: /OK3568_Linux_fs/kernel/drivers/gpio/gpio-altera.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2013 Altera Corporation
4*4882a593Smuzhiyun  * Based on gpio-mpc8xxx.c
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/gpio/driver.h>
10*4882a593Smuzhiyun #include <linux/of_gpio.h> /* For of_mm_gpio_chip */
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define ALTERA_GPIO_MAX_NGPIO		32
14*4882a593Smuzhiyun #define ALTERA_GPIO_DATA		0x0
15*4882a593Smuzhiyun #define ALTERA_GPIO_DIR			0x4
16*4882a593Smuzhiyun #define ALTERA_GPIO_IRQ_MASK		0x8
17*4882a593Smuzhiyun #define ALTERA_GPIO_EDGE_CAP		0xc
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /**
20*4882a593Smuzhiyun * struct altera_gpio_chip
21*4882a593Smuzhiyun * @mmchip		: memory mapped chip structure.
22*4882a593Smuzhiyun * @gpio_lock		: synchronization lock so that new irq/set/get requests
23*4882a593Smuzhiyun *			  will be blocked until the current one completes.
24*4882a593Smuzhiyun * @interrupt_trigger	: specifies the hardware configured IRQ trigger type
25*4882a593Smuzhiyun *			  (rising, falling, both, high)
26*4882a593Smuzhiyun * @mapped_irq		: kernel mapped irq number.
27*4882a593Smuzhiyun * @irq_chip		: IRQ chip configuration
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun struct altera_gpio_chip {
30*4882a593Smuzhiyun 	struct of_mm_gpio_chip mmchip;
31*4882a593Smuzhiyun 	raw_spinlock_t gpio_lock;
32*4882a593Smuzhiyun 	int interrupt_trigger;
33*4882a593Smuzhiyun 	int mapped_irq;
34*4882a593Smuzhiyun 	struct irq_chip irq_chip;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
altera_gpio_irq_unmask(struct irq_data * d)37*4882a593Smuzhiyun static void altera_gpio_irq_unmask(struct irq_data *d)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	struct altera_gpio_chip *altera_gc;
40*4882a593Smuzhiyun 	struct of_mm_gpio_chip *mm_gc;
41*4882a593Smuzhiyun 	unsigned long flags;
42*4882a593Smuzhiyun 	u32 intmask;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	altera_gc = gpiochip_get_data(irq_data_get_irq_chip_data(d));
45*4882a593Smuzhiyun 	mm_gc = &altera_gc->mmchip;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&altera_gc->gpio_lock, flags);
48*4882a593Smuzhiyun 	intmask = readl(mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
49*4882a593Smuzhiyun 	/* Set ALTERA_GPIO_IRQ_MASK bit to unmask */
50*4882a593Smuzhiyun 	intmask |= BIT(irqd_to_hwirq(d));
51*4882a593Smuzhiyun 	writel(intmask, mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
52*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&altera_gc->gpio_lock, flags);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
altera_gpio_irq_mask(struct irq_data * d)55*4882a593Smuzhiyun static void altera_gpio_irq_mask(struct irq_data *d)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	struct altera_gpio_chip *altera_gc;
58*4882a593Smuzhiyun 	struct of_mm_gpio_chip *mm_gc;
59*4882a593Smuzhiyun 	unsigned long flags;
60*4882a593Smuzhiyun 	u32 intmask;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	altera_gc = gpiochip_get_data(irq_data_get_irq_chip_data(d));
63*4882a593Smuzhiyun 	mm_gc = &altera_gc->mmchip;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&altera_gc->gpio_lock, flags);
66*4882a593Smuzhiyun 	intmask = readl(mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
67*4882a593Smuzhiyun 	/* Clear ALTERA_GPIO_IRQ_MASK bit to mask */
68*4882a593Smuzhiyun 	intmask &= ~BIT(irqd_to_hwirq(d));
69*4882a593Smuzhiyun 	writel(intmask, mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
70*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&altera_gc->gpio_lock, flags);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun  * This controller's IRQ type is synthesized in hardware, so this function
75*4882a593Smuzhiyun  * just checks if the requested set_type matches the synthesized IRQ type
76*4882a593Smuzhiyun  */
altera_gpio_irq_set_type(struct irq_data * d,unsigned int type)77*4882a593Smuzhiyun static int altera_gpio_irq_set_type(struct irq_data *d,
78*4882a593Smuzhiyun 				   unsigned int type)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	struct altera_gpio_chip *altera_gc;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	altera_gc = gpiochip_get_data(irq_data_get_irq_chip_data(d));
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	if (type == IRQ_TYPE_NONE) {
85*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_bad_irq);
86*4882a593Smuzhiyun 		return 0;
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 	if (type == altera_gc->interrupt_trigger) {
89*4882a593Smuzhiyun 		if (type == IRQ_TYPE_LEVEL_HIGH)
90*4882a593Smuzhiyun 			irq_set_handler_locked(d, handle_level_irq);
91*4882a593Smuzhiyun 		else
92*4882a593Smuzhiyun 			irq_set_handler_locked(d, handle_simple_irq);
93*4882a593Smuzhiyun 		return 0;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 	irq_set_handler_locked(d, handle_bad_irq);
96*4882a593Smuzhiyun 	return -EINVAL;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
altera_gpio_irq_startup(struct irq_data * d)99*4882a593Smuzhiyun static unsigned int altera_gpio_irq_startup(struct irq_data *d)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	altera_gpio_irq_unmask(d);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
altera_gpio_get(struct gpio_chip * gc,unsigned offset)106*4882a593Smuzhiyun static int altera_gpio_get(struct gpio_chip *gc, unsigned offset)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	struct of_mm_gpio_chip *mm_gc;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	mm_gc = to_of_mm_gpio_chip(gc);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return !!(readl(mm_gc->regs + ALTERA_GPIO_DATA) & BIT(offset));
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
altera_gpio_set(struct gpio_chip * gc,unsigned offset,int value)115*4882a593Smuzhiyun static void altera_gpio_set(struct gpio_chip *gc, unsigned offset, int value)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct of_mm_gpio_chip *mm_gc;
118*4882a593Smuzhiyun 	struct altera_gpio_chip *chip;
119*4882a593Smuzhiyun 	unsigned long flags;
120*4882a593Smuzhiyun 	unsigned int data_reg;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	mm_gc = to_of_mm_gpio_chip(gc);
123*4882a593Smuzhiyun 	chip = gpiochip_get_data(gc);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&chip->gpio_lock, flags);
126*4882a593Smuzhiyun 	data_reg = readl(mm_gc->regs + ALTERA_GPIO_DATA);
127*4882a593Smuzhiyun 	if (value)
128*4882a593Smuzhiyun 		data_reg |= BIT(offset);
129*4882a593Smuzhiyun 	else
130*4882a593Smuzhiyun 		data_reg &= ~BIT(offset);
131*4882a593Smuzhiyun 	writel(data_reg, mm_gc->regs + ALTERA_GPIO_DATA);
132*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&chip->gpio_lock, flags);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
altera_gpio_direction_input(struct gpio_chip * gc,unsigned offset)135*4882a593Smuzhiyun static int altera_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	struct of_mm_gpio_chip *mm_gc;
138*4882a593Smuzhiyun 	struct altera_gpio_chip *chip;
139*4882a593Smuzhiyun 	unsigned long flags;
140*4882a593Smuzhiyun 	unsigned int gpio_ddr;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	mm_gc = to_of_mm_gpio_chip(gc);
143*4882a593Smuzhiyun 	chip = gpiochip_get_data(gc);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&chip->gpio_lock, flags);
146*4882a593Smuzhiyun 	/* Set pin as input, assumes software controlled IP */
147*4882a593Smuzhiyun 	gpio_ddr = readl(mm_gc->regs + ALTERA_GPIO_DIR);
148*4882a593Smuzhiyun 	gpio_ddr &= ~BIT(offset);
149*4882a593Smuzhiyun 	writel(gpio_ddr, mm_gc->regs + ALTERA_GPIO_DIR);
150*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&chip->gpio_lock, flags);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
altera_gpio_direction_output(struct gpio_chip * gc,unsigned offset,int value)155*4882a593Smuzhiyun static int altera_gpio_direction_output(struct gpio_chip *gc,
156*4882a593Smuzhiyun 		unsigned offset, int value)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct of_mm_gpio_chip *mm_gc;
159*4882a593Smuzhiyun 	struct altera_gpio_chip *chip;
160*4882a593Smuzhiyun 	unsigned long flags;
161*4882a593Smuzhiyun 	unsigned int data_reg, gpio_ddr;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	mm_gc = to_of_mm_gpio_chip(gc);
164*4882a593Smuzhiyun 	chip = gpiochip_get_data(gc);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&chip->gpio_lock, flags);
167*4882a593Smuzhiyun 	/* Sets the GPIO value */
168*4882a593Smuzhiyun 	data_reg = readl(mm_gc->regs + ALTERA_GPIO_DATA);
169*4882a593Smuzhiyun 	if (value)
170*4882a593Smuzhiyun 		data_reg |= BIT(offset);
171*4882a593Smuzhiyun 	else
172*4882a593Smuzhiyun 		data_reg &= ~BIT(offset);
173*4882a593Smuzhiyun 	writel(data_reg, mm_gc->regs + ALTERA_GPIO_DATA);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Set pin as output, assumes software controlled IP */
176*4882a593Smuzhiyun 	gpio_ddr = readl(mm_gc->regs + ALTERA_GPIO_DIR);
177*4882a593Smuzhiyun 	gpio_ddr |= BIT(offset);
178*4882a593Smuzhiyun 	writel(gpio_ddr, mm_gc->regs + ALTERA_GPIO_DIR);
179*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&chip->gpio_lock, flags);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
altera_gpio_irq_edge_handler(struct irq_desc * desc)184*4882a593Smuzhiyun static void altera_gpio_irq_edge_handler(struct irq_desc *desc)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	struct altera_gpio_chip *altera_gc;
187*4882a593Smuzhiyun 	struct irq_chip *chip;
188*4882a593Smuzhiyun 	struct of_mm_gpio_chip *mm_gc;
189*4882a593Smuzhiyun 	struct irq_domain *irqdomain;
190*4882a593Smuzhiyun 	unsigned long status;
191*4882a593Smuzhiyun 	int i;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	altera_gc = gpiochip_get_data(irq_desc_get_handler_data(desc));
194*4882a593Smuzhiyun 	chip = irq_desc_get_chip(desc);
195*4882a593Smuzhiyun 	mm_gc = &altera_gc->mmchip;
196*4882a593Smuzhiyun 	irqdomain = altera_gc->mmchip.gc.irq.domain;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	while ((status =
201*4882a593Smuzhiyun 	      (readl(mm_gc->regs + ALTERA_GPIO_EDGE_CAP) &
202*4882a593Smuzhiyun 	      readl(mm_gc->regs + ALTERA_GPIO_IRQ_MASK)))) {
203*4882a593Smuzhiyun 		writel(status, mm_gc->regs + ALTERA_GPIO_EDGE_CAP);
204*4882a593Smuzhiyun 		for_each_set_bit(i, &status, mm_gc->gc.ngpio) {
205*4882a593Smuzhiyun 			generic_handle_irq(irq_find_mapping(irqdomain, i));
206*4882a593Smuzhiyun 		}
207*4882a593Smuzhiyun 	}
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
altera_gpio_irq_leveL_high_handler(struct irq_desc * desc)212*4882a593Smuzhiyun static void altera_gpio_irq_leveL_high_handler(struct irq_desc *desc)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct altera_gpio_chip *altera_gc;
215*4882a593Smuzhiyun 	struct irq_chip *chip;
216*4882a593Smuzhiyun 	struct of_mm_gpio_chip *mm_gc;
217*4882a593Smuzhiyun 	struct irq_domain *irqdomain;
218*4882a593Smuzhiyun 	unsigned long status;
219*4882a593Smuzhiyun 	int i;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	altera_gc = gpiochip_get_data(irq_desc_get_handler_data(desc));
222*4882a593Smuzhiyun 	chip = irq_desc_get_chip(desc);
223*4882a593Smuzhiyun 	mm_gc = &altera_gc->mmchip;
224*4882a593Smuzhiyun 	irqdomain = altera_gc->mmchip.gc.irq.domain;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	status = readl(mm_gc->regs + ALTERA_GPIO_DATA);
229*4882a593Smuzhiyun 	status &= readl(mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	for_each_set_bit(i, &status, mm_gc->gc.ngpio) {
232*4882a593Smuzhiyun 		generic_handle_irq(irq_find_mapping(irqdomain, i));
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
altera_gpio_probe(struct platform_device * pdev)237*4882a593Smuzhiyun static int altera_gpio_probe(struct platform_device *pdev)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
240*4882a593Smuzhiyun 	int reg, ret;
241*4882a593Smuzhiyun 	struct altera_gpio_chip *altera_gc;
242*4882a593Smuzhiyun 	struct gpio_irq_chip *girq;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	altera_gc = devm_kzalloc(&pdev->dev, sizeof(*altera_gc), GFP_KERNEL);
245*4882a593Smuzhiyun 	if (!altera_gc)
246*4882a593Smuzhiyun 		return -ENOMEM;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	raw_spin_lock_init(&altera_gc->gpio_lock);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (of_property_read_u32(node, "altr,ngpio", &reg))
251*4882a593Smuzhiyun 		/* By default assume maximum ngpio */
252*4882a593Smuzhiyun 		altera_gc->mmchip.gc.ngpio = ALTERA_GPIO_MAX_NGPIO;
253*4882a593Smuzhiyun 	else
254*4882a593Smuzhiyun 		altera_gc->mmchip.gc.ngpio = reg;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (altera_gc->mmchip.gc.ngpio > ALTERA_GPIO_MAX_NGPIO) {
257*4882a593Smuzhiyun 		dev_warn(&pdev->dev,
258*4882a593Smuzhiyun 			"ngpio is greater than %d, defaulting to %d\n",
259*4882a593Smuzhiyun 			ALTERA_GPIO_MAX_NGPIO, ALTERA_GPIO_MAX_NGPIO);
260*4882a593Smuzhiyun 		altera_gc->mmchip.gc.ngpio = ALTERA_GPIO_MAX_NGPIO;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	altera_gc->mmchip.gc.direction_input	= altera_gpio_direction_input;
264*4882a593Smuzhiyun 	altera_gc->mmchip.gc.direction_output	= altera_gpio_direction_output;
265*4882a593Smuzhiyun 	altera_gc->mmchip.gc.get		= altera_gpio_get;
266*4882a593Smuzhiyun 	altera_gc->mmchip.gc.set		= altera_gpio_set;
267*4882a593Smuzhiyun 	altera_gc->mmchip.gc.owner		= THIS_MODULE;
268*4882a593Smuzhiyun 	altera_gc->mmchip.gc.parent		= &pdev->dev;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	altera_gc->mapped_irq = platform_get_irq_optional(pdev, 0);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (altera_gc->mapped_irq < 0)
273*4882a593Smuzhiyun 		goto skip_irq;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (of_property_read_u32(node, "altr,interrupt-type", &reg)) {
276*4882a593Smuzhiyun 		dev_err(&pdev->dev,
277*4882a593Smuzhiyun 			"altr,interrupt-type value not set in device tree\n");
278*4882a593Smuzhiyun 		return -EINVAL;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 	altera_gc->interrupt_trigger = reg;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	altera_gc->irq_chip.name = "altera-gpio";
283*4882a593Smuzhiyun 	altera_gc->irq_chip.irq_mask     = altera_gpio_irq_mask;
284*4882a593Smuzhiyun 	altera_gc->irq_chip.irq_unmask   = altera_gpio_irq_unmask;
285*4882a593Smuzhiyun 	altera_gc->irq_chip.irq_set_type = altera_gpio_irq_set_type;
286*4882a593Smuzhiyun 	altera_gc->irq_chip.irq_startup  = altera_gpio_irq_startup;
287*4882a593Smuzhiyun 	altera_gc->irq_chip.irq_shutdown = altera_gpio_irq_mask;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	girq = &altera_gc->mmchip.gc.irq;
290*4882a593Smuzhiyun 	girq->chip = &altera_gc->irq_chip;
291*4882a593Smuzhiyun 	if (altera_gc->interrupt_trigger == IRQ_TYPE_LEVEL_HIGH)
292*4882a593Smuzhiyun 		girq->parent_handler = altera_gpio_irq_leveL_high_handler;
293*4882a593Smuzhiyun 	else
294*4882a593Smuzhiyun 		girq->parent_handler = altera_gpio_irq_edge_handler;
295*4882a593Smuzhiyun 	girq->num_parents = 1;
296*4882a593Smuzhiyun 	girq->parents = devm_kcalloc(&pdev->dev, 1, sizeof(*girq->parents),
297*4882a593Smuzhiyun 				     GFP_KERNEL);
298*4882a593Smuzhiyun 	if (!girq->parents)
299*4882a593Smuzhiyun 		return -ENOMEM;
300*4882a593Smuzhiyun 	girq->default_type = IRQ_TYPE_NONE;
301*4882a593Smuzhiyun 	girq->handler = handle_bad_irq;
302*4882a593Smuzhiyun 	girq->parents[0] = altera_gc->mapped_irq;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun skip_irq:
305*4882a593Smuzhiyun 	ret = of_mm_gpiochip_add_data(node, &altera_gc->mmchip, altera_gc);
306*4882a593Smuzhiyun 	if (ret) {
307*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed adding memory mapped gpiochip\n");
308*4882a593Smuzhiyun 		return ret;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	platform_set_drvdata(pdev, altera_gc);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
altera_gpio_remove(struct platform_device * pdev)316*4882a593Smuzhiyun static int altera_gpio_remove(struct platform_device *pdev)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct altera_gpio_chip *altera_gc = platform_get_drvdata(pdev);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	of_mm_gpiochip_remove(&altera_gc->mmchip);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static const struct of_device_id altera_gpio_of_match[] = {
326*4882a593Smuzhiyun 	{ .compatible = "altr,pio-1.0", },
327*4882a593Smuzhiyun 	{},
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, altera_gpio_of_match);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun static struct platform_driver altera_gpio_driver = {
332*4882a593Smuzhiyun 	.driver = {
333*4882a593Smuzhiyun 		.name	= "altera_gpio",
334*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(altera_gpio_of_match),
335*4882a593Smuzhiyun 	},
336*4882a593Smuzhiyun 	.probe		= altera_gpio_probe,
337*4882a593Smuzhiyun 	.remove		= altera_gpio_remove,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
altera_gpio_init(void)340*4882a593Smuzhiyun static int __init altera_gpio_init(void)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	return platform_driver_register(&altera_gpio_driver);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun subsys_initcall(altera_gpio_init);
345*4882a593Smuzhiyun 
altera_gpio_exit(void)346*4882a593Smuzhiyun static void __exit altera_gpio_exit(void)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	platform_driver_unregister(&altera_gpio_driver);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun module_exit(altera_gpio_exit);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun MODULE_AUTHOR("Tien Hock Loh <thloh@altera.com>");
353*4882a593Smuzhiyun MODULE_DESCRIPTION("Altera GPIO driver");
354*4882a593Smuzhiyun MODULE_LICENSE("GPL");
355