1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * GPIO driver for the ACCES 104-DIO-48E series
4*4882a593Smuzhiyun * Copyright (C) 2016 William Breathitt Gray
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This driver supports the following ACCES devices: 104-DIO-48E and
7*4882a593Smuzhiyun * 104-DIO-24E.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <linux/bitmap.h>
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/gpio/driver.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/ioport.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/irqdesc.h>
18*4882a593Smuzhiyun #include <linux/isa.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/moduleparam.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define DIO48E_EXTENT 16
25*4882a593Smuzhiyun #define MAX_NUM_DIO48E max_num_isa_dev(DIO48E_EXTENT)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun static unsigned int base[MAX_NUM_DIO48E];
28*4882a593Smuzhiyun static unsigned int num_dio48e;
29*4882a593Smuzhiyun module_param_hw_array(base, uint, ioport, &num_dio48e, 0);
30*4882a593Smuzhiyun MODULE_PARM_DESC(base, "ACCES 104-DIO-48E base addresses");
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static unsigned int irq[MAX_NUM_DIO48E];
33*4882a593Smuzhiyun module_param_hw_array(irq, uint, irq, NULL, 0);
34*4882a593Smuzhiyun MODULE_PARM_DESC(irq, "ACCES 104-DIO-48E interrupt line numbers");
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /**
37*4882a593Smuzhiyun * struct dio48e_gpio - GPIO device private data structure
38*4882a593Smuzhiyun * @chip: instance of the gpio_chip
39*4882a593Smuzhiyun * @io_state: bit I/O state (whether bit is set to input or output)
40*4882a593Smuzhiyun * @out_state: output bits state
41*4882a593Smuzhiyun * @control: Control registers state
42*4882a593Smuzhiyun * @lock: synchronization lock to prevent I/O race conditions
43*4882a593Smuzhiyun * @base: base port address of the GPIO device
44*4882a593Smuzhiyun * @irq_mask: I/O bits affected by interrupts
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun struct dio48e_gpio {
47*4882a593Smuzhiyun struct gpio_chip chip;
48*4882a593Smuzhiyun unsigned char io_state[6];
49*4882a593Smuzhiyun unsigned char out_state[6];
50*4882a593Smuzhiyun unsigned char control[2];
51*4882a593Smuzhiyun raw_spinlock_t lock;
52*4882a593Smuzhiyun unsigned base;
53*4882a593Smuzhiyun unsigned char irq_mask;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
dio48e_gpio_get_direction(struct gpio_chip * chip,unsigned offset)56*4882a593Smuzhiyun static int dio48e_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
59*4882a593Smuzhiyun const unsigned port = offset / 8;
60*4882a593Smuzhiyun const unsigned mask = BIT(offset % 8);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (dio48egpio->io_state[port] & mask)
63*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
dio48e_gpio_direction_input(struct gpio_chip * chip,unsigned offset)68*4882a593Smuzhiyun static int dio48e_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
71*4882a593Smuzhiyun const unsigned io_port = offset / 8;
72*4882a593Smuzhiyun const unsigned int control_port = io_port / 3;
73*4882a593Smuzhiyun const unsigned control_addr = dio48egpio->base + 3 + control_port*4;
74*4882a593Smuzhiyun unsigned long flags;
75*4882a593Smuzhiyun unsigned control;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun raw_spin_lock_irqsave(&dio48egpio->lock, flags);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Check if configuring Port C */
80*4882a593Smuzhiyun if (io_port == 2 || io_port == 5) {
81*4882a593Smuzhiyun /* Port C can be configured by nibble */
82*4882a593Smuzhiyun if (offset % 8 > 3) {
83*4882a593Smuzhiyun dio48egpio->io_state[io_port] |= 0xF0;
84*4882a593Smuzhiyun dio48egpio->control[control_port] |= BIT(3);
85*4882a593Smuzhiyun } else {
86*4882a593Smuzhiyun dio48egpio->io_state[io_port] |= 0x0F;
87*4882a593Smuzhiyun dio48egpio->control[control_port] |= BIT(0);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun } else {
90*4882a593Smuzhiyun dio48egpio->io_state[io_port] |= 0xFF;
91*4882a593Smuzhiyun if (io_port == 0 || io_port == 3)
92*4882a593Smuzhiyun dio48egpio->control[control_port] |= BIT(4);
93*4882a593Smuzhiyun else
94*4882a593Smuzhiyun dio48egpio->control[control_port] |= BIT(1);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun control = BIT(7) | dio48egpio->control[control_port];
98*4882a593Smuzhiyun outb(control, control_addr);
99*4882a593Smuzhiyun control &= ~BIT(7);
100*4882a593Smuzhiyun outb(control, control_addr);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return 0;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
dio48e_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)107*4882a593Smuzhiyun static int dio48e_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
108*4882a593Smuzhiyun int value)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
111*4882a593Smuzhiyun const unsigned io_port = offset / 8;
112*4882a593Smuzhiyun const unsigned int control_port = io_port / 3;
113*4882a593Smuzhiyun const unsigned mask = BIT(offset % 8);
114*4882a593Smuzhiyun const unsigned control_addr = dio48egpio->base + 3 + control_port*4;
115*4882a593Smuzhiyun const unsigned out_port = (io_port > 2) ? io_port + 1 : io_port;
116*4882a593Smuzhiyun unsigned long flags;
117*4882a593Smuzhiyun unsigned control;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun raw_spin_lock_irqsave(&dio48egpio->lock, flags);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* Check if configuring Port C */
122*4882a593Smuzhiyun if (io_port == 2 || io_port == 5) {
123*4882a593Smuzhiyun /* Port C can be configured by nibble */
124*4882a593Smuzhiyun if (offset % 8 > 3) {
125*4882a593Smuzhiyun dio48egpio->io_state[io_port] &= 0x0F;
126*4882a593Smuzhiyun dio48egpio->control[control_port] &= ~BIT(3);
127*4882a593Smuzhiyun } else {
128*4882a593Smuzhiyun dio48egpio->io_state[io_port] &= 0xF0;
129*4882a593Smuzhiyun dio48egpio->control[control_port] &= ~BIT(0);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun } else {
132*4882a593Smuzhiyun dio48egpio->io_state[io_port] &= 0x00;
133*4882a593Smuzhiyun if (io_port == 0 || io_port == 3)
134*4882a593Smuzhiyun dio48egpio->control[control_port] &= ~BIT(4);
135*4882a593Smuzhiyun else
136*4882a593Smuzhiyun dio48egpio->control[control_port] &= ~BIT(1);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (value)
140*4882a593Smuzhiyun dio48egpio->out_state[io_port] |= mask;
141*4882a593Smuzhiyun else
142*4882a593Smuzhiyun dio48egpio->out_state[io_port] &= ~mask;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun control = BIT(7) | dio48egpio->control[control_port];
145*4882a593Smuzhiyun outb(control, control_addr);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun outb(dio48egpio->out_state[io_port], dio48egpio->base + out_port);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun control &= ~BIT(7);
150*4882a593Smuzhiyun outb(control, control_addr);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
dio48e_gpio_get(struct gpio_chip * chip,unsigned offset)157*4882a593Smuzhiyun static int dio48e_gpio_get(struct gpio_chip *chip, unsigned offset)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
160*4882a593Smuzhiyun const unsigned port = offset / 8;
161*4882a593Smuzhiyun const unsigned mask = BIT(offset % 8);
162*4882a593Smuzhiyun const unsigned in_port = (port > 2) ? port + 1 : port;
163*4882a593Smuzhiyun unsigned long flags;
164*4882a593Smuzhiyun unsigned port_state;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun raw_spin_lock_irqsave(&dio48egpio->lock, flags);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* ensure that GPIO is set for input */
169*4882a593Smuzhiyun if (!(dio48egpio->io_state[port] & mask)) {
170*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
171*4882a593Smuzhiyun return -EINVAL;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun port_state = inb(dio48egpio->base + in_port);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return !!(port_state & mask);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static const size_t ports[] = { 0, 1, 2, 4, 5, 6 };
182*4882a593Smuzhiyun
dio48e_gpio_get_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)183*4882a593Smuzhiyun static int dio48e_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
184*4882a593Smuzhiyun unsigned long *bits)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
187*4882a593Smuzhiyun unsigned long offset;
188*4882a593Smuzhiyun unsigned long gpio_mask;
189*4882a593Smuzhiyun unsigned int port_addr;
190*4882a593Smuzhiyun unsigned long port_state;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* clear bits array to a clean slate */
193*4882a593Smuzhiyun bitmap_zero(bits, chip->ngpio);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun for_each_set_clump8(offset, gpio_mask, mask, ARRAY_SIZE(ports) * 8) {
196*4882a593Smuzhiyun port_addr = dio48egpio->base + ports[offset / 8];
197*4882a593Smuzhiyun port_state = inb(port_addr) & gpio_mask;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun bitmap_set_value8(bits, port_state, offset);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
dio48e_gpio_set(struct gpio_chip * chip,unsigned offset,int value)205*4882a593Smuzhiyun static void dio48e_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
208*4882a593Smuzhiyun const unsigned port = offset / 8;
209*4882a593Smuzhiyun const unsigned mask = BIT(offset % 8);
210*4882a593Smuzhiyun const unsigned out_port = (port > 2) ? port + 1 : port;
211*4882a593Smuzhiyun unsigned long flags;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun raw_spin_lock_irqsave(&dio48egpio->lock, flags);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (value)
216*4882a593Smuzhiyun dio48egpio->out_state[port] |= mask;
217*4882a593Smuzhiyun else
218*4882a593Smuzhiyun dio48egpio->out_state[port] &= ~mask;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun outb(dio48egpio->out_state[port], dio48egpio->base + out_port);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
dio48e_gpio_set_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)225*4882a593Smuzhiyun static void dio48e_gpio_set_multiple(struct gpio_chip *chip,
226*4882a593Smuzhiyun unsigned long *mask, unsigned long *bits)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
229*4882a593Smuzhiyun unsigned long offset;
230*4882a593Smuzhiyun unsigned long gpio_mask;
231*4882a593Smuzhiyun size_t index;
232*4882a593Smuzhiyun unsigned int port_addr;
233*4882a593Smuzhiyun unsigned long bitmask;
234*4882a593Smuzhiyun unsigned long flags;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun for_each_set_clump8(offset, gpio_mask, mask, ARRAY_SIZE(ports) * 8) {
237*4882a593Smuzhiyun index = offset / 8;
238*4882a593Smuzhiyun port_addr = dio48egpio->base + ports[index];
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun bitmask = bitmap_get_value8(bits, offset) & gpio_mask;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun raw_spin_lock_irqsave(&dio48egpio->lock, flags);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* update output state data and set device gpio register */
245*4882a593Smuzhiyun dio48egpio->out_state[index] &= ~gpio_mask;
246*4882a593Smuzhiyun dio48egpio->out_state[index] |= bitmask;
247*4882a593Smuzhiyun outb(dio48egpio->out_state[index], port_addr);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
dio48e_irq_ack(struct irq_data * data)253*4882a593Smuzhiyun static void dio48e_irq_ack(struct irq_data *data)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
dio48e_irq_mask(struct irq_data * data)257*4882a593Smuzhiyun static void dio48e_irq_mask(struct irq_data *data)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
260*4882a593Smuzhiyun struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
261*4882a593Smuzhiyun const unsigned long offset = irqd_to_hwirq(data);
262*4882a593Smuzhiyun unsigned long flags;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* only bit 3 on each respective Port C supports interrupts */
265*4882a593Smuzhiyun if (offset != 19 && offset != 43)
266*4882a593Smuzhiyun return;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun raw_spin_lock_irqsave(&dio48egpio->lock, flags);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (offset == 19)
271*4882a593Smuzhiyun dio48egpio->irq_mask &= ~BIT(0);
272*4882a593Smuzhiyun else
273*4882a593Smuzhiyun dio48egpio->irq_mask &= ~BIT(1);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (!dio48egpio->irq_mask)
276*4882a593Smuzhiyun /* disable interrupts */
277*4882a593Smuzhiyun inb(dio48egpio->base + 0xB);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
dio48e_irq_unmask(struct irq_data * data)282*4882a593Smuzhiyun static void dio48e_irq_unmask(struct irq_data *data)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
285*4882a593Smuzhiyun struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
286*4882a593Smuzhiyun const unsigned long offset = irqd_to_hwirq(data);
287*4882a593Smuzhiyun unsigned long flags;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* only bit 3 on each respective Port C supports interrupts */
290*4882a593Smuzhiyun if (offset != 19 && offset != 43)
291*4882a593Smuzhiyun return;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun raw_spin_lock_irqsave(&dio48egpio->lock, flags);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (!dio48egpio->irq_mask) {
296*4882a593Smuzhiyun /* enable interrupts */
297*4882a593Smuzhiyun outb(0x00, dio48egpio->base + 0xF);
298*4882a593Smuzhiyun outb(0x00, dio48egpio->base + 0xB);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (offset == 19)
302*4882a593Smuzhiyun dio48egpio->irq_mask |= BIT(0);
303*4882a593Smuzhiyun else
304*4882a593Smuzhiyun dio48egpio->irq_mask |= BIT(1);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
dio48e_irq_set_type(struct irq_data * data,unsigned flow_type)309*4882a593Smuzhiyun static int dio48e_irq_set_type(struct irq_data *data, unsigned flow_type)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun const unsigned long offset = irqd_to_hwirq(data);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* only bit 3 on each respective Port C supports interrupts */
314*4882a593Smuzhiyun if (offset != 19 && offset != 43)
315*4882a593Smuzhiyun return -EINVAL;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (flow_type != IRQ_TYPE_NONE && flow_type != IRQ_TYPE_EDGE_RISING)
318*4882a593Smuzhiyun return -EINVAL;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static struct irq_chip dio48e_irqchip = {
324*4882a593Smuzhiyun .name = "104-dio-48e",
325*4882a593Smuzhiyun .irq_ack = dio48e_irq_ack,
326*4882a593Smuzhiyun .irq_mask = dio48e_irq_mask,
327*4882a593Smuzhiyun .irq_unmask = dio48e_irq_unmask,
328*4882a593Smuzhiyun .irq_set_type = dio48e_irq_set_type
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun
dio48e_irq_handler(int irq,void * dev_id)331*4882a593Smuzhiyun static irqreturn_t dio48e_irq_handler(int irq, void *dev_id)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun struct dio48e_gpio *const dio48egpio = dev_id;
334*4882a593Smuzhiyun struct gpio_chip *const chip = &dio48egpio->chip;
335*4882a593Smuzhiyun const unsigned long irq_mask = dio48egpio->irq_mask;
336*4882a593Smuzhiyun unsigned long gpio;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun for_each_set_bit(gpio, &irq_mask, 2)
339*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(chip->irq.domain,
340*4882a593Smuzhiyun 19 + gpio*24));
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun raw_spin_lock(&dio48egpio->lock);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun outb(0x00, dio48egpio->base + 0xF);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun raw_spin_unlock(&dio48egpio->lock);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun return IRQ_HANDLED;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun #define DIO48E_NGPIO 48
352*4882a593Smuzhiyun static const char *dio48e_names[DIO48E_NGPIO] = {
353*4882a593Smuzhiyun "PPI Group 0 Port A 0", "PPI Group 0 Port A 1", "PPI Group 0 Port A 2",
354*4882a593Smuzhiyun "PPI Group 0 Port A 3", "PPI Group 0 Port A 4", "PPI Group 0 Port A 5",
355*4882a593Smuzhiyun "PPI Group 0 Port A 6", "PPI Group 0 Port A 7", "PPI Group 0 Port B 0",
356*4882a593Smuzhiyun "PPI Group 0 Port B 1", "PPI Group 0 Port B 2", "PPI Group 0 Port B 3",
357*4882a593Smuzhiyun "PPI Group 0 Port B 4", "PPI Group 0 Port B 5", "PPI Group 0 Port B 6",
358*4882a593Smuzhiyun "PPI Group 0 Port B 7", "PPI Group 0 Port C 0", "PPI Group 0 Port C 1",
359*4882a593Smuzhiyun "PPI Group 0 Port C 2", "PPI Group 0 Port C 3", "PPI Group 0 Port C 4",
360*4882a593Smuzhiyun "PPI Group 0 Port C 5", "PPI Group 0 Port C 6", "PPI Group 0 Port C 7",
361*4882a593Smuzhiyun "PPI Group 1 Port A 0", "PPI Group 1 Port A 1", "PPI Group 1 Port A 2",
362*4882a593Smuzhiyun "PPI Group 1 Port A 3", "PPI Group 1 Port A 4", "PPI Group 1 Port A 5",
363*4882a593Smuzhiyun "PPI Group 1 Port A 6", "PPI Group 1 Port A 7", "PPI Group 1 Port B 0",
364*4882a593Smuzhiyun "PPI Group 1 Port B 1", "PPI Group 1 Port B 2", "PPI Group 1 Port B 3",
365*4882a593Smuzhiyun "PPI Group 1 Port B 4", "PPI Group 1 Port B 5", "PPI Group 1 Port B 6",
366*4882a593Smuzhiyun "PPI Group 1 Port B 7", "PPI Group 1 Port C 0", "PPI Group 1 Port C 1",
367*4882a593Smuzhiyun "PPI Group 1 Port C 2", "PPI Group 1 Port C 3", "PPI Group 1 Port C 4",
368*4882a593Smuzhiyun "PPI Group 1 Port C 5", "PPI Group 1 Port C 6", "PPI Group 1 Port C 7"
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
dio48e_irq_init_hw(struct gpio_chip * gc)371*4882a593Smuzhiyun static int dio48e_irq_init_hw(struct gpio_chip *gc)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct dio48e_gpio *const dio48egpio = gpiochip_get_data(gc);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Disable IRQ by default */
376*4882a593Smuzhiyun inb(dio48egpio->base + 0xB);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
dio48e_probe(struct device * dev,unsigned int id)381*4882a593Smuzhiyun static int dio48e_probe(struct device *dev, unsigned int id)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun struct dio48e_gpio *dio48egpio;
384*4882a593Smuzhiyun const char *const name = dev_name(dev);
385*4882a593Smuzhiyun struct gpio_irq_chip *girq;
386*4882a593Smuzhiyun int err;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun dio48egpio = devm_kzalloc(dev, sizeof(*dio48egpio), GFP_KERNEL);
389*4882a593Smuzhiyun if (!dio48egpio)
390*4882a593Smuzhiyun return -ENOMEM;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (!devm_request_region(dev, base[id], DIO48E_EXTENT, name)) {
393*4882a593Smuzhiyun dev_err(dev, "Unable to lock port addresses (0x%X-0x%X)\n",
394*4882a593Smuzhiyun base[id], base[id] + DIO48E_EXTENT);
395*4882a593Smuzhiyun return -EBUSY;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun dio48egpio->chip.label = name;
399*4882a593Smuzhiyun dio48egpio->chip.parent = dev;
400*4882a593Smuzhiyun dio48egpio->chip.owner = THIS_MODULE;
401*4882a593Smuzhiyun dio48egpio->chip.base = -1;
402*4882a593Smuzhiyun dio48egpio->chip.ngpio = DIO48E_NGPIO;
403*4882a593Smuzhiyun dio48egpio->chip.names = dio48e_names;
404*4882a593Smuzhiyun dio48egpio->chip.get_direction = dio48e_gpio_get_direction;
405*4882a593Smuzhiyun dio48egpio->chip.direction_input = dio48e_gpio_direction_input;
406*4882a593Smuzhiyun dio48egpio->chip.direction_output = dio48e_gpio_direction_output;
407*4882a593Smuzhiyun dio48egpio->chip.get = dio48e_gpio_get;
408*4882a593Smuzhiyun dio48egpio->chip.get_multiple = dio48e_gpio_get_multiple;
409*4882a593Smuzhiyun dio48egpio->chip.set = dio48e_gpio_set;
410*4882a593Smuzhiyun dio48egpio->chip.set_multiple = dio48e_gpio_set_multiple;
411*4882a593Smuzhiyun dio48egpio->base = base[id];
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun girq = &dio48egpio->chip.irq;
414*4882a593Smuzhiyun girq->chip = &dio48e_irqchip;
415*4882a593Smuzhiyun /* This will let us handle the parent IRQ in the driver */
416*4882a593Smuzhiyun girq->parent_handler = NULL;
417*4882a593Smuzhiyun girq->num_parents = 0;
418*4882a593Smuzhiyun girq->parents = NULL;
419*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
420*4882a593Smuzhiyun girq->handler = handle_edge_irq;
421*4882a593Smuzhiyun girq->init_hw = dio48e_irq_init_hw;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun raw_spin_lock_init(&dio48egpio->lock);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* initialize all GPIO as output */
426*4882a593Smuzhiyun outb(0x80, base[id] + 3);
427*4882a593Smuzhiyun outb(0x00, base[id]);
428*4882a593Smuzhiyun outb(0x00, base[id] + 1);
429*4882a593Smuzhiyun outb(0x00, base[id] + 2);
430*4882a593Smuzhiyun outb(0x00, base[id] + 3);
431*4882a593Smuzhiyun outb(0x80, base[id] + 7);
432*4882a593Smuzhiyun outb(0x00, base[id] + 4);
433*4882a593Smuzhiyun outb(0x00, base[id] + 5);
434*4882a593Smuzhiyun outb(0x00, base[id] + 6);
435*4882a593Smuzhiyun outb(0x00, base[id] + 7);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun err = devm_gpiochip_add_data(dev, &dio48egpio->chip, dio48egpio);
438*4882a593Smuzhiyun if (err) {
439*4882a593Smuzhiyun dev_err(dev, "GPIO registering failed (%d)\n", err);
440*4882a593Smuzhiyun return err;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun err = devm_request_irq(dev, irq[id], dio48e_irq_handler, 0, name,
444*4882a593Smuzhiyun dio48egpio);
445*4882a593Smuzhiyun if (err) {
446*4882a593Smuzhiyun dev_err(dev, "IRQ handler registering failed (%d)\n", err);
447*4882a593Smuzhiyun return err;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun static struct isa_driver dio48e_driver = {
454*4882a593Smuzhiyun .probe = dio48e_probe,
455*4882a593Smuzhiyun .driver = {
456*4882a593Smuzhiyun .name = "104-dio-48e"
457*4882a593Smuzhiyun },
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun module_isa_driver(dio48e_driver, num_dio48e);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun MODULE_AUTHOR("William Breathitt Gray <vilhelm.gray@gmail.com>");
462*4882a593Smuzhiyun MODULE_DESCRIPTION("ACCES 104-DIO-48E GPIO driver");
463*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
464