xref: /OK3568_Linux_fs/kernel/drivers/fsi/fsi-master-aspeed.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun // Copyright (C) IBM Corporation 2018
3*4882a593Smuzhiyun // FSI master driver for AST2600
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/clk.h>
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/fsi.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/mutex.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/iopoll.h>
17*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "fsi-master.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun struct fsi_master_aspeed {
22*4882a593Smuzhiyun 	struct fsi_master	master;
23*4882a593Smuzhiyun 	struct mutex		lock;	/* protect HW access */
24*4882a593Smuzhiyun 	struct device		*dev;
25*4882a593Smuzhiyun 	void __iomem		*base;
26*4882a593Smuzhiyun 	struct clk		*clk;
27*4882a593Smuzhiyun 	struct gpio_desc	*cfam_reset_gpio;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define to_fsi_master_aspeed(m) \
31*4882a593Smuzhiyun 	container_of(m, struct fsi_master_aspeed, master)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Control register (size 0x400) */
34*4882a593Smuzhiyun static const u32 ctrl_base = 0x80000000;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static const u32 fsi_base = 0xa0000000;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define OPB_FSI_VER	0x00
39*4882a593Smuzhiyun #define OPB_TRIGGER	0x04
40*4882a593Smuzhiyun #define OPB_CTRL_BASE	0x08
41*4882a593Smuzhiyun #define OPB_FSI_BASE	0x0c
42*4882a593Smuzhiyun #define OPB_CLK_SYNC	0x3c
43*4882a593Smuzhiyun #define OPB_IRQ_CLEAR	0x40
44*4882a593Smuzhiyun #define OPB_IRQ_MASK	0x44
45*4882a593Smuzhiyun #define OPB_IRQ_STATUS	0x48
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define OPB0_SELECT	0x10
48*4882a593Smuzhiyun #define OPB0_RW		0x14
49*4882a593Smuzhiyun #define OPB0_XFER_SIZE	0x18
50*4882a593Smuzhiyun #define OPB0_FSI_ADDR	0x1c
51*4882a593Smuzhiyun #define OPB0_FSI_DATA_W	0x20
52*4882a593Smuzhiyun #define OPB0_STATUS	0x80
53*4882a593Smuzhiyun #define OPB0_FSI_DATA_R	0x84
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define OPB0_WRITE_ORDER1	0x4c
56*4882a593Smuzhiyun #define OPB0_WRITE_ORDER2	0x50
57*4882a593Smuzhiyun #define OPB1_WRITE_ORDER1	0x54
58*4882a593Smuzhiyun #define OPB1_WRITE_ORDER2	0x58
59*4882a593Smuzhiyun #define OPB0_READ_ORDER1	0x5c
60*4882a593Smuzhiyun #define OPB1_READ_ORDER2	0x60
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define OPB_RETRY_COUNTER	0x64
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* OPBn_STATUS */
65*4882a593Smuzhiyun #define STATUS_HALFWORD_ACK	BIT(0)
66*4882a593Smuzhiyun #define STATUS_FULLWORD_ACK	BIT(1)
67*4882a593Smuzhiyun #define STATUS_ERR_ACK		BIT(2)
68*4882a593Smuzhiyun #define STATUS_RETRY		BIT(3)
69*4882a593Smuzhiyun #define STATUS_TIMEOUT		BIT(4)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* OPB_IRQ_MASK */
72*4882a593Smuzhiyun #define OPB1_XFER_ACK_EN BIT(17)
73*4882a593Smuzhiyun #define OPB0_XFER_ACK_EN BIT(16)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* OPB_RW */
76*4882a593Smuzhiyun #define CMD_READ	BIT(0)
77*4882a593Smuzhiyun #define CMD_WRITE	0
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* OPBx_XFER_SIZE */
80*4882a593Smuzhiyun #define XFER_FULLWORD	(BIT(1) | BIT(0))
81*4882a593Smuzhiyun #define XFER_HALFWORD	(BIT(0))
82*4882a593Smuzhiyun #define XFER_BYTE	(0)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define CREATE_TRACE_POINTS
85*4882a593Smuzhiyun #include <trace/events/fsi_master_aspeed.h>
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define FSI_LINK_ENABLE_SETUP_TIME	10	/* in mS */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* Run the bus at maximum speed by default */
90*4882a593Smuzhiyun #define FSI_DIVISOR_DEFAULT            1
91*4882a593Smuzhiyun #define FSI_DIVISOR_CABLED             2
92*4882a593Smuzhiyun static u16 aspeed_fsi_divisor = FSI_DIVISOR_DEFAULT;
93*4882a593Smuzhiyun module_param_named(bus_div,aspeed_fsi_divisor, ushort, 0);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define OPB_POLL_TIMEOUT		10000
96*4882a593Smuzhiyun 
__opb_write(struct fsi_master_aspeed * aspeed,u32 addr,u32 val,u32 transfer_size)97*4882a593Smuzhiyun static int __opb_write(struct fsi_master_aspeed *aspeed, u32 addr,
98*4882a593Smuzhiyun 		       u32 val, u32 transfer_size)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	void __iomem *base = aspeed->base;
101*4882a593Smuzhiyun 	u32 reg, status;
102*4882a593Smuzhiyun 	int ret;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	writel(CMD_WRITE, base + OPB0_RW);
105*4882a593Smuzhiyun 	writel(transfer_size, base + OPB0_XFER_SIZE);
106*4882a593Smuzhiyun 	writel(addr, base + OPB0_FSI_ADDR);
107*4882a593Smuzhiyun 	writel(val, base + OPB0_FSI_DATA_W);
108*4882a593Smuzhiyun 	writel(0x1, base + OPB_IRQ_CLEAR);
109*4882a593Smuzhiyun 	writel(0x1, base + OPB_TRIGGER);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	ret = readl_poll_timeout(base + OPB_IRQ_STATUS, reg,
112*4882a593Smuzhiyun 				(reg & OPB0_XFER_ACK_EN) != 0,
113*4882a593Smuzhiyun 				0, OPB_POLL_TIMEOUT);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	status = readl(base + OPB0_STATUS);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	trace_fsi_master_aspeed_opb_write(addr, val, transfer_size, status, reg);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* Return error when poll timed out */
120*4882a593Smuzhiyun 	if (ret)
121*4882a593Smuzhiyun 		return ret;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/* Command failed, master will reset */
124*4882a593Smuzhiyun 	if (status & STATUS_ERR_ACK)
125*4882a593Smuzhiyun 		return -EIO;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
opb_writeb(struct fsi_master_aspeed * aspeed,u32 addr,u8 val)130*4882a593Smuzhiyun static int opb_writeb(struct fsi_master_aspeed *aspeed, u32 addr, u8 val)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	return __opb_write(aspeed, addr, val, XFER_BYTE);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
opb_writew(struct fsi_master_aspeed * aspeed,u32 addr,__be16 val)135*4882a593Smuzhiyun static int opb_writew(struct fsi_master_aspeed *aspeed, u32 addr, __be16 val)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	return __opb_write(aspeed, addr, (__force u16)val, XFER_HALFWORD);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
opb_writel(struct fsi_master_aspeed * aspeed,u32 addr,__be32 val)140*4882a593Smuzhiyun static int opb_writel(struct fsi_master_aspeed *aspeed, u32 addr, __be32 val)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	return __opb_write(aspeed, addr, (__force u32)val, XFER_FULLWORD);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
__opb_read(struct fsi_master_aspeed * aspeed,uint32_t addr,u32 transfer_size,void * out)145*4882a593Smuzhiyun static int __opb_read(struct fsi_master_aspeed *aspeed, uint32_t addr,
146*4882a593Smuzhiyun 		      u32 transfer_size, void *out)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	void __iomem *base = aspeed->base;
149*4882a593Smuzhiyun 	u32 result, reg;
150*4882a593Smuzhiyun 	int status, ret;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	writel(CMD_READ, base + OPB0_RW);
153*4882a593Smuzhiyun 	writel(transfer_size, base + OPB0_XFER_SIZE);
154*4882a593Smuzhiyun 	writel(addr, base + OPB0_FSI_ADDR);
155*4882a593Smuzhiyun 	writel(0x1, base + OPB_IRQ_CLEAR);
156*4882a593Smuzhiyun 	writel(0x1, base + OPB_TRIGGER);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	ret = readl_poll_timeout(base + OPB_IRQ_STATUS, reg,
159*4882a593Smuzhiyun 			   (reg & OPB0_XFER_ACK_EN) != 0,
160*4882a593Smuzhiyun 			   0, OPB_POLL_TIMEOUT);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	status = readl(base + OPB0_STATUS);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	result = readl(base + OPB0_FSI_DATA_R);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	trace_fsi_master_aspeed_opb_read(addr, transfer_size, result,
167*4882a593Smuzhiyun 			readl(base + OPB0_STATUS),
168*4882a593Smuzhiyun 			reg);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* Return error when poll timed out */
171*4882a593Smuzhiyun 	if (ret)
172*4882a593Smuzhiyun 		return ret;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* Command failed, master will reset */
175*4882a593Smuzhiyun 	if (status & STATUS_ERR_ACK)
176*4882a593Smuzhiyun 		return -EIO;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (out) {
179*4882a593Smuzhiyun 		switch (transfer_size) {
180*4882a593Smuzhiyun 		case XFER_BYTE:
181*4882a593Smuzhiyun 			*(u8 *)out = result;
182*4882a593Smuzhiyun 			break;
183*4882a593Smuzhiyun 		case XFER_HALFWORD:
184*4882a593Smuzhiyun 			*(u16 *)out = result;
185*4882a593Smuzhiyun 			break;
186*4882a593Smuzhiyun 		case XFER_FULLWORD:
187*4882a593Smuzhiyun 			*(u32 *)out = result;
188*4882a593Smuzhiyun 			break;
189*4882a593Smuzhiyun 		default:
190*4882a593Smuzhiyun 			return -EINVAL;
191*4882a593Smuzhiyun 		}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
opb_readl(struct fsi_master_aspeed * aspeed,uint32_t addr,__be32 * out)198*4882a593Smuzhiyun static int opb_readl(struct fsi_master_aspeed *aspeed, uint32_t addr, __be32 *out)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	return __opb_read(aspeed, addr, XFER_FULLWORD, out);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
opb_readw(struct fsi_master_aspeed * aspeed,uint32_t addr,__be16 * out)203*4882a593Smuzhiyun static int opb_readw(struct fsi_master_aspeed *aspeed, uint32_t addr, __be16 *out)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	return __opb_read(aspeed, addr, XFER_HALFWORD, (void *)out);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
opb_readb(struct fsi_master_aspeed * aspeed,uint32_t addr,u8 * out)208*4882a593Smuzhiyun static int opb_readb(struct fsi_master_aspeed *aspeed, uint32_t addr, u8 *out)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	return __opb_read(aspeed, addr, XFER_BYTE, (void *)out);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
check_errors(struct fsi_master_aspeed * aspeed,int err)213*4882a593Smuzhiyun static int check_errors(struct fsi_master_aspeed *aspeed, int err)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	int ret;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (trace_fsi_master_aspeed_opb_error_enabled()) {
218*4882a593Smuzhiyun 		__be32 mresp0, mstap0, mesrb0;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 		opb_readl(aspeed, ctrl_base + FSI_MRESP0, &mresp0);
221*4882a593Smuzhiyun 		opb_readl(aspeed, ctrl_base + FSI_MSTAP0, &mstap0);
222*4882a593Smuzhiyun 		opb_readl(aspeed, ctrl_base + FSI_MESRB0, &mesrb0);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		trace_fsi_master_aspeed_opb_error(
225*4882a593Smuzhiyun 				be32_to_cpu(mresp0),
226*4882a593Smuzhiyun 				be32_to_cpu(mstap0),
227*4882a593Smuzhiyun 				be32_to_cpu(mesrb0));
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	if (err == -EIO) {
231*4882a593Smuzhiyun 		/* Check MAEB (0x70) ? */
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		/* Then clear errors in master */
234*4882a593Smuzhiyun 		ret = opb_writel(aspeed, ctrl_base + FSI_MRESP0,
235*4882a593Smuzhiyun 				cpu_to_be32(FSI_MRESP_RST_ALL_MASTER));
236*4882a593Smuzhiyun 		if (ret) {
237*4882a593Smuzhiyun 			/* TODO: log? return different code? */
238*4882a593Smuzhiyun 			return ret;
239*4882a593Smuzhiyun 		}
240*4882a593Smuzhiyun 		/* TODO: confirm that 0x70 was okay */
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* This will pass through timeout errors */
244*4882a593Smuzhiyun 	return err;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
aspeed_master_read(struct fsi_master * master,int link,uint8_t id,uint32_t addr,void * val,size_t size)247*4882a593Smuzhiyun static int aspeed_master_read(struct fsi_master *master, int link,
248*4882a593Smuzhiyun 			uint8_t id, uint32_t addr, void *val, size_t size)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	struct fsi_master_aspeed *aspeed = to_fsi_master_aspeed(master);
251*4882a593Smuzhiyun 	int ret;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (id > 0x3)
254*4882a593Smuzhiyun 		return -EINVAL;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	addr |= id << 21;
257*4882a593Smuzhiyun 	addr += link * FSI_HUB_LINK_SIZE;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	mutex_lock(&aspeed->lock);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	switch (size) {
262*4882a593Smuzhiyun 	case 1:
263*4882a593Smuzhiyun 		ret = opb_readb(aspeed, fsi_base + addr, val);
264*4882a593Smuzhiyun 		break;
265*4882a593Smuzhiyun 	case 2:
266*4882a593Smuzhiyun 		ret = opb_readw(aspeed, fsi_base + addr, val);
267*4882a593Smuzhiyun 		break;
268*4882a593Smuzhiyun 	case 4:
269*4882a593Smuzhiyun 		ret = opb_readl(aspeed, fsi_base + addr, val);
270*4882a593Smuzhiyun 		break;
271*4882a593Smuzhiyun 	default:
272*4882a593Smuzhiyun 		ret = -EINVAL;
273*4882a593Smuzhiyun 		goto done;
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	ret = check_errors(aspeed, ret);
277*4882a593Smuzhiyun done:
278*4882a593Smuzhiyun 	mutex_unlock(&aspeed->lock);
279*4882a593Smuzhiyun 	return ret;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
aspeed_master_write(struct fsi_master * master,int link,uint8_t id,uint32_t addr,const void * val,size_t size)282*4882a593Smuzhiyun static int aspeed_master_write(struct fsi_master *master, int link,
283*4882a593Smuzhiyun 			uint8_t id, uint32_t addr, const void *val, size_t size)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct fsi_master_aspeed *aspeed = to_fsi_master_aspeed(master);
286*4882a593Smuzhiyun 	int ret;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (id > 0x3)
289*4882a593Smuzhiyun 		return -EINVAL;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	addr |= id << 21;
292*4882a593Smuzhiyun 	addr += link * FSI_HUB_LINK_SIZE;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	mutex_lock(&aspeed->lock);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	switch (size) {
297*4882a593Smuzhiyun 	case 1:
298*4882a593Smuzhiyun 		ret = opb_writeb(aspeed, fsi_base + addr, *(u8 *)val);
299*4882a593Smuzhiyun 		break;
300*4882a593Smuzhiyun 	case 2:
301*4882a593Smuzhiyun 		ret = opb_writew(aspeed, fsi_base + addr, *(__be16 *)val);
302*4882a593Smuzhiyun 		break;
303*4882a593Smuzhiyun 	case 4:
304*4882a593Smuzhiyun 		ret = opb_writel(aspeed, fsi_base + addr, *(__be32 *)val);
305*4882a593Smuzhiyun 		break;
306*4882a593Smuzhiyun 	default:
307*4882a593Smuzhiyun 		ret = -EINVAL;
308*4882a593Smuzhiyun 		goto done;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	ret = check_errors(aspeed, ret);
312*4882a593Smuzhiyun done:
313*4882a593Smuzhiyun 	mutex_unlock(&aspeed->lock);
314*4882a593Smuzhiyun 	return ret;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
aspeed_master_link_enable(struct fsi_master * master,int link,bool enable)317*4882a593Smuzhiyun static int aspeed_master_link_enable(struct fsi_master *master, int link,
318*4882a593Smuzhiyun 				     bool enable)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	struct fsi_master_aspeed *aspeed = to_fsi_master_aspeed(master);
321*4882a593Smuzhiyun 	int idx, bit, ret;
322*4882a593Smuzhiyun 	__be32 reg;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	idx = link / 32;
325*4882a593Smuzhiyun 	bit = link % 32;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	reg = cpu_to_be32(0x80000000 >> bit);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	mutex_lock(&aspeed->lock);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (!enable) {
332*4882a593Smuzhiyun 		ret = opb_writel(aspeed, ctrl_base + FSI_MCENP0 + (4 * idx), reg);
333*4882a593Smuzhiyun 		goto done;
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	ret = opb_writel(aspeed, ctrl_base + FSI_MSENP0 + (4 * idx), reg);
337*4882a593Smuzhiyun 	if (ret)
338*4882a593Smuzhiyun 		goto done;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	mdelay(FSI_LINK_ENABLE_SETUP_TIME);
341*4882a593Smuzhiyun done:
342*4882a593Smuzhiyun 	mutex_unlock(&aspeed->lock);
343*4882a593Smuzhiyun 	return ret;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
aspeed_master_term(struct fsi_master * master,int link,uint8_t id)346*4882a593Smuzhiyun static int aspeed_master_term(struct fsi_master *master, int link, uint8_t id)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	uint32_t addr;
349*4882a593Smuzhiyun 	__be32 cmd;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	addr = 0x4;
352*4882a593Smuzhiyun 	cmd = cpu_to_be32(0xecc00000);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	return aspeed_master_write(master, link, id, addr, &cmd, 4);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
aspeed_master_break(struct fsi_master * master,int link)357*4882a593Smuzhiyun static int aspeed_master_break(struct fsi_master *master, int link)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	uint32_t addr;
360*4882a593Smuzhiyun 	__be32 cmd;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	addr = 0x0;
363*4882a593Smuzhiyun 	cmd = cpu_to_be32(0xc0de0000);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	return aspeed_master_write(master, link, 0, addr, &cmd, 4);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
aspeed_master_release(struct device * dev)368*4882a593Smuzhiyun static void aspeed_master_release(struct device *dev)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	struct fsi_master_aspeed *aspeed =
371*4882a593Smuzhiyun 		to_fsi_master_aspeed(dev_to_fsi_master(dev));
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	kfree(aspeed);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun /* mmode encoders */
fsi_mmode_crs0(u32 x)377*4882a593Smuzhiyun static inline u32 fsi_mmode_crs0(u32 x)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	return (x & FSI_MMODE_CRS0MASK) << FSI_MMODE_CRS0SHFT;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
fsi_mmode_crs1(u32 x)382*4882a593Smuzhiyun static inline u32 fsi_mmode_crs1(u32 x)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	return (x & FSI_MMODE_CRS1MASK) << FSI_MMODE_CRS1SHFT;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
aspeed_master_init(struct fsi_master_aspeed * aspeed)387*4882a593Smuzhiyun static int aspeed_master_init(struct fsi_master_aspeed *aspeed)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	__be32 reg;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	reg = cpu_to_be32(FSI_MRESP_RST_ALL_MASTER | FSI_MRESP_RST_ALL_LINK
392*4882a593Smuzhiyun 			| FSI_MRESP_RST_MCR | FSI_MRESP_RST_PYE);
393*4882a593Smuzhiyun 	opb_writel(aspeed, ctrl_base + FSI_MRESP0, reg);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* Initialize the MFSI (hub master) engine */
396*4882a593Smuzhiyun 	reg = cpu_to_be32(FSI_MRESP_RST_ALL_MASTER | FSI_MRESP_RST_ALL_LINK
397*4882a593Smuzhiyun 			| FSI_MRESP_RST_MCR | FSI_MRESP_RST_PYE);
398*4882a593Smuzhiyun 	opb_writel(aspeed, ctrl_base + FSI_MRESP0, reg);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	reg = cpu_to_be32(FSI_MECTRL_EOAE | FSI_MECTRL_P8_AUTO_TERM);
401*4882a593Smuzhiyun 	opb_writel(aspeed, ctrl_base + FSI_MECTRL, reg);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	reg = cpu_to_be32(FSI_MMODE_ECRC | FSI_MMODE_EPC | FSI_MMODE_RELA
404*4882a593Smuzhiyun 			| fsi_mmode_crs0(aspeed_fsi_divisor)
405*4882a593Smuzhiyun 			| fsi_mmode_crs1(aspeed_fsi_divisor)
406*4882a593Smuzhiyun 			| FSI_MMODE_P8_TO_LSB);
407*4882a593Smuzhiyun 	dev_info(aspeed->dev, "mmode set to %08x (divisor %d)\n",
408*4882a593Smuzhiyun 			be32_to_cpu(reg), aspeed_fsi_divisor);
409*4882a593Smuzhiyun 	opb_writel(aspeed, ctrl_base + FSI_MMODE, reg);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	reg = cpu_to_be32(0xffff0000);
412*4882a593Smuzhiyun 	opb_writel(aspeed, ctrl_base + FSI_MDLYR, reg);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	reg = cpu_to_be32(~0);
415*4882a593Smuzhiyun 	opb_writel(aspeed, ctrl_base + FSI_MSENP0, reg);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	/* Leave enabled long enough for master logic to set up */
418*4882a593Smuzhiyun 	mdelay(FSI_LINK_ENABLE_SETUP_TIME);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	opb_writel(aspeed, ctrl_base + FSI_MCENP0, reg);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	opb_readl(aspeed, ctrl_base + FSI_MAEB, NULL);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	reg = cpu_to_be32(FSI_MRESP_RST_ALL_MASTER | FSI_MRESP_RST_ALL_LINK);
425*4882a593Smuzhiyun 	opb_writel(aspeed, ctrl_base + FSI_MRESP0, reg);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	opb_readl(aspeed, ctrl_base + FSI_MLEVP0, NULL);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* Reset the master bridge */
430*4882a593Smuzhiyun 	reg = cpu_to_be32(FSI_MRESB_RST_GEN);
431*4882a593Smuzhiyun 	opb_writel(aspeed, ctrl_base + FSI_MRESB0, reg);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	reg = cpu_to_be32(FSI_MRESB_RST_ERR);
434*4882a593Smuzhiyun 	opb_writel(aspeed, ctrl_base + FSI_MRESB0, reg);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
cfam_reset_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)439*4882a593Smuzhiyun static ssize_t cfam_reset_store(struct device *dev, struct device_attribute *attr,
440*4882a593Smuzhiyun 				const char *buf, size_t count)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	struct fsi_master_aspeed *aspeed = dev_get_drvdata(dev);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	mutex_lock(&aspeed->lock);
445*4882a593Smuzhiyun 	gpiod_set_value(aspeed->cfam_reset_gpio, 1);
446*4882a593Smuzhiyun 	usleep_range(900, 1000);
447*4882a593Smuzhiyun 	gpiod_set_value(aspeed->cfam_reset_gpio, 0);
448*4882a593Smuzhiyun 	mutex_unlock(&aspeed->lock);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	return count;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun static DEVICE_ATTR(cfam_reset, 0200, NULL, cfam_reset_store);
454*4882a593Smuzhiyun 
setup_cfam_reset(struct fsi_master_aspeed * aspeed)455*4882a593Smuzhiyun static int setup_cfam_reset(struct fsi_master_aspeed *aspeed)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	struct device *dev = aspeed->dev;
458*4882a593Smuzhiyun 	struct gpio_desc *gpio;
459*4882a593Smuzhiyun 	int rc;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	gpio = devm_gpiod_get_optional(dev, "cfam-reset", GPIOD_OUT_LOW);
462*4882a593Smuzhiyun 	if (IS_ERR(gpio))
463*4882a593Smuzhiyun 		return PTR_ERR(gpio);
464*4882a593Smuzhiyun 	if (!gpio)
465*4882a593Smuzhiyun 		return 0;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	aspeed->cfam_reset_gpio = gpio;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	rc = device_create_file(dev, &dev_attr_cfam_reset);
470*4882a593Smuzhiyun 	if (rc) {
471*4882a593Smuzhiyun 		devm_gpiod_put(dev, gpio);
472*4882a593Smuzhiyun 		return rc;
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
tacoma_cabled_fsi_fixup(struct device * dev)478*4882a593Smuzhiyun static int tacoma_cabled_fsi_fixup(struct device *dev)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	struct gpio_desc *routing_gpio, *mux_gpio;
481*4882a593Smuzhiyun 	int gpio;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/*
484*4882a593Smuzhiyun 	 * The routing GPIO is a jumper indicating we should mux for the
485*4882a593Smuzhiyun 	 * externally connected FSI cable.
486*4882a593Smuzhiyun 	 */
487*4882a593Smuzhiyun 	routing_gpio = devm_gpiod_get_optional(dev, "fsi-routing",
488*4882a593Smuzhiyun 			GPIOD_IN | GPIOD_FLAGS_BIT_NONEXCLUSIVE);
489*4882a593Smuzhiyun 	if (IS_ERR(routing_gpio))
490*4882a593Smuzhiyun 		return PTR_ERR(routing_gpio);
491*4882a593Smuzhiyun 	if (!routing_gpio)
492*4882a593Smuzhiyun 		return 0;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	mux_gpio = devm_gpiod_get_optional(dev, "fsi-mux", GPIOD_ASIS);
495*4882a593Smuzhiyun 	if (IS_ERR(mux_gpio))
496*4882a593Smuzhiyun 		return PTR_ERR(mux_gpio);
497*4882a593Smuzhiyun 	if (!mux_gpio)
498*4882a593Smuzhiyun 		return 0;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	gpio = gpiod_get_value(routing_gpio);
501*4882a593Smuzhiyun 	if (gpio < 0)
502*4882a593Smuzhiyun 		return gpio;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	/* If the routing GPIO is high we should set the mux to low. */
505*4882a593Smuzhiyun 	if (gpio) {
506*4882a593Smuzhiyun 		/*
507*4882a593Smuzhiyun 		 * Cable signal integrity means we should run the bus
508*4882a593Smuzhiyun 		 * slightly slower. Do not override if a kernel param
509*4882a593Smuzhiyun 		 * has already overridden.
510*4882a593Smuzhiyun 		 */
511*4882a593Smuzhiyun 		if (aspeed_fsi_divisor == FSI_DIVISOR_DEFAULT)
512*4882a593Smuzhiyun 			aspeed_fsi_divisor = FSI_DIVISOR_CABLED;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 		gpiod_direction_output(mux_gpio, 0);
515*4882a593Smuzhiyun 		dev_info(dev, "FSI configured for external cable\n");
516*4882a593Smuzhiyun 	} else {
517*4882a593Smuzhiyun 		gpiod_direction_output(mux_gpio, 1);
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	devm_gpiod_put(dev, routing_gpio);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	return 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
fsi_master_aspeed_probe(struct platform_device * pdev)525*4882a593Smuzhiyun static int fsi_master_aspeed_probe(struct platform_device *pdev)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	struct fsi_master_aspeed *aspeed;
528*4882a593Smuzhiyun 	int rc, links, reg;
529*4882a593Smuzhiyun 	__be32 raw;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	rc = tacoma_cabled_fsi_fixup(&pdev->dev);
532*4882a593Smuzhiyun 	if (rc) {
533*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Tacoma FSI cable fixup failed\n");
534*4882a593Smuzhiyun 		return rc;
535*4882a593Smuzhiyun 	}
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	aspeed = kzalloc(sizeof(*aspeed), GFP_KERNEL);
538*4882a593Smuzhiyun 	if (!aspeed)
539*4882a593Smuzhiyun 		return -ENOMEM;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	aspeed->dev = &pdev->dev;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	aspeed->base = devm_platform_ioremap_resource(pdev, 0);
544*4882a593Smuzhiyun 	if (IS_ERR(aspeed->base)) {
545*4882a593Smuzhiyun 		rc = PTR_ERR(aspeed->base);
546*4882a593Smuzhiyun 		goto err_free_aspeed;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	aspeed->clk = devm_clk_get(aspeed->dev, NULL);
550*4882a593Smuzhiyun 	if (IS_ERR(aspeed->clk)) {
551*4882a593Smuzhiyun 		dev_err(aspeed->dev, "couldn't get clock\n");
552*4882a593Smuzhiyun 		rc = PTR_ERR(aspeed->clk);
553*4882a593Smuzhiyun 		goto err_free_aspeed;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 	rc = clk_prepare_enable(aspeed->clk);
556*4882a593Smuzhiyun 	if (rc) {
557*4882a593Smuzhiyun 		dev_err(aspeed->dev, "couldn't enable clock\n");
558*4882a593Smuzhiyun 		goto err_free_aspeed;
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	rc = setup_cfam_reset(aspeed);
562*4882a593Smuzhiyun 	if (rc) {
563*4882a593Smuzhiyun 		dev_err(&pdev->dev, "CFAM reset GPIO setup failed\n");
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	writel(0x1, aspeed->base + OPB_CLK_SYNC);
567*4882a593Smuzhiyun 	writel(OPB1_XFER_ACK_EN | OPB0_XFER_ACK_EN,
568*4882a593Smuzhiyun 			aspeed->base + OPB_IRQ_MASK);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/* TODO: determine an appropriate value */
571*4882a593Smuzhiyun 	writel(0x10, aspeed->base + OPB_RETRY_COUNTER);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	writel(ctrl_base, aspeed->base + OPB_CTRL_BASE);
574*4882a593Smuzhiyun 	writel(fsi_base, aspeed->base + OPB_FSI_BASE);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* Set read data order */
577*4882a593Smuzhiyun 	writel(0x00030b1b, aspeed->base + OPB0_READ_ORDER1);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	/* Set write data order */
580*4882a593Smuzhiyun 	writel(0x0011101b, aspeed->base + OPB0_WRITE_ORDER1);
581*4882a593Smuzhiyun 	writel(0x0c330f3f, aspeed->base + OPB0_WRITE_ORDER2);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	/*
584*4882a593Smuzhiyun 	 * Select OPB0 for all operations.
585*4882a593Smuzhiyun 	 * Will need to be reworked when enabling DMA or anything that uses
586*4882a593Smuzhiyun 	 * OPB1.
587*4882a593Smuzhiyun 	 */
588*4882a593Smuzhiyun 	writel(0x1, aspeed->base + OPB0_SELECT);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	rc = opb_readl(aspeed, ctrl_base + FSI_MVER, &raw);
591*4882a593Smuzhiyun 	if (rc) {
592*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to read hub version\n");
593*4882a593Smuzhiyun 		goto err_release;
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	reg = be32_to_cpu(raw);
597*4882a593Smuzhiyun 	links = (reg >> 8) & 0xff;
598*4882a593Smuzhiyun 	dev_info(&pdev->dev, "hub version %08x (%d links)\n", reg, links);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	aspeed->master.dev.parent = &pdev->dev;
601*4882a593Smuzhiyun 	aspeed->master.dev.release = aspeed_master_release;
602*4882a593Smuzhiyun 	aspeed->master.dev.of_node = of_node_get(dev_of_node(&pdev->dev));
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	aspeed->master.n_links = links;
605*4882a593Smuzhiyun 	aspeed->master.read = aspeed_master_read;
606*4882a593Smuzhiyun 	aspeed->master.write = aspeed_master_write;
607*4882a593Smuzhiyun 	aspeed->master.send_break = aspeed_master_break;
608*4882a593Smuzhiyun 	aspeed->master.term = aspeed_master_term;
609*4882a593Smuzhiyun 	aspeed->master.link_enable = aspeed_master_link_enable;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, aspeed);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	mutex_init(&aspeed->lock);
614*4882a593Smuzhiyun 	aspeed_master_init(aspeed);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	rc = fsi_master_register(&aspeed->master);
617*4882a593Smuzhiyun 	if (rc)
618*4882a593Smuzhiyun 		goto err_release;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	/* At this point, fsi_master_register performs the device_initialize(),
621*4882a593Smuzhiyun 	 * and holds the sole reference on master.dev. This means the device
622*4882a593Smuzhiyun 	 * will be freed (via ->release) during any subsequent call to
623*4882a593Smuzhiyun 	 * fsi_master_unregister.  We add our own reference to it here, so we
624*4882a593Smuzhiyun 	 * can perform cleanup (in _remove()) without it being freed before
625*4882a593Smuzhiyun 	 * we're ready.
626*4882a593Smuzhiyun 	 */
627*4882a593Smuzhiyun 	get_device(&aspeed->master.dev);
628*4882a593Smuzhiyun 	return 0;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun err_release:
631*4882a593Smuzhiyun 	clk_disable_unprepare(aspeed->clk);
632*4882a593Smuzhiyun err_free_aspeed:
633*4882a593Smuzhiyun 	kfree(aspeed);
634*4882a593Smuzhiyun 	return rc;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
fsi_master_aspeed_remove(struct platform_device * pdev)637*4882a593Smuzhiyun static int fsi_master_aspeed_remove(struct platform_device *pdev)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	struct fsi_master_aspeed *aspeed = platform_get_drvdata(pdev);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	fsi_master_unregister(&aspeed->master);
642*4882a593Smuzhiyun 	clk_disable_unprepare(aspeed->clk);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	return 0;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun static const struct of_device_id fsi_master_aspeed_match[] = {
648*4882a593Smuzhiyun 	{ .compatible = "aspeed,ast2600-fsi-master" },
649*4882a593Smuzhiyun 	{ },
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fsi_master_aspeed_match);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun static struct platform_driver fsi_master_aspeed_driver = {
654*4882a593Smuzhiyun 	.driver = {
655*4882a593Smuzhiyun 		.name		= "fsi-master-aspeed",
656*4882a593Smuzhiyun 		.of_match_table	= fsi_master_aspeed_match,
657*4882a593Smuzhiyun 	},
658*4882a593Smuzhiyun 	.probe	= fsi_master_aspeed_probe,
659*4882a593Smuzhiyun 	.remove = fsi_master_aspeed_remove,
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun module_platform_driver(fsi_master_aspeed_driver);
663*4882a593Smuzhiyun MODULE_LICENSE("GPL");
664