xref: /OK3568_Linux_fs/kernel/drivers/fpga/zynqmp-fpga.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2019 Xilinx, Inc.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/dma-mapping.h>
7*4882a593Smuzhiyun #include <linux/fpga/fpga-mgr.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/string.h>
13*4882a593Smuzhiyun #include <linux/firmware/xlnx-zynqmp.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* Constant Definitions */
16*4882a593Smuzhiyun #define IXR_FPGA_DONE_MASK	BIT(3)
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /**
19*4882a593Smuzhiyun  * struct zynqmp_fpga_priv - Private data structure
20*4882a593Smuzhiyun  * @dev:	Device data structure
21*4882a593Smuzhiyun  * @flags:	flags which is used to identify the bitfile type
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun struct zynqmp_fpga_priv {
24*4882a593Smuzhiyun 	struct device *dev;
25*4882a593Smuzhiyun 	u32 flags;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
zynqmp_fpga_ops_write_init(struct fpga_manager * mgr,struct fpga_image_info * info,const char * buf,size_t size)28*4882a593Smuzhiyun static int zynqmp_fpga_ops_write_init(struct fpga_manager *mgr,
29*4882a593Smuzhiyun 				      struct fpga_image_info *info,
30*4882a593Smuzhiyun 				      const char *buf, size_t size)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	struct zynqmp_fpga_priv *priv;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	priv = mgr->priv;
35*4882a593Smuzhiyun 	priv->flags = info->flags;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	return 0;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun 
zynqmp_fpga_ops_write(struct fpga_manager * mgr,const char * buf,size_t size)40*4882a593Smuzhiyun static int zynqmp_fpga_ops_write(struct fpga_manager *mgr,
41*4882a593Smuzhiyun 				 const char *buf, size_t size)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	struct zynqmp_fpga_priv *priv;
44*4882a593Smuzhiyun 	dma_addr_t dma_addr;
45*4882a593Smuzhiyun 	u32 eemi_flags = 0;
46*4882a593Smuzhiyun 	char *kbuf;
47*4882a593Smuzhiyun 	int ret;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	priv = mgr->priv;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	kbuf = dma_alloc_coherent(priv->dev, size, &dma_addr, GFP_KERNEL);
52*4882a593Smuzhiyun 	if (!kbuf)
53*4882a593Smuzhiyun 		return -ENOMEM;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	memcpy(kbuf, buf, size);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	wmb(); /* ensure all writes are done before initiate FW call */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	if (priv->flags & FPGA_MGR_PARTIAL_RECONFIG)
60*4882a593Smuzhiyun 		eemi_flags |= XILINX_ZYNQMP_PM_FPGA_PARTIAL;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	ret = zynqmp_pm_fpga_load(dma_addr, size, eemi_flags);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	dma_free_coherent(priv->dev, size, kbuf, dma_addr);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return ret;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
zynqmp_fpga_ops_write_complete(struct fpga_manager * mgr,struct fpga_image_info * info)69*4882a593Smuzhiyun static int zynqmp_fpga_ops_write_complete(struct fpga_manager *mgr,
70*4882a593Smuzhiyun 					  struct fpga_image_info *info)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	return 0;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
zynqmp_fpga_ops_state(struct fpga_manager * mgr)75*4882a593Smuzhiyun static enum fpga_mgr_states zynqmp_fpga_ops_state(struct fpga_manager *mgr)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	u32 status = 0;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	zynqmp_pm_fpga_get_status(&status);
80*4882a593Smuzhiyun 	if (status & IXR_FPGA_DONE_MASK)
81*4882a593Smuzhiyun 		return FPGA_MGR_STATE_OPERATING;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	return FPGA_MGR_STATE_UNKNOWN;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static const struct fpga_manager_ops zynqmp_fpga_ops = {
87*4882a593Smuzhiyun 	.state = zynqmp_fpga_ops_state,
88*4882a593Smuzhiyun 	.write_init = zynqmp_fpga_ops_write_init,
89*4882a593Smuzhiyun 	.write = zynqmp_fpga_ops_write,
90*4882a593Smuzhiyun 	.write_complete = zynqmp_fpga_ops_write_complete,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
zynqmp_fpga_probe(struct platform_device * pdev)93*4882a593Smuzhiyun static int zynqmp_fpga_probe(struct platform_device *pdev)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
96*4882a593Smuzhiyun 	struct zynqmp_fpga_priv *priv;
97*4882a593Smuzhiyun 	struct fpga_manager *mgr;
98*4882a593Smuzhiyun 	int ret;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
101*4882a593Smuzhiyun 	if (!priv)
102*4882a593Smuzhiyun 		return -ENOMEM;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	priv->dev = dev;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	mgr = devm_fpga_mgr_create(dev, "Xilinx ZynqMP FPGA Manager",
107*4882a593Smuzhiyun 				   &zynqmp_fpga_ops, priv);
108*4882a593Smuzhiyun 	if (!mgr)
109*4882a593Smuzhiyun 		return -ENOMEM;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mgr);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	ret = fpga_mgr_register(mgr);
114*4882a593Smuzhiyun 	if (ret) {
115*4882a593Smuzhiyun 		dev_err(dev, "unable to register FPGA manager");
116*4882a593Smuzhiyun 		return ret;
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
zynqmp_fpga_remove(struct platform_device * pdev)122*4882a593Smuzhiyun static int zynqmp_fpga_remove(struct platform_device *pdev)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct fpga_manager *mgr = platform_get_drvdata(pdev);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	fpga_mgr_unregister(mgr);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static const struct of_device_id zynqmp_fpga_of_match[] = {
132*4882a593Smuzhiyun 	{ .compatible = "xlnx,zynqmp-pcap-fpga", },
133*4882a593Smuzhiyun 	{},
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, zynqmp_fpga_of_match);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun static struct platform_driver zynqmp_fpga_driver = {
139*4882a593Smuzhiyun 	.probe = zynqmp_fpga_probe,
140*4882a593Smuzhiyun 	.remove = zynqmp_fpga_remove,
141*4882a593Smuzhiyun 	.driver = {
142*4882a593Smuzhiyun 		.name = "zynqmp_fpga_manager",
143*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(zynqmp_fpga_of_match),
144*4882a593Smuzhiyun 	},
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun module_platform_driver(zynqmp_fpga_driver);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun MODULE_AUTHOR("Nava kishore Manne <navam@xilinx.com>");
150*4882a593Smuzhiyun MODULE_DESCRIPTION("Xilinx ZynqMp FPGA Manager");
151*4882a593Smuzhiyun MODULE_LICENSE("GPL");
152