1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Technologic Systems TS-73xx SBC FPGA loader
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * FPGA Manager Driver for the on-board Altera Cyclone II FPGA found on
8*4882a593Smuzhiyun * TS-7300, heavily based on load_fpga.c in their vendor tree.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/string.h>
16*4882a593Smuzhiyun #include <linux/iopoll.h>
17*4882a593Smuzhiyun #include <linux/fpga/fpga-mgr.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define TS73XX_FPGA_DATA_REG 0
20*4882a593Smuzhiyun #define TS73XX_FPGA_CONFIG_REG 1
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define TS73XX_FPGA_WRITE_DONE 0x1
23*4882a593Smuzhiyun #define TS73XX_FPGA_WRITE_DONE_TIMEOUT 1000 /* us */
24*4882a593Smuzhiyun #define TS73XX_FPGA_RESET 0x2
25*4882a593Smuzhiyun #define TS73XX_FPGA_RESET_LOW_DELAY 30 /* us */
26*4882a593Smuzhiyun #define TS73XX_FPGA_RESET_HIGH_DELAY 80 /* us */
27*4882a593Smuzhiyun #define TS73XX_FPGA_LOAD_OK 0x4
28*4882a593Smuzhiyun #define TS73XX_FPGA_CONFIG_LOAD 0x8
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct ts73xx_fpga_priv {
31*4882a593Smuzhiyun void __iomem *io_base;
32*4882a593Smuzhiyun struct device *dev;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
ts73xx_fpga_state(struct fpga_manager * mgr)35*4882a593Smuzhiyun static enum fpga_mgr_states ts73xx_fpga_state(struct fpga_manager *mgr)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun return FPGA_MGR_STATE_UNKNOWN;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
ts73xx_fpga_write_init(struct fpga_manager * mgr,struct fpga_image_info * info,const char * buf,size_t count)40*4882a593Smuzhiyun static int ts73xx_fpga_write_init(struct fpga_manager *mgr,
41*4882a593Smuzhiyun struct fpga_image_info *info,
42*4882a593Smuzhiyun const char *buf, size_t count)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct ts73xx_fpga_priv *priv = mgr->priv;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* Reset the FPGA */
47*4882a593Smuzhiyun writeb(0, priv->io_base + TS73XX_FPGA_CONFIG_REG);
48*4882a593Smuzhiyun udelay(TS73XX_FPGA_RESET_LOW_DELAY);
49*4882a593Smuzhiyun writeb(TS73XX_FPGA_RESET, priv->io_base + TS73XX_FPGA_CONFIG_REG);
50*4882a593Smuzhiyun udelay(TS73XX_FPGA_RESET_HIGH_DELAY);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
ts73xx_fpga_write(struct fpga_manager * mgr,const char * buf,size_t count)55*4882a593Smuzhiyun static int ts73xx_fpga_write(struct fpga_manager *mgr, const char *buf,
56*4882a593Smuzhiyun size_t count)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun struct ts73xx_fpga_priv *priv = mgr->priv;
59*4882a593Smuzhiyun size_t i = 0;
60*4882a593Smuzhiyun int ret;
61*4882a593Smuzhiyun u8 reg;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun while (count--) {
64*4882a593Smuzhiyun ret = readb_poll_timeout(priv->io_base + TS73XX_FPGA_CONFIG_REG,
65*4882a593Smuzhiyun reg, !(reg & TS73XX_FPGA_WRITE_DONE),
66*4882a593Smuzhiyun 1, TS73XX_FPGA_WRITE_DONE_TIMEOUT);
67*4882a593Smuzhiyun if (ret < 0)
68*4882a593Smuzhiyun return ret;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun writeb(buf[i], priv->io_base + TS73XX_FPGA_DATA_REG);
71*4882a593Smuzhiyun i++;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
ts73xx_fpga_write_complete(struct fpga_manager * mgr,struct fpga_image_info * info)77*4882a593Smuzhiyun static int ts73xx_fpga_write_complete(struct fpga_manager *mgr,
78*4882a593Smuzhiyun struct fpga_image_info *info)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct ts73xx_fpga_priv *priv = mgr->priv;
81*4882a593Smuzhiyun u8 reg;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun usleep_range(1000, 2000);
84*4882a593Smuzhiyun reg = readb(priv->io_base + TS73XX_FPGA_CONFIG_REG);
85*4882a593Smuzhiyun reg |= TS73XX_FPGA_CONFIG_LOAD;
86*4882a593Smuzhiyun writeb(reg, priv->io_base + TS73XX_FPGA_CONFIG_REG);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun usleep_range(1000, 2000);
89*4882a593Smuzhiyun reg = readb(priv->io_base + TS73XX_FPGA_CONFIG_REG);
90*4882a593Smuzhiyun reg &= ~TS73XX_FPGA_CONFIG_LOAD;
91*4882a593Smuzhiyun writeb(reg, priv->io_base + TS73XX_FPGA_CONFIG_REG);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun reg = readb(priv->io_base + TS73XX_FPGA_CONFIG_REG);
94*4882a593Smuzhiyun if ((reg & TS73XX_FPGA_LOAD_OK) != TS73XX_FPGA_LOAD_OK)
95*4882a593Smuzhiyun return -ETIMEDOUT;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static const struct fpga_manager_ops ts73xx_fpga_ops = {
101*4882a593Smuzhiyun .state = ts73xx_fpga_state,
102*4882a593Smuzhiyun .write_init = ts73xx_fpga_write_init,
103*4882a593Smuzhiyun .write = ts73xx_fpga_write,
104*4882a593Smuzhiyun .write_complete = ts73xx_fpga_write_complete,
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
ts73xx_fpga_probe(struct platform_device * pdev)107*4882a593Smuzhiyun static int ts73xx_fpga_probe(struct platform_device *pdev)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct device *kdev = &pdev->dev;
110*4882a593Smuzhiyun struct ts73xx_fpga_priv *priv;
111*4882a593Smuzhiyun struct fpga_manager *mgr;
112*4882a593Smuzhiyun struct resource *res;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun priv = devm_kzalloc(kdev, sizeof(*priv), GFP_KERNEL);
115*4882a593Smuzhiyun if (!priv)
116*4882a593Smuzhiyun return -ENOMEM;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun priv->dev = kdev;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
121*4882a593Smuzhiyun priv->io_base = devm_ioremap_resource(kdev, res);
122*4882a593Smuzhiyun if (IS_ERR(priv->io_base))
123*4882a593Smuzhiyun return PTR_ERR(priv->io_base);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun mgr = devm_fpga_mgr_create(kdev, "TS-73xx FPGA Manager",
126*4882a593Smuzhiyun &ts73xx_fpga_ops, priv);
127*4882a593Smuzhiyun if (!mgr)
128*4882a593Smuzhiyun return -ENOMEM;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun platform_set_drvdata(pdev, mgr);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun return fpga_mgr_register(mgr);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
ts73xx_fpga_remove(struct platform_device * pdev)135*4882a593Smuzhiyun static int ts73xx_fpga_remove(struct platform_device *pdev)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct fpga_manager *mgr = platform_get_drvdata(pdev);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun fpga_mgr_unregister(mgr);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static struct platform_driver ts73xx_fpga_driver = {
145*4882a593Smuzhiyun .driver = {
146*4882a593Smuzhiyun .name = "ts73xx-fpga-mgr",
147*4882a593Smuzhiyun },
148*4882a593Smuzhiyun .probe = ts73xx_fpga_probe,
149*4882a593Smuzhiyun .remove = ts73xx_fpga_remove,
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun module_platform_driver(ts73xx_fpga_driver);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun MODULE_AUTHOR("Florian Fainelli <f.fainelli@gmail.com>");
154*4882a593Smuzhiyun MODULE_DESCRIPTION("TS-73xx FPGA Manager driver");
155*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
156