1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * FPGA Region - Device Tree support for FPGA programming under Linux
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013-2016 Altera Corporation
6*4882a593Smuzhiyun * Copyright (C) 2017 Intel Corporation
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/fpga/fpga-bridge.h>
9*4882a593Smuzhiyun #include <linux/fpga/fpga-mgr.h>
10*4882a593Smuzhiyun #include <linux/fpga/fpga-region.h>
11*4882a593Smuzhiyun #include <linux/idr.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/list.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of_platform.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun static const struct of_device_id fpga_region_of_match[] = {
20*4882a593Smuzhiyun { .compatible = "fpga-region", },
21*4882a593Smuzhiyun {},
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fpga_region_of_match);
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /**
26*4882a593Smuzhiyun * of_fpga_region_find - find FPGA region
27*4882a593Smuzhiyun * @np: device node of FPGA Region
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * Caller will need to put_device(®ion->dev) when done.
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * Returns FPGA Region struct or NULL
32*4882a593Smuzhiyun */
of_fpga_region_find(struct device_node * np)33*4882a593Smuzhiyun static struct fpga_region *of_fpga_region_find(struct device_node *np)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun return fpga_region_class_find(NULL, np, device_match_of_node);
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /**
39*4882a593Smuzhiyun * of_fpga_region_get_mgr - get reference for FPGA manager
40*4882a593Smuzhiyun * @np: device node of FPGA region
41*4882a593Smuzhiyun *
42*4882a593Smuzhiyun * Get FPGA Manager from "fpga-mgr" property or from ancestor region.
43*4882a593Smuzhiyun *
44*4882a593Smuzhiyun * Caller should call fpga_mgr_put() when done with manager.
45*4882a593Smuzhiyun *
46*4882a593Smuzhiyun * Return: fpga manager struct or IS_ERR() condition containing error code.
47*4882a593Smuzhiyun */
of_fpga_region_get_mgr(struct device_node * np)48*4882a593Smuzhiyun static struct fpga_manager *of_fpga_region_get_mgr(struct device_node *np)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun struct device_node *mgr_node;
51*4882a593Smuzhiyun struct fpga_manager *mgr;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun of_node_get(np);
54*4882a593Smuzhiyun while (np) {
55*4882a593Smuzhiyun if (of_device_is_compatible(np, "fpga-region")) {
56*4882a593Smuzhiyun mgr_node = of_parse_phandle(np, "fpga-mgr", 0);
57*4882a593Smuzhiyun if (mgr_node) {
58*4882a593Smuzhiyun mgr = of_fpga_mgr_get(mgr_node);
59*4882a593Smuzhiyun of_node_put(mgr_node);
60*4882a593Smuzhiyun of_node_put(np);
61*4882a593Smuzhiyun return mgr;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun np = of_get_next_parent(np);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun of_node_put(np);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /**
72*4882a593Smuzhiyun * of_fpga_region_get_bridges - create a list of bridges
73*4882a593Smuzhiyun * @region: FPGA region
74*4882a593Smuzhiyun *
75*4882a593Smuzhiyun * Create a list of bridges including the parent bridge and the bridges
76*4882a593Smuzhiyun * specified by "fpga-bridges" property. Note that the
77*4882a593Smuzhiyun * fpga_bridges_enable/disable/put functions are all fine with an empty list
78*4882a593Smuzhiyun * if that happens.
79*4882a593Smuzhiyun *
80*4882a593Smuzhiyun * Caller should call fpga_bridges_put(®ion->bridge_list) when
81*4882a593Smuzhiyun * done with the bridges.
82*4882a593Smuzhiyun *
83*4882a593Smuzhiyun * Return 0 for success (even if there are no bridges specified)
84*4882a593Smuzhiyun * or -EBUSY if any of the bridges are in use.
85*4882a593Smuzhiyun */
of_fpga_region_get_bridges(struct fpga_region * region)86*4882a593Smuzhiyun static int of_fpga_region_get_bridges(struct fpga_region *region)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct device *dev = ®ion->dev;
89*4882a593Smuzhiyun struct device_node *region_np = dev->of_node;
90*4882a593Smuzhiyun struct fpga_image_info *info = region->info;
91*4882a593Smuzhiyun struct device_node *br, *np, *parent_br = NULL;
92*4882a593Smuzhiyun int i, ret;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* If parent is a bridge, add to list */
95*4882a593Smuzhiyun ret = of_fpga_bridge_get_to_list(region_np->parent, info,
96*4882a593Smuzhiyun ®ion->bridge_list);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* -EBUSY means parent is a bridge that is under use. Give up. */
99*4882a593Smuzhiyun if (ret == -EBUSY)
100*4882a593Smuzhiyun return ret;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Zero return code means parent was a bridge and was added to list. */
103*4882a593Smuzhiyun if (!ret)
104*4882a593Smuzhiyun parent_br = region_np->parent;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* If overlay has a list of bridges, use it. */
107*4882a593Smuzhiyun br = of_parse_phandle(info->overlay, "fpga-bridges", 0);
108*4882a593Smuzhiyun if (br) {
109*4882a593Smuzhiyun of_node_put(br);
110*4882a593Smuzhiyun np = info->overlay;
111*4882a593Smuzhiyun } else {
112*4882a593Smuzhiyun np = region_np;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun for (i = 0; ; i++) {
116*4882a593Smuzhiyun br = of_parse_phandle(np, "fpga-bridges", i);
117*4882a593Smuzhiyun if (!br)
118*4882a593Smuzhiyun break;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* If parent bridge is in list, skip it. */
121*4882a593Smuzhiyun if (br == parent_br) {
122*4882a593Smuzhiyun of_node_put(br);
123*4882a593Smuzhiyun continue;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* If node is a bridge, get it and add to list */
127*4882a593Smuzhiyun ret = of_fpga_bridge_get_to_list(br, info,
128*4882a593Smuzhiyun ®ion->bridge_list);
129*4882a593Smuzhiyun of_node_put(br);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* If any of the bridges are in use, give up */
132*4882a593Smuzhiyun if (ret == -EBUSY) {
133*4882a593Smuzhiyun fpga_bridges_put(®ion->bridge_list);
134*4882a593Smuzhiyun return -EBUSY;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /**
142*4882a593Smuzhiyun * child_regions_with_firmware
143*4882a593Smuzhiyun * @overlay: device node of the overlay
144*4882a593Smuzhiyun *
145*4882a593Smuzhiyun * If the overlay adds child FPGA regions, they are not allowed to have
146*4882a593Smuzhiyun * firmware-name property.
147*4882a593Smuzhiyun *
148*4882a593Smuzhiyun * Return 0 for OK or -EINVAL if child FPGA region adds firmware-name.
149*4882a593Smuzhiyun */
child_regions_with_firmware(struct device_node * overlay)150*4882a593Smuzhiyun static int child_regions_with_firmware(struct device_node *overlay)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct device_node *child_region;
153*4882a593Smuzhiyun const char *child_firmware_name;
154*4882a593Smuzhiyun int ret = 0;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun of_node_get(overlay);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun child_region = of_find_matching_node(overlay, fpga_region_of_match);
159*4882a593Smuzhiyun while (child_region) {
160*4882a593Smuzhiyun if (!of_property_read_string(child_region, "firmware-name",
161*4882a593Smuzhiyun &child_firmware_name)) {
162*4882a593Smuzhiyun ret = -EINVAL;
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun child_region = of_find_matching_node(child_region,
166*4882a593Smuzhiyun fpga_region_of_match);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun of_node_put(child_region);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (ret)
172*4882a593Smuzhiyun pr_err("firmware-name not allowed in child FPGA region: %pOF",
173*4882a593Smuzhiyun child_region);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return ret;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /**
179*4882a593Smuzhiyun * of_fpga_region_parse_ov - parse and check overlay applied to region
180*4882a593Smuzhiyun *
181*4882a593Smuzhiyun * @region: FPGA region
182*4882a593Smuzhiyun * @overlay: overlay applied to the FPGA region
183*4882a593Smuzhiyun *
184*4882a593Smuzhiyun * Given an overlay applied to a FPGA region, parse the FPGA image specific
185*4882a593Smuzhiyun * info in the overlay and do some checking.
186*4882a593Smuzhiyun *
187*4882a593Smuzhiyun * Returns:
188*4882a593Smuzhiyun * NULL if overlay doesn't direct us to program the FPGA.
189*4882a593Smuzhiyun * fpga_image_info struct if there is an image to program.
190*4882a593Smuzhiyun * error code for invalid overlay.
191*4882a593Smuzhiyun */
of_fpga_region_parse_ov(struct fpga_region * region,struct device_node * overlay)192*4882a593Smuzhiyun static struct fpga_image_info *of_fpga_region_parse_ov(
193*4882a593Smuzhiyun struct fpga_region *region,
194*4882a593Smuzhiyun struct device_node *overlay)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct device *dev = ®ion->dev;
197*4882a593Smuzhiyun struct fpga_image_info *info;
198*4882a593Smuzhiyun const char *firmware_name;
199*4882a593Smuzhiyun int ret;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (region->info) {
202*4882a593Smuzhiyun dev_err(dev, "Region already has overlay applied.\n");
203*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun * Reject overlay if child FPGA Regions added in the overlay have
208*4882a593Smuzhiyun * firmware-name property (would mean that an FPGA region that has
209*4882a593Smuzhiyun * not been added to the live tree yet is doing FPGA programming).
210*4882a593Smuzhiyun */
211*4882a593Smuzhiyun ret = child_regions_with_firmware(overlay);
212*4882a593Smuzhiyun if (ret)
213*4882a593Smuzhiyun return ERR_PTR(ret);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun info = fpga_image_info_alloc(dev);
216*4882a593Smuzhiyun if (!info)
217*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun info->overlay = overlay;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* Read FPGA region properties from the overlay */
222*4882a593Smuzhiyun if (of_property_read_bool(overlay, "partial-fpga-config"))
223*4882a593Smuzhiyun info->flags |= FPGA_MGR_PARTIAL_RECONFIG;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (of_property_read_bool(overlay, "external-fpga-config"))
226*4882a593Smuzhiyun info->flags |= FPGA_MGR_EXTERNAL_CONFIG;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (of_property_read_bool(overlay, "encrypted-fpga-config"))
229*4882a593Smuzhiyun info->flags |= FPGA_MGR_ENCRYPTED_BITSTREAM;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (!of_property_read_string(overlay, "firmware-name",
232*4882a593Smuzhiyun &firmware_name)) {
233*4882a593Smuzhiyun info->firmware_name = devm_kstrdup(dev, firmware_name,
234*4882a593Smuzhiyun GFP_KERNEL);
235*4882a593Smuzhiyun if (!info->firmware_name)
236*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun of_property_read_u32(overlay, "region-unfreeze-timeout-us",
240*4882a593Smuzhiyun &info->enable_timeout_us);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun of_property_read_u32(overlay, "region-freeze-timeout-us",
243*4882a593Smuzhiyun &info->disable_timeout_us);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun of_property_read_u32(overlay, "config-complete-timeout-us",
246*4882a593Smuzhiyun &info->config_complete_timeout_us);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* If overlay is not programming the FPGA, don't need FPGA image info */
249*4882a593Smuzhiyun if (!info->firmware_name) {
250*4882a593Smuzhiyun ret = 0;
251*4882a593Smuzhiyun goto ret_no_info;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun * If overlay informs us FPGA was externally programmed, specifying
256*4882a593Smuzhiyun * firmware here would be ambiguous.
257*4882a593Smuzhiyun */
258*4882a593Smuzhiyun if (info->flags & FPGA_MGR_EXTERNAL_CONFIG) {
259*4882a593Smuzhiyun dev_err(dev, "error: specified firmware and external-fpga-config");
260*4882a593Smuzhiyun ret = -EINVAL;
261*4882a593Smuzhiyun goto ret_no_info;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return info;
265*4882a593Smuzhiyun ret_no_info:
266*4882a593Smuzhiyun fpga_image_info_free(info);
267*4882a593Smuzhiyun return ERR_PTR(ret);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /**
271*4882a593Smuzhiyun * of_fpga_region_notify_pre_apply - pre-apply overlay notification
272*4882a593Smuzhiyun *
273*4882a593Smuzhiyun * @region: FPGA region that the overlay was applied to
274*4882a593Smuzhiyun * @nd: overlay notification data
275*4882a593Smuzhiyun *
276*4882a593Smuzhiyun * Called when an overlay targeted to a FPGA Region is about to be applied.
277*4882a593Smuzhiyun * Parses the overlay for properties that influence how the FPGA will be
278*4882a593Smuzhiyun * programmed and does some checking. If the checks pass, programs the FPGA.
279*4882a593Smuzhiyun * If the checks fail, overlay is rejected and does not get added to the
280*4882a593Smuzhiyun * live tree.
281*4882a593Smuzhiyun *
282*4882a593Smuzhiyun * Returns 0 for success or negative error code for failure.
283*4882a593Smuzhiyun */
of_fpga_region_notify_pre_apply(struct fpga_region * region,struct of_overlay_notify_data * nd)284*4882a593Smuzhiyun static int of_fpga_region_notify_pre_apply(struct fpga_region *region,
285*4882a593Smuzhiyun struct of_overlay_notify_data *nd)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun struct device *dev = ®ion->dev;
288*4882a593Smuzhiyun struct fpga_image_info *info;
289*4882a593Smuzhiyun int ret;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun info = of_fpga_region_parse_ov(region, nd->overlay);
292*4882a593Smuzhiyun if (IS_ERR(info))
293*4882a593Smuzhiyun return PTR_ERR(info);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* If overlay doesn't program the FPGA, accept it anyway. */
296*4882a593Smuzhiyun if (!info)
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (region->info) {
300*4882a593Smuzhiyun dev_err(dev, "Region already has overlay applied.\n");
301*4882a593Smuzhiyun return -EINVAL;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun region->info = info;
305*4882a593Smuzhiyun ret = fpga_region_program_fpga(region);
306*4882a593Smuzhiyun if (ret) {
307*4882a593Smuzhiyun /* error; reject overlay */
308*4882a593Smuzhiyun fpga_image_info_free(info);
309*4882a593Smuzhiyun region->info = NULL;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return ret;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /**
316*4882a593Smuzhiyun * of_fpga_region_notify_post_remove - post-remove overlay notification
317*4882a593Smuzhiyun *
318*4882a593Smuzhiyun * @region: FPGA region that was targeted by the overlay that was removed
319*4882a593Smuzhiyun * @nd: overlay notification data
320*4882a593Smuzhiyun *
321*4882a593Smuzhiyun * Called after an overlay has been removed if the overlay's target was a
322*4882a593Smuzhiyun * FPGA region.
323*4882a593Smuzhiyun */
of_fpga_region_notify_post_remove(struct fpga_region * region,struct of_overlay_notify_data * nd)324*4882a593Smuzhiyun static void of_fpga_region_notify_post_remove(struct fpga_region *region,
325*4882a593Smuzhiyun struct of_overlay_notify_data *nd)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun fpga_bridges_disable(®ion->bridge_list);
328*4882a593Smuzhiyun fpga_bridges_put(®ion->bridge_list);
329*4882a593Smuzhiyun fpga_image_info_free(region->info);
330*4882a593Smuzhiyun region->info = NULL;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /**
334*4882a593Smuzhiyun * of_fpga_region_notify - reconfig notifier for dynamic DT changes
335*4882a593Smuzhiyun * @nb: notifier block
336*4882a593Smuzhiyun * @action: notifier action
337*4882a593Smuzhiyun * @arg: reconfig data
338*4882a593Smuzhiyun *
339*4882a593Smuzhiyun * This notifier handles programming a FPGA when a "firmware-name" property is
340*4882a593Smuzhiyun * added to a fpga-region.
341*4882a593Smuzhiyun *
342*4882a593Smuzhiyun * Returns NOTIFY_OK or error if FPGA programming fails.
343*4882a593Smuzhiyun */
of_fpga_region_notify(struct notifier_block * nb,unsigned long action,void * arg)344*4882a593Smuzhiyun static int of_fpga_region_notify(struct notifier_block *nb,
345*4882a593Smuzhiyun unsigned long action, void *arg)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun struct of_overlay_notify_data *nd = arg;
348*4882a593Smuzhiyun struct fpga_region *region;
349*4882a593Smuzhiyun int ret;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun switch (action) {
352*4882a593Smuzhiyun case OF_OVERLAY_PRE_APPLY:
353*4882a593Smuzhiyun pr_debug("%s OF_OVERLAY_PRE_APPLY\n", __func__);
354*4882a593Smuzhiyun break;
355*4882a593Smuzhiyun case OF_OVERLAY_POST_APPLY:
356*4882a593Smuzhiyun pr_debug("%s OF_OVERLAY_POST_APPLY\n", __func__);
357*4882a593Smuzhiyun return NOTIFY_OK; /* not for us */
358*4882a593Smuzhiyun case OF_OVERLAY_PRE_REMOVE:
359*4882a593Smuzhiyun pr_debug("%s OF_OVERLAY_PRE_REMOVE\n", __func__);
360*4882a593Smuzhiyun return NOTIFY_OK; /* not for us */
361*4882a593Smuzhiyun case OF_OVERLAY_POST_REMOVE:
362*4882a593Smuzhiyun pr_debug("%s OF_OVERLAY_POST_REMOVE\n", __func__);
363*4882a593Smuzhiyun break;
364*4882a593Smuzhiyun default: /* should not happen */
365*4882a593Smuzhiyun return NOTIFY_OK;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun region = of_fpga_region_find(nd->target);
369*4882a593Smuzhiyun if (!region)
370*4882a593Smuzhiyun return NOTIFY_OK;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun ret = 0;
373*4882a593Smuzhiyun switch (action) {
374*4882a593Smuzhiyun case OF_OVERLAY_PRE_APPLY:
375*4882a593Smuzhiyun ret = of_fpga_region_notify_pre_apply(region, nd);
376*4882a593Smuzhiyun break;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun case OF_OVERLAY_POST_REMOVE:
379*4882a593Smuzhiyun of_fpga_region_notify_post_remove(region, nd);
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun put_device(®ion->dev);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (ret)
386*4882a593Smuzhiyun return notifier_from_errno(ret);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun return NOTIFY_OK;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun static struct notifier_block fpga_region_of_nb = {
392*4882a593Smuzhiyun .notifier_call = of_fpga_region_notify,
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun
of_fpga_region_probe(struct platform_device * pdev)395*4882a593Smuzhiyun static int of_fpga_region_probe(struct platform_device *pdev)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun struct device *dev = &pdev->dev;
398*4882a593Smuzhiyun struct device_node *np = dev->of_node;
399*4882a593Smuzhiyun struct fpga_region *region;
400*4882a593Smuzhiyun struct fpga_manager *mgr;
401*4882a593Smuzhiyun int ret;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* Find the FPGA mgr specified by region or parent region. */
404*4882a593Smuzhiyun mgr = of_fpga_region_get_mgr(np);
405*4882a593Smuzhiyun if (IS_ERR(mgr))
406*4882a593Smuzhiyun return -EPROBE_DEFER;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun region = devm_fpga_region_create(dev, mgr, of_fpga_region_get_bridges);
409*4882a593Smuzhiyun if (!region) {
410*4882a593Smuzhiyun ret = -ENOMEM;
411*4882a593Smuzhiyun goto eprobe_mgr_put;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun ret = fpga_region_register(region);
415*4882a593Smuzhiyun if (ret)
416*4882a593Smuzhiyun goto eprobe_mgr_put;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun of_platform_populate(np, fpga_region_of_match, NULL, ®ion->dev);
419*4882a593Smuzhiyun platform_set_drvdata(pdev, region);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun dev_info(dev, "FPGA Region probed\n");
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun return 0;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun eprobe_mgr_put:
426*4882a593Smuzhiyun fpga_mgr_put(mgr);
427*4882a593Smuzhiyun return ret;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
of_fpga_region_remove(struct platform_device * pdev)430*4882a593Smuzhiyun static int of_fpga_region_remove(struct platform_device *pdev)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun struct fpga_region *region = platform_get_drvdata(pdev);
433*4882a593Smuzhiyun struct fpga_manager *mgr = region->mgr;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun fpga_region_unregister(region);
436*4882a593Smuzhiyun fpga_mgr_put(mgr);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun return 0;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun static struct platform_driver of_fpga_region_driver = {
442*4882a593Smuzhiyun .probe = of_fpga_region_probe,
443*4882a593Smuzhiyun .remove = of_fpga_region_remove,
444*4882a593Smuzhiyun .driver = {
445*4882a593Smuzhiyun .name = "of-fpga-region",
446*4882a593Smuzhiyun .of_match_table = of_match_ptr(fpga_region_of_match),
447*4882a593Smuzhiyun },
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /**
451*4882a593Smuzhiyun * fpga_region_init - init function for fpga_region class
452*4882a593Smuzhiyun * Creates the fpga_region class and registers a reconfig notifier.
453*4882a593Smuzhiyun */
of_fpga_region_init(void)454*4882a593Smuzhiyun static int __init of_fpga_region_init(void)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun int ret;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun ret = of_overlay_notifier_register(&fpga_region_of_nb);
459*4882a593Smuzhiyun if (ret)
460*4882a593Smuzhiyun return ret;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun ret = platform_driver_register(&of_fpga_region_driver);
463*4882a593Smuzhiyun if (ret)
464*4882a593Smuzhiyun goto err_plat;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun return 0;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun err_plat:
469*4882a593Smuzhiyun of_overlay_notifier_unregister(&fpga_region_of_nb);
470*4882a593Smuzhiyun return ret;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
of_fpga_region_exit(void)473*4882a593Smuzhiyun static void __exit of_fpga_region_exit(void)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun platform_driver_unregister(&of_fpga_region_driver);
476*4882a593Smuzhiyun of_overlay_notifier_unregister(&fpga_region_of_nb);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun subsys_initcall(of_fpga_region_init);
480*4882a593Smuzhiyun module_exit(of_fpga_region_exit);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun MODULE_DESCRIPTION("FPGA Region");
483*4882a593Smuzhiyun MODULE_AUTHOR("Alan Tull <atull@kernel.org>");
484*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
485