1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for FPGA Management Engine (FME) Global Performance Reporting
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2019 Intel Corporation, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Authors:
8*4882a593Smuzhiyun * Kang Luwei <luwei.kang@intel.com>
9*4882a593Smuzhiyun * Xiao Guangrong <guangrong.xiao@linux.intel.com>
10*4882a593Smuzhiyun * Wu Hao <hao.wu@intel.com>
11*4882a593Smuzhiyun * Xu Yilun <yilun.xu@intel.com>
12*4882a593Smuzhiyun * Joseph Grecco <joe.grecco@intel.com>
13*4882a593Smuzhiyun * Enno Luebbers <enno.luebbers@intel.com>
14*4882a593Smuzhiyun * Tim Whisonant <tim.whisonant@intel.com>
15*4882a593Smuzhiyun * Ananda Ravuri <ananda.ravuri@intel.com>
16*4882a593Smuzhiyun * Mitchel, Henry <henry.mitchel@intel.com>
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/perf_event.h>
20*4882a593Smuzhiyun #include "dfl.h"
21*4882a593Smuzhiyun #include "dfl-fme.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun * Performance Counter Registers for Cache.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * Cache Events are listed below as CACHE_EVNT_*.
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun #define CACHE_CTRL 0x8
29*4882a593Smuzhiyun #define CACHE_RESET_CNTR BIT_ULL(0)
30*4882a593Smuzhiyun #define CACHE_FREEZE_CNTR BIT_ULL(8)
31*4882a593Smuzhiyun #define CACHE_CTRL_EVNT GENMASK_ULL(19, 16)
32*4882a593Smuzhiyun #define CACHE_EVNT_RD_HIT 0x0
33*4882a593Smuzhiyun #define CACHE_EVNT_WR_HIT 0x1
34*4882a593Smuzhiyun #define CACHE_EVNT_RD_MISS 0x2
35*4882a593Smuzhiyun #define CACHE_EVNT_WR_MISS 0x3
36*4882a593Smuzhiyun #define CACHE_EVNT_RSVD 0x4
37*4882a593Smuzhiyun #define CACHE_EVNT_HOLD_REQ 0x5
38*4882a593Smuzhiyun #define CACHE_EVNT_DATA_WR_PORT_CONTEN 0x6
39*4882a593Smuzhiyun #define CACHE_EVNT_TAG_WR_PORT_CONTEN 0x7
40*4882a593Smuzhiyun #define CACHE_EVNT_TX_REQ_STALL 0x8
41*4882a593Smuzhiyun #define CACHE_EVNT_RX_REQ_STALL 0x9
42*4882a593Smuzhiyun #define CACHE_EVNT_EVICTIONS 0xa
43*4882a593Smuzhiyun #define CACHE_EVNT_MAX CACHE_EVNT_EVICTIONS
44*4882a593Smuzhiyun #define CACHE_CHANNEL_SEL BIT_ULL(20)
45*4882a593Smuzhiyun #define CACHE_CHANNEL_RD 0
46*4882a593Smuzhiyun #define CACHE_CHANNEL_WR 1
47*4882a593Smuzhiyun #define CACHE_CNTR0 0x10
48*4882a593Smuzhiyun #define CACHE_CNTR1 0x18
49*4882a593Smuzhiyun #define CACHE_CNTR_EVNT_CNTR GENMASK_ULL(47, 0)
50*4882a593Smuzhiyun #define CACHE_CNTR_EVNT GENMASK_ULL(63, 60)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /*
53*4882a593Smuzhiyun * Performance Counter Registers for Fabric.
54*4882a593Smuzhiyun *
55*4882a593Smuzhiyun * Fabric Events are listed below as FAB_EVNT_*
56*4882a593Smuzhiyun */
57*4882a593Smuzhiyun #define FAB_CTRL 0x20
58*4882a593Smuzhiyun #define FAB_RESET_CNTR BIT_ULL(0)
59*4882a593Smuzhiyun #define FAB_FREEZE_CNTR BIT_ULL(8)
60*4882a593Smuzhiyun #define FAB_CTRL_EVNT GENMASK_ULL(19, 16)
61*4882a593Smuzhiyun #define FAB_EVNT_PCIE0_RD 0x0
62*4882a593Smuzhiyun #define FAB_EVNT_PCIE0_WR 0x1
63*4882a593Smuzhiyun #define FAB_EVNT_PCIE1_RD 0x2
64*4882a593Smuzhiyun #define FAB_EVNT_PCIE1_WR 0x3
65*4882a593Smuzhiyun #define FAB_EVNT_UPI_RD 0x4
66*4882a593Smuzhiyun #define FAB_EVNT_UPI_WR 0x5
67*4882a593Smuzhiyun #define FAB_EVNT_MMIO_RD 0x6
68*4882a593Smuzhiyun #define FAB_EVNT_MMIO_WR 0x7
69*4882a593Smuzhiyun #define FAB_EVNT_MAX FAB_EVNT_MMIO_WR
70*4882a593Smuzhiyun #define FAB_PORT_ID GENMASK_ULL(21, 20)
71*4882a593Smuzhiyun #define FAB_PORT_FILTER BIT_ULL(23)
72*4882a593Smuzhiyun #define FAB_PORT_FILTER_DISABLE 0
73*4882a593Smuzhiyun #define FAB_PORT_FILTER_ENABLE 1
74*4882a593Smuzhiyun #define FAB_CNTR 0x28
75*4882a593Smuzhiyun #define FAB_CNTR_EVNT_CNTR GENMASK_ULL(59, 0)
76*4882a593Smuzhiyun #define FAB_CNTR_EVNT GENMASK_ULL(63, 60)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun * Performance Counter Registers for Clock.
80*4882a593Smuzhiyun *
81*4882a593Smuzhiyun * Clock Counter can't be reset or frozen by SW.
82*4882a593Smuzhiyun */
83*4882a593Smuzhiyun #define CLK_CNTR 0x30
84*4882a593Smuzhiyun #define BASIC_EVNT_CLK 0x0
85*4882a593Smuzhiyun #define BASIC_EVNT_MAX BASIC_EVNT_CLK
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun * Performance Counter Registers for IOMMU / VT-D.
89*4882a593Smuzhiyun *
90*4882a593Smuzhiyun * VT-D Events are listed below as VTD_EVNT_* and VTD_SIP_EVNT_*
91*4882a593Smuzhiyun */
92*4882a593Smuzhiyun #define VTD_CTRL 0x38
93*4882a593Smuzhiyun #define VTD_RESET_CNTR BIT_ULL(0)
94*4882a593Smuzhiyun #define VTD_FREEZE_CNTR BIT_ULL(8)
95*4882a593Smuzhiyun #define VTD_CTRL_EVNT GENMASK_ULL(19, 16)
96*4882a593Smuzhiyun #define VTD_EVNT_AFU_MEM_RD_TRANS 0x0
97*4882a593Smuzhiyun #define VTD_EVNT_AFU_MEM_WR_TRANS 0x1
98*4882a593Smuzhiyun #define VTD_EVNT_AFU_DEVTLB_RD_HIT 0x2
99*4882a593Smuzhiyun #define VTD_EVNT_AFU_DEVTLB_WR_HIT 0x3
100*4882a593Smuzhiyun #define VTD_EVNT_DEVTLB_4K_FILL 0x4
101*4882a593Smuzhiyun #define VTD_EVNT_DEVTLB_2M_FILL 0x5
102*4882a593Smuzhiyun #define VTD_EVNT_DEVTLB_1G_FILL 0x6
103*4882a593Smuzhiyun #define VTD_EVNT_MAX VTD_EVNT_DEVTLB_1G_FILL
104*4882a593Smuzhiyun #define VTD_CNTR 0x40
105*4882a593Smuzhiyun #define VTD_CNTR_EVNT_CNTR GENMASK_ULL(47, 0)
106*4882a593Smuzhiyun #define VTD_CNTR_EVNT GENMASK_ULL(63, 60)
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define VTD_SIP_CTRL 0x48
109*4882a593Smuzhiyun #define VTD_SIP_RESET_CNTR BIT_ULL(0)
110*4882a593Smuzhiyun #define VTD_SIP_FREEZE_CNTR BIT_ULL(8)
111*4882a593Smuzhiyun #define VTD_SIP_CTRL_EVNT GENMASK_ULL(19, 16)
112*4882a593Smuzhiyun #define VTD_SIP_EVNT_IOTLB_4K_HIT 0x0
113*4882a593Smuzhiyun #define VTD_SIP_EVNT_IOTLB_2M_HIT 0x1
114*4882a593Smuzhiyun #define VTD_SIP_EVNT_IOTLB_1G_HIT 0x2
115*4882a593Smuzhiyun #define VTD_SIP_EVNT_SLPWC_L3_HIT 0x3
116*4882a593Smuzhiyun #define VTD_SIP_EVNT_SLPWC_L4_HIT 0x4
117*4882a593Smuzhiyun #define VTD_SIP_EVNT_RCC_HIT 0x5
118*4882a593Smuzhiyun #define VTD_SIP_EVNT_IOTLB_4K_MISS 0x6
119*4882a593Smuzhiyun #define VTD_SIP_EVNT_IOTLB_2M_MISS 0x7
120*4882a593Smuzhiyun #define VTD_SIP_EVNT_IOTLB_1G_MISS 0x8
121*4882a593Smuzhiyun #define VTD_SIP_EVNT_SLPWC_L3_MISS 0x9
122*4882a593Smuzhiyun #define VTD_SIP_EVNT_SLPWC_L4_MISS 0xa
123*4882a593Smuzhiyun #define VTD_SIP_EVNT_RCC_MISS 0xb
124*4882a593Smuzhiyun #define VTD_SIP_EVNT_MAX VTD_SIP_EVNT_SLPWC_L4_MISS
125*4882a593Smuzhiyun #define VTD_SIP_CNTR 0X50
126*4882a593Smuzhiyun #define VTD_SIP_CNTR_EVNT_CNTR GENMASK_ULL(47, 0)
127*4882a593Smuzhiyun #define VTD_SIP_CNTR_EVNT GENMASK_ULL(63, 60)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define PERF_TIMEOUT 30
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define PERF_MAX_PORT_NUM 1U
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /**
134*4882a593Smuzhiyun * struct fme_perf_priv - priv data structure for fme perf driver
135*4882a593Smuzhiyun *
136*4882a593Smuzhiyun * @dev: parent device.
137*4882a593Smuzhiyun * @ioaddr: mapped base address of mmio region.
138*4882a593Smuzhiyun * @pmu: pmu data structure for fme perf counters.
139*4882a593Smuzhiyun * @id: id of this fme performance report private feature.
140*4882a593Smuzhiyun * @fab_users: current user number on fabric counters.
141*4882a593Smuzhiyun * @fab_port_id: used to indicate current working mode of fabric counters.
142*4882a593Smuzhiyun * @fab_lock: lock to protect fabric counters working mode.
143*4882a593Smuzhiyun * @cpu: active CPU to which the PMU is bound for accesses.
144*4882a593Smuzhiyun * @cpuhp_node: node for CPU hotplug notifier link.
145*4882a593Smuzhiyun * @cpuhp_state: state for CPU hotplug notification;
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun struct fme_perf_priv {
148*4882a593Smuzhiyun struct device *dev;
149*4882a593Smuzhiyun void __iomem *ioaddr;
150*4882a593Smuzhiyun struct pmu pmu;
151*4882a593Smuzhiyun u16 id;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun u32 fab_users;
154*4882a593Smuzhiyun u32 fab_port_id;
155*4882a593Smuzhiyun spinlock_t fab_lock;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun unsigned int cpu;
158*4882a593Smuzhiyun struct hlist_node node;
159*4882a593Smuzhiyun enum cpuhp_state cpuhp_state;
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /**
163*4882a593Smuzhiyun * struct fme_perf_event_ops - callbacks for fme perf events
164*4882a593Smuzhiyun *
165*4882a593Smuzhiyun * @event_init: callback invoked during event init.
166*4882a593Smuzhiyun * @event_destroy: callback invoked during event destroy.
167*4882a593Smuzhiyun * @read_counter: callback to read hardware counters.
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun struct fme_perf_event_ops {
170*4882a593Smuzhiyun int (*event_init)(struct fme_perf_priv *priv, u32 event, u32 portid);
171*4882a593Smuzhiyun void (*event_destroy)(struct fme_perf_priv *priv, u32 event,
172*4882a593Smuzhiyun u32 portid);
173*4882a593Smuzhiyun u64 (*read_counter)(struct fme_perf_priv *priv, u32 event, u32 portid);
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #define to_fme_perf_priv(_pmu) container_of(_pmu, struct fme_perf_priv, pmu)
177*4882a593Smuzhiyun
cpumask_show(struct device * dev,struct device_attribute * attr,char * buf)178*4882a593Smuzhiyun static ssize_t cpumask_show(struct device *dev,
179*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct pmu *pmu = dev_get_drvdata(dev);
182*4882a593Smuzhiyun struct fme_perf_priv *priv;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun priv = to_fme_perf_priv(pmu);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return cpumap_print_to_pagebuf(true, buf, cpumask_of(priv->cpu));
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun static DEVICE_ATTR_RO(cpumask);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static struct attribute *fme_perf_cpumask_attrs[] = {
191*4882a593Smuzhiyun &dev_attr_cpumask.attr,
192*4882a593Smuzhiyun NULL,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static struct attribute_group fme_perf_cpumask_group = {
196*4882a593Smuzhiyun .attrs = fme_perf_cpumask_attrs,
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #define FME_EVENT_MASK GENMASK_ULL(11, 0)
200*4882a593Smuzhiyun #define FME_EVENT_SHIFT 0
201*4882a593Smuzhiyun #define FME_EVTYPE_MASK GENMASK_ULL(15, 12)
202*4882a593Smuzhiyun #define FME_EVTYPE_SHIFT 12
203*4882a593Smuzhiyun #define FME_EVTYPE_BASIC 0
204*4882a593Smuzhiyun #define FME_EVTYPE_CACHE 1
205*4882a593Smuzhiyun #define FME_EVTYPE_FABRIC 2
206*4882a593Smuzhiyun #define FME_EVTYPE_VTD 3
207*4882a593Smuzhiyun #define FME_EVTYPE_VTD_SIP 4
208*4882a593Smuzhiyun #define FME_EVTYPE_MAX FME_EVTYPE_VTD_SIP
209*4882a593Smuzhiyun #define FME_PORTID_MASK GENMASK_ULL(23, 16)
210*4882a593Smuzhiyun #define FME_PORTID_SHIFT 16
211*4882a593Smuzhiyun #define FME_PORTID_ROOT (0xffU)
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #define get_event(_config) FIELD_GET(FME_EVENT_MASK, _config)
214*4882a593Smuzhiyun #define get_evtype(_config) FIELD_GET(FME_EVTYPE_MASK, _config)
215*4882a593Smuzhiyun #define get_portid(_config) FIELD_GET(FME_PORTID_MASK, _config)
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun PMU_FORMAT_ATTR(event, "config:0-11");
218*4882a593Smuzhiyun PMU_FORMAT_ATTR(evtype, "config:12-15");
219*4882a593Smuzhiyun PMU_FORMAT_ATTR(portid, "config:16-23");
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static struct attribute *fme_perf_format_attrs[] = {
222*4882a593Smuzhiyun &format_attr_event.attr,
223*4882a593Smuzhiyun &format_attr_evtype.attr,
224*4882a593Smuzhiyun &format_attr_portid.attr,
225*4882a593Smuzhiyun NULL,
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static struct attribute_group fme_perf_format_group = {
229*4882a593Smuzhiyun .name = "format",
230*4882a593Smuzhiyun .attrs = fme_perf_format_attrs,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun * There are no default events, but we need to create
235*4882a593Smuzhiyun * "events" group (with empty attrs) before updating
236*4882a593Smuzhiyun * it with detected events (using pmu->attr_update).
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun static struct attribute *fme_perf_events_attrs_empty[] = {
239*4882a593Smuzhiyun NULL,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static struct attribute_group fme_perf_events_group = {
243*4882a593Smuzhiyun .name = "events",
244*4882a593Smuzhiyun .attrs = fme_perf_events_attrs_empty,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static const struct attribute_group *fme_perf_groups[] = {
248*4882a593Smuzhiyun &fme_perf_format_group,
249*4882a593Smuzhiyun &fme_perf_cpumask_group,
250*4882a593Smuzhiyun &fme_perf_events_group,
251*4882a593Smuzhiyun NULL,
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
is_portid_root(u32 portid)254*4882a593Smuzhiyun static bool is_portid_root(u32 portid)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun return portid == FME_PORTID_ROOT;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
is_portid_port(u32 portid)259*4882a593Smuzhiyun static bool is_portid_port(u32 portid)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun return portid < PERF_MAX_PORT_NUM;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
is_portid_root_or_port(u32 portid)264*4882a593Smuzhiyun static bool is_portid_root_or_port(u32 portid)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun return is_portid_root(portid) || is_portid_port(portid);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
fme_read_perf_cntr_reg(void __iomem * addr)269*4882a593Smuzhiyun static u64 fme_read_perf_cntr_reg(void __iomem *addr)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun u32 low;
272*4882a593Smuzhiyun u64 v;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun * For 64bit counter registers, the counter may increases and carries
276*4882a593Smuzhiyun * out of bit [31] between 2 32bit reads. So add extra reads to help
277*4882a593Smuzhiyun * to prevent this issue. This only happens in platforms which don't
278*4882a593Smuzhiyun * support 64bit read - readq is split into 2 readl.
279*4882a593Smuzhiyun */
280*4882a593Smuzhiyun do {
281*4882a593Smuzhiyun v = readq(addr);
282*4882a593Smuzhiyun low = readl(addr);
283*4882a593Smuzhiyun } while (((u32)v) > low);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun return v;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
basic_event_init(struct fme_perf_priv * priv,u32 event,u32 portid)288*4882a593Smuzhiyun static int basic_event_init(struct fme_perf_priv *priv, u32 event, u32 portid)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun if (event <= BASIC_EVNT_MAX && is_portid_root(portid))
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return -EINVAL;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
basic_read_event_counter(struct fme_perf_priv * priv,u32 event,u32 portid)296*4882a593Smuzhiyun static u64 basic_read_event_counter(struct fme_perf_priv *priv,
297*4882a593Smuzhiyun u32 event, u32 portid)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun void __iomem *base = priv->ioaddr;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return fme_read_perf_cntr_reg(base + CLK_CNTR);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
cache_event_init(struct fme_perf_priv * priv,u32 event,u32 portid)304*4882a593Smuzhiyun static int cache_event_init(struct fme_perf_priv *priv, u32 event, u32 portid)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun if (priv->id == FME_FEATURE_ID_GLOBAL_IPERF &&
307*4882a593Smuzhiyun event <= CACHE_EVNT_MAX && is_portid_root(portid))
308*4882a593Smuzhiyun return 0;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun return -EINVAL;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
cache_read_event_counter(struct fme_perf_priv * priv,u32 event,u32 portid)313*4882a593Smuzhiyun static u64 cache_read_event_counter(struct fme_perf_priv *priv,
314*4882a593Smuzhiyun u32 event, u32 portid)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun void __iomem *base = priv->ioaddr;
317*4882a593Smuzhiyun u64 v, count;
318*4882a593Smuzhiyun u8 channel;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (event == CACHE_EVNT_WR_HIT || event == CACHE_EVNT_WR_MISS ||
321*4882a593Smuzhiyun event == CACHE_EVNT_DATA_WR_PORT_CONTEN ||
322*4882a593Smuzhiyun event == CACHE_EVNT_TAG_WR_PORT_CONTEN)
323*4882a593Smuzhiyun channel = CACHE_CHANNEL_WR;
324*4882a593Smuzhiyun else
325*4882a593Smuzhiyun channel = CACHE_CHANNEL_RD;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* set channel access type and cache event code. */
328*4882a593Smuzhiyun v = readq(base + CACHE_CTRL);
329*4882a593Smuzhiyun v &= ~(CACHE_CHANNEL_SEL | CACHE_CTRL_EVNT);
330*4882a593Smuzhiyun v |= FIELD_PREP(CACHE_CHANNEL_SEL, channel);
331*4882a593Smuzhiyun v |= FIELD_PREP(CACHE_CTRL_EVNT, event);
332*4882a593Smuzhiyun writeq(v, base + CACHE_CTRL);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (readq_poll_timeout_atomic(base + CACHE_CNTR0, v,
335*4882a593Smuzhiyun FIELD_GET(CACHE_CNTR_EVNT, v) == event,
336*4882a593Smuzhiyun 1, PERF_TIMEOUT)) {
337*4882a593Smuzhiyun dev_err(priv->dev, "timeout, unmatched cache event code in counter register.\n");
338*4882a593Smuzhiyun return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun v = fme_read_perf_cntr_reg(base + CACHE_CNTR0);
342*4882a593Smuzhiyun count = FIELD_GET(CACHE_CNTR_EVNT_CNTR, v);
343*4882a593Smuzhiyun v = fme_read_perf_cntr_reg(base + CACHE_CNTR1);
344*4882a593Smuzhiyun count += FIELD_GET(CACHE_CNTR_EVNT_CNTR, v);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun return count;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
is_fabric_event_supported(struct fme_perf_priv * priv,u32 event,u32 portid)349*4882a593Smuzhiyun static bool is_fabric_event_supported(struct fme_perf_priv *priv, u32 event,
350*4882a593Smuzhiyun u32 portid)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun if (event > FAB_EVNT_MAX || !is_portid_root_or_port(portid))
353*4882a593Smuzhiyun return false;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (priv->id == FME_FEATURE_ID_GLOBAL_DPERF &&
356*4882a593Smuzhiyun (event == FAB_EVNT_PCIE1_RD || event == FAB_EVNT_UPI_RD ||
357*4882a593Smuzhiyun event == FAB_EVNT_PCIE1_WR || event == FAB_EVNT_UPI_WR))
358*4882a593Smuzhiyun return false;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return true;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
fabric_event_init(struct fme_perf_priv * priv,u32 event,u32 portid)363*4882a593Smuzhiyun static int fabric_event_init(struct fme_perf_priv *priv, u32 event, u32 portid)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun void __iomem *base = priv->ioaddr;
366*4882a593Smuzhiyun int ret = 0;
367*4882a593Smuzhiyun u64 v;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (!is_fabric_event_supported(priv, event, portid))
370*4882a593Smuzhiyun return -EINVAL;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /*
373*4882a593Smuzhiyun * as fabric counter set only can be in either overall or port mode.
374*4882a593Smuzhiyun * In overall mode, it counts overall data for FPGA, and in port mode,
375*4882a593Smuzhiyun * it is configured to monitor on one individual port.
376*4882a593Smuzhiyun *
377*4882a593Smuzhiyun * so every time, a new event is initialized, driver checks
378*4882a593Smuzhiyun * current working mode and if someone is using this counter set.
379*4882a593Smuzhiyun */
380*4882a593Smuzhiyun spin_lock(&priv->fab_lock);
381*4882a593Smuzhiyun if (priv->fab_users && priv->fab_port_id != portid) {
382*4882a593Smuzhiyun dev_dbg(priv->dev, "conflict fabric event monitoring mode.\n");
383*4882a593Smuzhiyun ret = -EOPNOTSUPP;
384*4882a593Smuzhiyun goto exit;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun priv->fab_users++;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun * skip if current working mode matches, otherwise change the working
391*4882a593Smuzhiyun * mode per input port_id, to monitor overall data or another port.
392*4882a593Smuzhiyun */
393*4882a593Smuzhiyun if (priv->fab_port_id == portid)
394*4882a593Smuzhiyun goto exit;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun priv->fab_port_id = portid;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun v = readq(base + FAB_CTRL);
399*4882a593Smuzhiyun v &= ~(FAB_PORT_FILTER | FAB_PORT_ID);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (is_portid_root(portid)) {
402*4882a593Smuzhiyun v |= FIELD_PREP(FAB_PORT_FILTER, FAB_PORT_FILTER_DISABLE);
403*4882a593Smuzhiyun } else {
404*4882a593Smuzhiyun v |= FIELD_PREP(FAB_PORT_FILTER, FAB_PORT_FILTER_ENABLE);
405*4882a593Smuzhiyun v |= FIELD_PREP(FAB_PORT_ID, portid);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun writeq(v, base + FAB_CTRL);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun exit:
410*4882a593Smuzhiyun spin_unlock(&priv->fab_lock);
411*4882a593Smuzhiyun return ret;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
fabric_event_destroy(struct fme_perf_priv * priv,u32 event,u32 portid)414*4882a593Smuzhiyun static void fabric_event_destroy(struct fme_perf_priv *priv, u32 event,
415*4882a593Smuzhiyun u32 portid)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun spin_lock(&priv->fab_lock);
418*4882a593Smuzhiyun priv->fab_users--;
419*4882a593Smuzhiyun spin_unlock(&priv->fab_lock);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
fabric_read_event_counter(struct fme_perf_priv * priv,u32 event,u32 portid)422*4882a593Smuzhiyun static u64 fabric_read_event_counter(struct fme_perf_priv *priv, u32 event,
423*4882a593Smuzhiyun u32 portid)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun void __iomem *base = priv->ioaddr;
426*4882a593Smuzhiyun u64 v;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun v = readq(base + FAB_CTRL);
429*4882a593Smuzhiyun v &= ~FAB_CTRL_EVNT;
430*4882a593Smuzhiyun v |= FIELD_PREP(FAB_CTRL_EVNT, event);
431*4882a593Smuzhiyun writeq(v, base + FAB_CTRL);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (readq_poll_timeout_atomic(base + FAB_CNTR, v,
434*4882a593Smuzhiyun FIELD_GET(FAB_CNTR_EVNT, v) == event,
435*4882a593Smuzhiyun 1, PERF_TIMEOUT)) {
436*4882a593Smuzhiyun dev_err(priv->dev, "timeout, unmatched fab event code in counter register.\n");
437*4882a593Smuzhiyun return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun v = fme_read_perf_cntr_reg(base + FAB_CNTR);
441*4882a593Smuzhiyun return FIELD_GET(FAB_CNTR_EVNT_CNTR, v);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
vtd_event_init(struct fme_perf_priv * priv,u32 event,u32 portid)444*4882a593Smuzhiyun static int vtd_event_init(struct fme_perf_priv *priv, u32 event, u32 portid)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun if (priv->id == FME_FEATURE_ID_GLOBAL_IPERF &&
447*4882a593Smuzhiyun event <= VTD_EVNT_MAX && is_portid_port(portid))
448*4882a593Smuzhiyun return 0;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return -EINVAL;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
vtd_read_event_counter(struct fme_perf_priv * priv,u32 event,u32 portid)453*4882a593Smuzhiyun static u64 vtd_read_event_counter(struct fme_perf_priv *priv, u32 event,
454*4882a593Smuzhiyun u32 portid)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun void __iomem *base = priv->ioaddr;
457*4882a593Smuzhiyun u64 v;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun event += (portid * (VTD_EVNT_MAX + 1));
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun v = readq(base + VTD_CTRL);
462*4882a593Smuzhiyun v &= ~VTD_CTRL_EVNT;
463*4882a593Smuzhiyun v |= FIELD_PREP(VTD_CTRL_EVNT, event);
464*4882a593Smuzhiyun writeq(v, base + VTD_CTRL);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (readq_poll_timeout_atomic(base + VTD_CNTR, v,
467*4882a593Smuzhiyun FIELD_GET(VTD_CNTR_EVNT, v) == event,
468*4882a593Smuzhiyun 1, PERF_TIMEOUT)) {
469*4882a593Smuzhiyun dev_err(priv->dev, "timeout, unmatched vtd event code in counter register.\n");
470*4882a593Smuzhiyun return 0;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun v = fme_read_perf_cntr_reg(base + VTD_CNTR);
474*4882a593Smuzhiyun return FIELD_GET(VTD_CNTR_EVNT_CNTR, v);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
vtd_sip_event_init(struct fme_perf_priv * priv,u32 event,u32 portid)477*4882a593Smuzhiyun static int vtd_sip_event_init(struct fme_perf_priv *priv, u32 event, u32 portid)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun if (priv->id == FME_FEATURE_ID_GLOBAL_IPERF &&
480*4882a593Smuzhiyun event <= VTD_SIP_EVNT_MAX && is_portid_root(portid))
481*4882a593Smuzhiyun return 0;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun return -EINVAL;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
vtd_sip_read_event_counter(struct fme_perf_priv * priv,u32 event,u32 portid)486*4882a593Smuzhiyun static u64 vtd_sip_read_event_counter(struct fme_perf_priv *priv, u32 event,
487*4882a593Smuzhiyun u32 portid)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun void __iomem *base = priv->ioaddr;
490*4882a593Smuzhiyun u64 v;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun v = readq(base + VTD_SIP_CTRL);
493*4882a593Smuzhiyun v &= ~VTD_SIP_CTRL_EVNT;
494*4882a593Smuzhiyun v |= FIELD_PREP(VTD_SIP_CTRL_EVNT, event);
495*4882a593Smuzhiyun writeq(v, base + VTD_SIP_CTRL);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (readq_poll_timeout_atomic(base + VTD_SIP_CNTR, v,
498*4882a593Smuzhiyun FIELD_GET(VTD_SIP_CNTR_EVNT, v) == event,
499*4882a593Smuzhiyun 1, PERF_TIMEOUT)) {
500*4882a593Smuzhiyun dev_err(priv->dev, "timeout, unmatched vtd sip event code in counter register\n");
501*4882a593Smuzhiyun return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun v = fme_read_perf_cntr_reg(base + VTD_SIP_CNTR);
505*4882a593Smuzhiyun return FIELD_GET(VTD_SIP_CNTR_EVNT_CNTR, v);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun static struct fme_perf_event_ops fme_perf_event_ops[] = {
509*4882a593Smuzhiyun [FME_EVTYPE_BASIC] = {.event_init = basic_event_init,
510*4882a593Smuzhiyun .read_counter = basic_read_event_counter,},
511*4882a593Smuzhiyun [FME_EVTYPE_CACHE] = {.event_init = cache_event_init,
512*4882a593Smuzhiyun .read_counter = cache_read_event_counter,},
513*4882a593Smuzhiyun [FME_EVTYPE_FABRIC] = {.event_init = fabric_event_init,
514*4882a593Smuzhiyun .event_destroy = fabric_event_destroy,
515*4882a593Smuzhiyun .read_counter = fabric_read_event_counter,},
516*4882a593Smuzhiyun [FME_EVTYPE_VTD] = {.event_init = vtd_event_init,
517*4882a593Smuzhiyun .read_counter = vtd_read_event_counter,},
518*4882a593Smuzhiyun [FME_EVTYPE_VTD_SIP] = {.event_init = vtd_sip_event_init,
519*4882a593Smuzhiyun .read_counter = vtd_sip_read_event_counter,},
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun
fme_perf_event_show(struct device * dev,struct device_attribute * attr,char * buf)522*4882a593Smuzhiyun static ssize_t fme_perf_event_show(struct device *dev,
523*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun struct dev_ext_attribute *eattr;
526*4882a593Smuzhiyun unsigned long config;
527*4882a593Smuzhiyun char *ptr = buf;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun eattr = container_of(attr, struct dev_ext_attribute, attr);
530*4882a593Smuzhiyun config = (unsigned long)eattr->var;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun ptr += sprintf(ptr, "event=0x%02x", (unsigned int)get_event(config));
533*4882a593Smuzhiyun ptr += sprintf(ptr, ",evtype=0x%02x", (unsigned int)get_evtype(config));
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun if (is_portid_root(get_portid(config)))
536*4882a593Smuzhiyun ptr += sprintf(ptr, ",portid=0x%02x\n", FME_PORTID_ROOT);
537*4882a593Smuzhiyun else
538*4882a593Smuzhiyun ptr += sprintf(ptr, ",portid=?\n");
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun return (ssize_t)(ptr - buf);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun #define FME_EVENT_ATTR(_name) \
544*4882a593Smuzhiyun __ATTR(_name, 0444, fme_perf_event_show, NULL)
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun #define FME_PORT_EVENT_CONFIG(_event, _type) \
547*4882a593Smuzhiyun (void *)((((_event) << FME_EVENT_SHIFT) & FME_EVENT_MASK) | \
548*4882a593Smuzhiyun (((_type) << FME_EVTYPE_SHIFT) & FME_EVTYPE_MASK))
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun #define FME_EVENT_CONFIG(_event, _type) \
551*4882a593Smuzhiyun (void *)((((_event) << FME_EVENT_SHIFT) & FME_EVENT_MASK) | \
552*4882a593Smuzhiyun (((_type) << FME_EVTYPE_SHIFT) & FME_EVTYPE_MASK) | \
553*4882a593Smuzhiyun (FME_PORTID_ROOT << FME_PORTID_SHIFT))
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* FME Perf Basic Events */
556*4882a593Smuzhiyun #define FME_EVENT_BASIC(_name, _event) \
557*4882a593Smuzhiyun static struct dev_ext_attribute fme_perf_event_##_name = { \
558*4882a593Smuzhiyun .attr = FME_EVENT_ATTR(_name), \
559*4882a593Smuzhiyun .var = FME_EVENT_CONFIG(_event, FME_EVTYPE_BASIC), \
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun FME_EVENT_BASIC(clock, BASIC_EVNT_CLK);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun static struct attribute *fme_perf_basic_events_attrs[] = {
565*4882a593Smuzhiyun &fme_perf_event_clock.attr.attr,
566*4882a593Smuzhiyun NULL,
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun static const struct attribute_group fme_perf_basic_events_group = {
570*4882a593Smuzhiyun .name = "events",
571*4882a593Smuzhiyun .attrs = fme_perf_basic_events_attrs,
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* FME Perf Cache Events */
575*4882a593Smuzhiyun #define FME_EVENT_CACHE(_name, _event) \
576*4882a593Smuzhiyun static struct dev_ext_attribute fme_perf_event_cache_##_name = { \
577*4882a593Smuzhiyun .attr = FME_EVENT_ATTR(cache_##_name), \
578*4882a593Smuzhiyun .var = FME_EVENT_CONFIG(_event, FME_EVTYPE_CACHE), \
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun FME_EVENT_CACHE(read_hit, CACHE_EVNT_RD_HIT);
582*4882a593Smuzhiyun FME_EVENT_CACHE(read_miss, CACHE_EVNT_RD_MISS);
583*4882a593Smuzhiyun FME_EVENT_CACHE(write_hit, CACHE_EVNT_WR_HIT);
584*4882a593Smuzhiyun FME_EVENT_CACHE(write_miss, CACHE_EVNT_WR_MISS);
585*4882a593Smuzhiyun FME_EVENT_CACHE(hold_request, CACHE_EVNT_HOLD_REQ);
586*4882a593Smuzhiyun FME_EVENT_CACHE(tx_req_stall, CACHE_EVNT_TX_REQ_STALL);
587*4882a593Smuzhiyun FME_EVENT_CACHE(rx_req_stall, CACHE_EVNT_RX_REQ_STALL);
588*4882a593Smuzhiyun FME_EVENT_CACHE(eviction, CACHE_EVNT_EVICTIONS);
589*4882a593Smuzhiyun FME_EVENT_CACHE(data_write_port_contention, CACHE_EVNT_DATA_WR_PORT_CONTEN);
590*4882a593Smuzhiyun FME_EVENT_CACHE(tag_write_port_contention, CACHE_EVNT_TAG_WR_PORT_CONTEN);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun static struct attribute *fme_perf_cache_events_attrs[] = {
593*4882a593Smuzhiyun &fme_perf_event_cache_read_hit.attr.attr,
594*4882a593Smuzhiyun &fme_perf_event_cache_read_miss.attr.attr,
595*4882a593Smuzhiyun &fme_perf_event_cache_write_hit.attr.attr,
596*4882a593Smuzhiyun &fme_perf_event_cache_write_miss.attr.attr,
597*4882a593Smuzhiyun &fme_perf_event_cache_hold_request.attr.attr,
598*4882a593Smuzhiyun &fme_perf_event_cache_tx_req_stall.attr.attr,
599*4882a593Smuzhiyun &fme_perf_event_cache_rx_req_stall.attr.attr,
600*4882a593Smuzhiyun &fme_perf_event_cache_eviction.attr.attr,
601*4882a593Smuzhiyun &fme_perf_event_cache_data_write_port_contention.attr.attr,
602*4882a593Smuzhiyun &fme_perf_event_cache_tag_write_port_contention.attr.attr,
603*4882a593Smuzhiyun NULL,
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun
fme_perf_events_visible(struct kobject * kobj,struct attribute * attr,int n)606*4882a593Smuzhiyun static umode_t fme_perf_events_visible(struct kobject *kobj,
607*4882a593Smuzhiyun struct attribute *attr, int n)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct pmu *pmu = dev_get_drvdata(kobj_to_dev(kobj));
610*4882a593Smuzhiyun struct fme_perf_priv *priv = to_fme_perf_priv(pmu);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun return (priv->id == FME_FEATURE_ID_GLOBAL_IPERF) ? attr->mode : 0;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun static const struct attribute_group fme_perf_cache_events_group = {
616*4882a593Smuzhiyun .name = "events",
617*4882a593Smuzhiyun .attrs = fme_perf_cache_events_attrs,
618*4882a593Smuzhiyun .is_visible = fme_perf_events_visible,
619*4882a593Smuzhiyun };
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /* FME Perf Fabric Events */
622*4882a593Smuzhiyun #define FME_EVENT_FABRIC(_name, _event) \
623*4882a593Smuzhiyun static struct dev_ext_attribute fme_perf_event_fab_##_name = { \
624*4882a593Smuzhiyun .attr = FME_EVENT_ATTR(fab_##_name), \
625*4882a593Smuzhiyun .var = FME_EVENT_CONFIG(_event, FME_EVTYPE_FABRIC), \
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun #define FME_EVENT_FABRIC_PORT(_name, _event) \
629*4882a593Smuzhiyun static struct dev_ext_attribute fme_perf_event_fab_port_##_name = { \
630*4882a593Smuzhiyun .attr = FME_EVENT_ATTR(fab_port_##_name), \
631*4882a593Smuzhiyun .var = FME_PORT_EVENT_CONFIG(_event, FME_EVTYPE_FABRIC), \
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun FME_EVENT_FABRIC(pcie0_read, FAB_EVNT_PCIE0_RD);
635*4882a593Smuzhiyun FME_EVENT_FABRIC(pcie0_write, FAB_EVNT_PCIE0_WR);
636*4882a593Smuzhiyun FME_EVENT_FABRIC(pcie1_read, FAB_EVNT_PCIE1_RD);
637*4882a593Smuzhiyun FME_EVENT_FABRIC(pcie1_write, FAB_EVNT_PCIE1_WR);
638*4882a593Smuzhiyun FME_EVENT_FABRIC(upi_read, FAB_EVNT_UPI_RD);
639*4882a593Smuzhiyun FME_EVENT_FABRIC(upi_write, FAB_EVNT_UPI_WR);
640*4882a593Smuzhiyun FME_EVENT_FABRIC(mmio_read, FAB_EVNT_MMIO_RD);
641*4882a593Smuzhiyun FME_EVENT_FABRIC(mmio_write, FAB_EVNT_MMIO_WR);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun FME_EVENT_FABRIC_PORT(pcie0_read, FAB_EVNT_PCIE0_RD);
644*4882a593Smuzhiyun FME_EVENT_FABRIC_PORT(pcie0_write, FAB_EVNT_PCIE0_WR);
645*4882a593Smuzhiyun FME_EVENT_FABRIC_PORT(pcie1_read, FAB_EVNT_PCIE1_RD);
646*4882a593Smuzhiyun FME_EVENT_FABRIC_PORT(pcie1_write, FAB_EVNT_PCIE1_WR);
647*4882a593Smuzhiyun FME_EVENT_FABRIC_PORT(upi_read, FAB_EVNT_UPI_RD);
648*4882a593Smuzhiyun FME_EVENT_FABRIC_PORT(upi_write, FAB_EVNT_UPI_WR);
649*4882a593Smuzhiyun FME_EVENT_FABRIC_PORT(mmio_read, FAB_EVNT_MMIO_RD);
650*4882a593Smuzhiyun FME_EVENT_FABRIC_PORT(mmio_write, FAB_EVNT_MMIO_WR);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun static struct attribute *fme_perf_fabric_events_attrs[] = {
653*4882a593Smuzhiyun &fme_perf_event_fab_pcie0_read.attr.attr,
654*4882a593Smuzhiyun &fme_perf_event_fab_pcie0_write.attr.attr,
655*4882a593Smuzhiyun &fme_perf_event_fab_pcie1_read.attr.attr,
656*4882a593Smuzhiyun &fme_perf_event_fab_pcie1_write.attr.attr,
657*4882a593Smuzhiyun &fme_perf_event_fab_upi_read.attr.attr,
658*4882a593Smuzhiyun &fme_perf_event_fab_upi_write.attr.attr,
659*4882a593Smuzhiyun &fme_perf_event_fab_mmio_read.attr.attr,
660*4882a593Smuzhiyun &fme_perf_event_fab_mmio_write.attr.attr,
661*4882a593Smuzhiyun &fme_perf_event_fab_port_pcie0_read.attr.attr,
662*4882a593Smuzhiyun &fme_perf_event_fab_port_pcie0_write.attr.attr,
663*4882a593Smuzhiyun &fme_perf_event_fab_port_pcie1_read.attr.attr,
664*4882a593Smuzhiyun &fme_perf_event_fab_port_pcie1_write.attr.attr,
665*4882a593Smuzhiyun &fme_perf_event_fab_port_upi_read.attr.attr,
666*4882a593Smuzhiyun &fme_perf_event_fab_port_upi_write.attr.attr,
667*4882a593Smuzhiyun &fme_perf_event_fab_port_mmio_read.attr.attr,
668*4882a593Smuzhiyun &fme_perf_event_fab_port_mmio_write.attr.attr,
669*4882a593Smuzhiyun NULL,
670*4882a593Smuzhiyun };
671*4882a593Smuzhiyun
fme_perf_fabric_events_visible(struct kobject * kobj,struct attribute * attr,int n)672*4882a593Smuzhiyun static umode_t fme_perf_fabric_events_visible(struct kobject *kobj,
673*4882a593Smuzhiyun struct attribute *attr, int n)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun struct pmu *pmu = dev_get_drvdata(kobj_to_dev(kobj));
676*4882a593Smuzhiyun struct fme_perf_priv *priv = to_fme_perf_priv(pmu);
677*4882a593Smuzhiyun struct dev_ext_attribute *eattr;
678*4882a593Smuzhiyun unsigned long var;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun eattr = container_of(attr, struct dev_ext_attribute, attr.attr);
681*4882a593Smuzhiyun var = (unsigned long)eattr->var;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (is_fabric_event_supported(priv, get_event(var), get_portid(var)))
684*4882a593Smuzhiyun return attr->mode;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun return 0;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun static const struct attribute_group fme_perf_fabric_events_group = {
690*4882a593Smuzhiyun .name = "events",
691*4882a593Smuzhiyun .attrs = fme_perf_fabric_events_attrs,
692*4882a593Smuzhiyun .is_visible = fme_perf_fabric_events_visible,
693*4882a593Smuzhiyun };
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /* FME Perf VTD Events */
696*4882a593Smuzhiyun #define FME_EVENT_VTD_PORT(_name, _event) \
697*4882a593Smuzhiyun static struct dev_ext_attribute fme_perf_event_vtd_port_##_name = { \
698*4882a593Smuzhiyun .attr = FME_EVENT_ATTR(vtd_port_##_name), \
699*4882a593Smuzhiyun .var = FME_PORT_EVENT_CONFIG(_event, FME_EVTYPE_VTD), \
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun FME_EVENT_VTD_PORT(read_transaction, VTD_EVNT_AFU_MEM_RD_TRANS);
703*4882a593Smuzhiyun FME_EVENT_VTD_PORT(write_transaction, VTD_EVNT_AFU_MEM_WR_TRANS);
704*4882a593Smuzhiyun FME_EVENT_VTD_PORT(devtlb_read_hit, VTD_EVNT_AFU_DEVTLB_RD_HIT);
705*4882a593Smuzhiyun FME_EVENT_VTD_PORT(devtlb_write_hit, VTD_EVNT_AFU_DEVTLB_WR_HIT);
706*4882a593Smuzhiyun FME_EVENT_VTD_PORT(devtlb_4k_fill, VTD_EVNT_DEVTLB_4K_FILL);
707*4882a593Smuzhiyun FME_EVENT_VTD_PORT(devtlb_2m_fill, VTD_EVNT_DEVTLB_2M_FILL);
708*4882a593Smuzhiyun FME_EVENT_VTD_PORT(devtlb_1g_fill, VTD_EVNT_DEVTLB_1G_FILL);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun static struct attribute *fme_perf_vtd_events_attrs[] = {
711*4882a593Smuzhiyun &fme_perf_event_vtd_port_read_transaction.attr.attr,
712*4882a593Smuzhiyun &fme_perf_event_vtd_port_write_transaction.attr.attr,
713*4882a593Smuzhiyun &fme_perf_event_vtd_port_devtlb_read_hit.attr.attr,
714*4882a593Smuzhiyun &fme_perf_event_vtd_port_devtlb_write_hit.attr.attr,
715*4882a593Smuzhiyun &fme_perf_event_vtd_port_devtlb_4k_fill.attr.attr,
716*4882a593Smuzhiyun &fme_perf_event_vtd_port_devtlb_2m_fill.attr.attr,
717*4882a593Smuzhiyun &fme_perf_event_vtd_port_devtlb_1g_fill.attr.attr,
718*4882a593Smuzhiyun NULL,
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun static const struct attribute_group fme_perf_vtd_events_group = {
722*4882a593Smuzhiyun .name = "events",
723*4882a593Smuzhiyun .attrs = fme_perf_vtd_events_attrs,
724*4882a593Smuzhiyun .is_visible = fme_perf_events_visible,
725*4882a593Smuzhiyun };
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* FME Perf VTD SIP Events */
728*4882a593Smuzhiyun #define FME_EVENT_VTD_SIP(_name, _event) \
729*4882a593Smuzhiyun static struct dev_ext_attribute fme_perf_event_vtd_sip_##_name = { \
730*4882a593Smuzhiyun .attr = FME_EVENT_ATTR(vtd_sip_##_name), \
731*4882a593Smuzhiyun .var = FME_EVENT_CONFIG(_event, FME_EVTYPE_VTD_SIP), \
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun FME_EVENT_VTD_SIP(iotlb_4k_hit, VTD_SIP_EVNT_IOTLB_4K_HIT);
735*4882a593Smuzhiyun FME_EVENT_VTD_SIP(iotlb_2m_hit, VTD_SIP_EVNT_IOTLB_2M_HIT);
736*4882a593Smuzhiyun FME_EVENT_VTD_SIP(iotlb_1g_hit, VTD_SIP_EVNT_IOTLB_1G_HIT);
737*4882a593Smuzhiyun FME_EVENT_VTD_SIP(slpwc_l3_hit, VTD_SIP_EVNT_SLPWC_L3_HIT);
738*4882a593Smuzhiyun FME_EVENT_VTD_SIP(slpwc_l4_hit, VTD_SIP_EVNT_SLPWC_L4_HIT);
739*4882a593Smuzhiyun FME_EVENT_VTD_SIP(rcc_hit, VTD_SIP_EVNT_RCC_HIT);
740*4882a593Smuzhiyun FME_EVENT_VTD_SIP(iotlb_4k_miss, VTD_SIP_EVNT_IOTLB_4K_MISS);
741*4882a593Smuzhiyun FME_EVENT_VTD_SIP(iotlb_2m_miss, VTD_SIP_EVNT_IOTLB_2M_MISS);
742*4882a593Smuzhiyun FME_EVENT_VTD_SIP(iotlb_1g_miss, VTD_SIP_EVNT_IOTLB_1G_MISS);
743*4882a593Smuzhiyun FME_EVENT_VTD_SIP(slpwc_l3_miss, VTD_SIP_EVNT_SLPWC_L3_MISS);
744*4882a593Smuzhiyun FME_EVENT_VTD_SIP(slpwc_l4_miss, VTD_SIP_EVNT_SLPWC_L4_MISS);
745*4882a593Smuzhiyun FME_EVENT_VTD_SIP(rcc_miss, VTD_SIP_EVNT_RCC_MISS);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun static struct attribute *fme_perf_vtd_sip_events_attrs[] = {
748*4882a593Smuzhiyun &fme_perf_event_vtd_sip_iotlb_4k_hit.attr.attr,
749*4882a593Smuzhiyun &fme_perf_event_vtd_sip_iotlb_2m_hit.attr.attr,
750*4882a593Smuzhiyun &fme_perf_event_vtd_sip_iotlb_1g_hit.attr.attr,
751*4882a593Smuzhiyun &fme_perf_event_vtd_sip_slpwc_l3_hit.attr.attr,
752*4882a593Smuzhiyun &fme_perf_event_vtd_sip_slpwc_l4_hit.attr.attr,
753*4882a593Smuzhiyun &fme_perf_event_vtd_sip_rcc_hit.attr.attr,
754*4882a593Smuzhiyun &fme_perf_event_vtd_sip_iotlb_4k_miss.attr.attr,
755*4882a593Smuzhiyun &fme_perf_event_vtd_sip_iotlb_2m_miss.attr.attr,
756*4882a593Smuzhiyun &fme_perf_event_vtd_sip_iotlb_1g_miss.attr.attr,
757*4882a593Smuzhiyun &fme_perf_event_vtd_sip_slpwc_l3_miss.attr.attr,
758*4882a593Smuzhiyun &fme_perf_event_vtd_sip_slpwc_l4_miss.attr.attr,
759*4882a593Smuzhiyun &fme_perf_event_vtd_sip_rcc_miss.attr.attr,
760*4882a593Smuzhiyun NULL,
761*4882a593Smuzhiyun };
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun static const struct attribute_group fme_perf_vtd_sip_events_group = {
764*4882a593Smuzhiyun .name = "events",
765*4882a593Smuzhiyun .attrs = fme_perf_vtd_sip_events_attrs,
766*4882a593Smuzhiyun .is_visible = fme_perf_events_visible,
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun static const struct attribute_group *fme_perf_events_groups[] = {
770*4882a593Smuzhiyun &fme_perf_basic_events_group,
771*4882a593Smuzhiyun &fme_perf_cache_events_group,
772*4882a593Smuzhiyun &fme_perf_fabric_events_group,
773*4882a593Smuzhiyun &fme_perf_vtd_events_group,
774*4882a593Smuzhiyun &fme_perf_vtd_sip_events_group,
775*4882a593Smuzhiyun NULL,
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun
get_event_ops(u32 evtype)778*4882a593Smuzhiyun static struct fme_perf_event_ops *get_event_ops(u32 evtype)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun if (evtype > FME_EVTYPE_MAX)
781*4882a593Smuzhiyun return NULL;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun return &fme_perf_event_ops[evtype];
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
fme_perf_event_destroy(struct perf_event * event)786*4882a593Smuzhiyun static void fme_perf_event_destroy(struct perf_event *event)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun struct fme_perf_event_ops *ops = get_event_ops(event->hw.event_base);
789*4882a593Smuzhiyun struct fme_perf_priv *priv = to_fme_perf_priv(event->pmu);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun if (ops->event_destroy)
792*4882a593Smuzhiyun ops->event_destroy(priv, event->hw.idx, event->hw.config_base);
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
fme_perf_event_init(struct perf_event * event)795*4882a593Smuzhiyun static int fme_perf_event_init(struct perf_event *event)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun struct fme_perf_priv *priv = to_fme_perf_priv(event->pmu);
798*4882a593Smuzhiyun struct hw_perf_event *hwc = &event->hw;
799*4882a593Smuzhiyun struct fme_perf_event_ops *ops;
800*4882a593Smuzhiyun u32 eventid, evtype, portid;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* test the event attr type check for PMU enumeration */
803*4882a593Smuzhiyun if (event->attr.type != event->pmu->type)
804*4882a593Smuzhiyun return -ENOENT;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun /*
807*4882a593Smuzhiyun * fme counters are shared across all cores.
808*4882a593Smuzhiyun * Therefore, it does not support per-process mode.
809*4882a593Smuzhiyun * Also, it does not support event sampling mode.
810*4882a593Smuzhiyun */
811*4882a593Smuzhiyun if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
812*4882a593Smuzhiyun return -EINVAL;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun if (event->cpu < 0)
815*4882a593Smuzhiyun return -EINVAL;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun if (event->cpu != priv->cpu)
818*4882a593Smuzhiyun return -EINVAL;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun eventid = get_event(event->attr.config);
821*4882a593Smuzhiyun portid = get_portid(event->attr.config);
822*4882a593Smuzhiyun evtype = get_evtype(event->attr.config);
823*4882a593Smuzhiyun if (evtype > FME_EVTYPE_MAX)
824*4882a593Smuzhiyun return -EINVAL;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun hwc->event_base = evtype;
827*4882a593Smuzhiyun hwc->idx = (int)eventid;
828*4882a593Smuzhiyun hwc->config_base = portid;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun event->destroy = fme_perf_event_destroy;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun dev_dbg(priv->dev, "%s event=0x%x, evtype=0x%x, portid=0x%x,\n",
833*4882a593Smuzhiyun __func__, eventid, evtype, portid);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun ops = get_event_ops(evtype);
836*4882a593Smuzhiyun if (ops->event_init)
837*4882a593Smuzhiyun return ops->event_init(priv, eventid, portid);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
fme_perf_event_update(struct perf_event * event)842*4882a593Smuzhiyun static void fme_perf_event_update(struct perf_event *event)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun struct fme_perf_event_ops *ops = get_event_ops(event->hw.event_base);
845*4882a593Smuzhiyun struct fme_perf_priv *priv = to_fme_perf_priv(event->pmu);
846*4882a593Smuzhiyun struct hw_perf_event *hwc = &event->hw;
847*4882a593Smuzhiyun u64 now, prev, delta;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun now = ops->read_counter(priv, (u32)hwc->idx, hwc->config_base);
850*4882a593Smuzhiyun prev = local64_read(&hwc->prev_count);
851*4882a593Smuzhiyun delta = now - prev;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun local64_add(delta, &event->count);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
fme_perf_event_start(struct perf_event * event,int flags)856*4882a593Smuzhiyun static void fme_perf_event_start(struct perf_event *event, int flags)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun struct fme_perf_event_ops *ops = get_event_ops(event->hw.event_base);
859*4882a593Smuzhiyun struct fme_perf_priv *priv = to_fme_perf_priv(event->pmu);
860*4882a593Smuzhiyun struct hw_perf_event *hwc = &event->hw;
861*4882a593Smuzhiyun u64 count;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun count = ops->read_counter(priv, (u32)hwc->idx, hwc->config_base);
864*4882a593Smuzhiyun local64_set(&hwc->prev_count, count);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
fme_perf_event_stop(struct perf_event * event,int flags)867*4882a593Smuzhiyun static void fme_perf_event_stop(struct perf_event *event, int flags)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun fme_perf_event_update(event);
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
fme_perf_event_add(struct perf_event * event,int flags)872*4882a593Smuzhiyun static int fme_perf_event_add(struct perf_event *event, int flags)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun if (flags & PERF_EF_START)
875*4882a593Smuzhiyun fme_perf_event_start(event, flags);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun return 0;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
fme_perf_event_del(struct perf_event * event,int flags)880*4882a593Smuzhiyun static void fme_perf_event_del(struct perf_event *event, int flags)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun fme_perf_event_stop(event, PERF_EF_UPDATE);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
fme_perf_event_read(struct perf_event * event)885*4882a593Smuzhiyun static void fme_perf_event_read(struct perf_event *event)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun fme_perf_event_update(event);
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
fme_perf_setup_hardware(struct fme_perf_priv * priv)890*4882a593Smuzhiyun static void fme_perf_setup_hardware(struct fme_perf_priv *priv)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun void __iomem *base = priv->ioaddr;
893*4882a593Smuzhiyun u64 v;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /* read and save current working mode for fabric counters */
896*4882a593Smuzhiyun v = readq(base + FAB_CTRL);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun if (FIELD_GET(FAB_PORT_FILTER, v) == FAB_PORT_FILTER_DISABLE)
899*4882a593Smuzhiyun priv->fab_port_id = FME_PORTID_ROOT;
900*4882a593Smuzhiyun else
901*4882a593Smuzhiyun priv->fab_port_id = FIELD_GET(FAB_PORT_ID, v);
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
fme_perf_pmu_register(struct platform_device * pdev,struct fme_perf_priv * priv)904*4882a593Smuzhiyun static int fme_perf_pmu_register(struct platform_device *pdev,
905*4882a593Smuzhiyun struct fme_perf_priv *priv)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun struct pmu *pmu = &priv->pmu;
908*4882a593Smuzhiyun char *name;
909*4882a593Smuzhiyun int ret;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun spin_lock_init(&priv->fab_lock);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun fme_perf_setup_hardware(priv);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun pmu->task_ctx_nr = perf_invalid_context;
916*4882a593Smuzhiyun pmu->attr_groups = fme_perf_groups;
917*4882a593Smuzhiyun pmu->attr_update = fme_perf_events_groups;
918*4882a593Smuzhiyun pmu->event_init = fme_perf_event_init;
919*4882a593Smuzhiyun pmu->add = fme_perf_event_add;
920*4882a593Smuzhiyun pmu->del = fme_perf_event_del;
921*4882a593Smuzhiyun pmu->start = fme_perf_event_start;
922*4882a593Smuzhiyun pmu->stop = fme_perf_event_stop;
923*4882a593Smuzhiyun pmu->read = fme_perf_event_read;
924*4882a593Smuzhiyun pmu->capabilities = PERF_PMU_CAP_NO_INTERRUPT |
925*4882a593Smuzhiyun PERF_PMU_CAP_NO_EXCLUDE;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun name = devm_kasprintf(priv->dev, GFP_KERNEL, "dfl_fme%d", pdev->id);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun ret = perf_pmu_register(pmu, name, -1);
930*4882a593Smuzhiyun if (ret)
931*4882a593Smuzhiyun return ret;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun return 0;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
fme_perf_pmu_unregister(struct fme_perf_priv * priv)936*4882a593Smuzhiyun static void fme_perf_pmu_unregister(struct fme_perf_priv *priv)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun perf_pmu_unregister(&priv->pmu);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
fme_perf_offline_cpu(unsigned int cpu,struct hlist_node * node)941*4882a593Smuzhiyun static int fme_perf_offline_cpu(unsigned int cpu, struct hlist_node *node)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun struct fme_perf_priv *priv;
944*4882a593Smuzhiyun int target;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun priv = hlist_entry_safe(node, struct fme_perf_priv, node);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun if (cpu != priv->cpu)
949*4882a593Smuzhiyun return 0;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun target = cpumask_any_but(cpu_online_mask, cpu);
952*4882a593Smuzhiyun if (target >= nr_cpu_ids)
953*4882a593Smuzhiyun return 0;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun priv->cpu = target;
956*4882a593Smuzhiyun perf_pmu_migrate_context(&priv->pmu, cpu, target);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun return 0;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
fme_perf_init(struct platform_device * pdev,struct dfl_feature * feature)961*4882a593Smuzhiyun static int fme_perf_init(struct platform_device *pdev,
962*4882a593Smuzhiyun struct dfl_feature *feature)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun struct fme_perf_priv *priv;
965*4882a593Smuzhiyun int ret;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
968*4882a593Smuzhiyun if (!priv)
969*4882a593Smuzhiyun return -ENOMEM;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun priv->dev = &pdev->dev;
972*4882a593Smuzhiyun priv->ioaddr = feature->ioaddr;
973*4882a593Smuzhiyun priv->id = feature->id;
974*4882a593Smuzhiyun priv->cpu = raw_smp_processor_id();
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
977*4882a593Smuzhiyun "perf/fpga/dfl_fme:online",
978*4882a593Smuzhiyun NULL, fme_perf_offline_cpu);
979*4882a593Smuzhiyun if (ret < 0)
980*4882a593Smuzhiyun return ret;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun priv->cpuhp_state = ret;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /* Register the pmu instance for cpu hotplug */
985*4882a593Smuzhiyun ret = cpuhp_state_add_instance_nocalls(priv->cpuhp_state, &priv->node);
986*4882a593Smuzhiyun if (ret)
987*4882a593Smuzhiyun goto cpuhp_instance_err;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun ret = fme_perf_pmu_register(pdev, priv);
990*4882a593Smuzhiyun if (ret)
991*4882a593Smuzhiyun goto pmu_register_err;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun feature->priv = priv;
994*4882a593Smuzhiyun return 0;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun pmu_register_err:
997*4882a593Smuzhiyun cpuhp_state_remove_instance_nocalls(priv->cpuhp_state, &priv->node);
998*4882a593Smuzhiyun cpuhp_instance_err:
999*4882a593Smuzhiyun cpuhp_remove_multi_state(priv->cpuhp_state);
1000*4882a593Smuzhiyun return ret;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
fme_perf_uinit(struct platform_device * pdev,struct dfl_feature * feature)1003*4882a593Smuzhiyun static void fme_perf_uinit(struct platform_device *pdev,
1004*4882a593Smuzhiyun struct dfl_feature *feature)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun struct fme_perf_priv *priv = feature->priv;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun fme_perf_pmu_unregister(priv);
1009*4882a593Smuzhiyun cpuhp_state_remove_instance_nocalls(priv->cpuhp_state, &priv->node);
1010*4882a593Smuzhiyun cpuhp_remove_multi_state(priv->cpuhp_state);
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun const struct dfl_feature_id fme_perf_id_table[] = {
1014*4882a593Smuzhiyun {.id = FME_FEATURE_ID_GLOBAL_IPERF,},
1015*4882a593Smuzhiyun {.id = FME_FEATURE_ID_GLOBAL_DPERF,},
1016*4882a593Smuzhiyun {0,}
1017*4882a593Smuzhiyun };
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun const struct dfl_feature_ops fme_perf_ops = {
1020*4882a593Smuzhiyun .init = fme_perf_init,
1021*4882a593Smuzhiyun .uinit = fme_perf_uinit,
1022*4882a593Smuzhiyun };
1023