xref: /OK3568_Linux_fs/kernel/drivers/fpga/dfl-afu-main.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for FPGA Accelerated Function Unit (AFU)
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017-2018 Intel Corporation, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Authors:
8*4882a593Smuzhiyun  *   Wu Hao <hao.wu@intel.com>
9*4882a593Smuzhiyun  *   Xiao Guangrong <guangrong.xiao@linux.intel.com>
10*4882a593Smuzhiyun  *   Joseph Grecco <joe.grecco@intel.com>
11*4882a593Smuzhiyun  *   Enno Luebbers <enno.luebbers@intel.com>
12*4882a593Smuzhiyun  *   Tim Whisonant <tim.whisonant@intel.com>
13*4882a593Smuzhiyun  *   Ananda Ravuri <ananda.ravuri@intel.com>
14*4882a593Smuzhiyun  *   Henry Mitchel <henry.mitchel@intel.com>
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/uaccess.h>
20*4882a593Smuzhiyun #include <linux/fpga-dfl.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "dfl-afu.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /**
25*4882a593Smuzhiyun  * __afu_port_enable - enable a port by clear reset
26*4882a593Smuzhiyun  * @pdev: port platform device.
27*4882a593Smuzhiyun  *
28*4882a593Smuzhiyun  * Enable Port by clear the port soft reset bit, which is set by default.
29*4882a593Smuzhiyun  * The AFU is unable to respond to any MMIO access while in reset.
30*4882a593Smuzhiyun  * __afu_port_enable function should only be used after __afu_port_disable
31*4882a593Smuzhiyun  * function.
32*4882a593Smuzhiyun  *
33*4882a593Smuzhiyun  * The caller needs to hold lock for protection.
34*4882a593Smuzhiyun  */
__afu_port_enable(struct platform_device * pdev)35*4882a593Smuzhiyun void __afu_port_enable(struct platform_device *pdev)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
38*4882a593Smuzhiyun 	void __iomem *base;
39*4882a593Smuzhiyun 	u64 v;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	WARN_ON(!pdata->disable_count);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	if (--pdata->disable_count != 0)
44*4882a593Smuzhiyun 		return;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	/* Clear port soft reset */
49*4882a593Smuzhiyun 	v = readq(base + PORT_HDR_CTRL);
50*4882a593Smuzhiyun 	v &= ~PORT_CTRL_SFTRST;
51*4882a593Smuzhiyun 	writeq(v, base + PORT_HDR_CTRL);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define RST_POLL_INVL 10 /* us */
55*4882a593Smuzhiyun #define RST_POLL_TIMEOUT 1000 /* us */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /**
58*4882a593Smuzhiyun  * __afu_port_disable - disable a port by hold reset
59*4882a593Smuzhiyun  * @pdev: port platform device.
60*4882a593Smuzhiyun  *
61*4882a593Smuzhiyun  * Disable Port by setting the port soft reset bit, it puts the port into reset.
62*4882a593Smuzhiyun  *
63*4882a593Smuzhiyun  * The caller needs to hold lock for protection.
64*4882a593Smuzhiyun  */
__afu_port_disable(struct platform_device * pdev)65*4882a593Smuzhiyun int __afu_port_disable(struct platform_device *pdev)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
68*4882a593Smuzhiyun 	void __iomem *base;
69*4882a593Smuzhiyun 	u64 v;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	if (pdata->disable_count++ != 0)
72*4882a593Smuzhiyun 		return 0;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* Set port soft reset */
77*4882a593Smuzhiyun 	v = readq(base + PORT_HDR_CTRL);
78*4882a593Smuzhiyun 	v |= PORT_CTRL_SFTRST;
79*4882a593Smuzhiyun 	writeq(v, base + PORT_HDR_CTRL);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/*
82*4882a593Smuzhiyun 	 * HW sets ack bit to 1 when all outstanding requests have been drained
83*4882a593Smuzhiyun 	 * on this port and minimum soft reset pulse width has elapsed.
84*4882a593Smuzhiyun 	 * Driver polls port_soft_reset_ack to determine if reset done by HW.
85*4882a593Smuzhiyun 	 */
86*4882a593Smuzhiyun 	if (readq_poll_timeout(base + PORT_HDR_CTRL, v,
87*4882a593Smuzhiyun 			       v & PORT_CTRL_SFTRST_ACK,
88*4882a593Smuzhiyun 			       RST_POLL_INVL, RST_POLL_TIMEOUT)) {
89*4882a593Smuzhiyun 		dev_err(&pdev->dev, "timeout, fail to reset device\n");
90*4882a593Smuzhiyun 		return -ETIMEDOUT;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	return 0;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun  * This function resets the FPGA Port and its accelerator (AFU) by function
98*4882a593Smuzhiyun  * __port_disable and __port_enable (set port soft reset bit and then clear
99*4882a593Smuzhiyun  * it). Userspace can do Port reset at any time, e.g. during DMA or Partial
100*4882a593Smuzhiyun  * Reconfiguration. But it should never cause any system level issue, only
101*4882a593Smuzhiyun  * functional failure (e.g. DMA or PR operation failure) and be recoverable
102*4882a593Smuzhiyun  * from the failure.
103*4882a593Smuzhiyun  *
104*4882a593Smuzhiyun  * Note: the accelerator (AFU) is not accessible when its port is in reset
105*4882a593Smuzhiyun  * (disabled). Any attempts on MMIO access to AFU while in reset, will
106*4882a593Smuzhiyun  * result errors reported via port error reporting sub feature (if present).
107*4882a593Smuzhiyun  */
__port_reset(struct platform_device * pdev)108*4882a593Smuzhiyun static int __port_reset(struct platform_device *pdev)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	int ret;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	ret = __afu_port_disable(pdev);
113*4882a593Smuzhiyun 	if (!ret)
114*4882a593Smuzhiyun 		__afu_port_enable(pdev);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return ret;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
port_reset(struct platform_device * pdev)119*4882a593Smuzhiyun static int port_reset(struct platform_device *pdev)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
122*4882a593Smuzhiyun 	int ret;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
125*4882a593Smuzhiyun 	ret = __port_reset(pdev);
126*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	return ret;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
port_get_id(struct platform_device * pdev)131*4882a593Smuzhiyun static int port_get_id(struct platform_device *pdev)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	void __iomem *base;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	return FIELD_GET(PORT_CAP_PORT_NUM, readq(base + PORT_HDR_CAP));
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static ssize_t
id_show(struct device * dev,struct device_attribute * attr,char * buf)141*4882a593Smuzhiyun id_show(struct device *dev, struct device_attribute *attr, char *buf)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	int id = port_get_id(to_platform_device(dev));
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	return scnprintf(buf, PAGE_SIZE, "%d\n", id);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun static DEVICE_ATTR_RO(id);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static ssize_t
ltr_show(struct device * dev,struct device_attribute * attr,char * buf)150*4882a593Smuzhiyun ltr_show(struct device *dev, struct device_attribute *attr, char *buf)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
153*4882a593Smuzhiyun 	void __iomem *base;
154*4882a593Smuzhiyun 	u64 v;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
159*4882a593Smuzhiyun 	v = readq(base + PORT_HDR_CTRL);
160*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_CTRL_LATENCY, v));
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static ssize_t
ltr_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)166*4882a593Smuzhiyun ltr_store(struct device *dev, struct device_attribute *attr,
167*4882a593Smuzhiyun 	  const char *buf, size_t count)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
170*4882a593Smuzhiyun 	void __iomem *base;
171*4882a593Smuzhiyun 	bool ltr;
172*4882a593Smuzhiyun 	u64 v;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (kstrtobool(buf, &ltr))
175*4882a593Smuzhiyun 		return -EINVAL;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
180*4882a593Smuzhiyun 	v = readq(base + PORT_HDR_CTRL);
181*4882a593Smuzhiyun 	v &= ~PORT_CTRL_LATENCY;
182*4882a593Smuzhiyun 	v |= FIELD_PREP(PORT_CTRL_LATENCY, ltr ? 1 : 0);
183*4882a593Smuzhiyun 	writeq(v, base + PORT_HDR_CTRL);
184*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	return count;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun static DEVICE_ATTR_RW(ltr);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static ssize_t
ap1_event_show(struct device * dev,struct device_attribute * attr,char * buf)191*4882a593Smuzhiyun ap1_event_show(struct device *dev, struct device_attribute *attr, char *buf)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
194*4882a593Smuzhiyun 	void __iomem *base;
195*4882a593Smuzhiyun 	u64 v;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
200*4882a593Smuzhiyun 	v = readq(base + PORT_HDR_STS);
201*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_STS_AP1_EVT, v));
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun static ssize_t
ap1_event_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)207*4882a593Smuzhiyun ap1_event_store(struct device *dev, struct device_attribute *attr,
208*4882a593Smuzhiyun 		const char *buf, size_t count)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
211*4882a593Smuzhiyun 	void __iomem *base;
212*4882a593Smuzhiyun 	bool clear;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	if (kstrtobool(buf, &clear) || !clear)
215*4882a593Smuzhiyun 		return -EINVAL;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
220*4882a593Smuzhiyun 	writeq(PORT_STS_AP1_EVT, base + PORT_HDR_STS);
221*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return count;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun static DEVICE_ATTR_RW(ap1_event);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static ssize_t
ap2_event_show(struct device * dev,struct device_attribute * attr,char * buf)228*4882a593Smuzhiyun ap2_event_show(struct device *dev, struct device_attribute *attr,
229*4882a593Smuzhiyun 	       char *buf)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
232*4882a593Smuzhiyun 	void __iomem *base;
233*4882a593Smuzhiyun 	u64 v;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
238*4882a593Smuzhiyun 	v = readq(base + PORT_HDR_STS);
239*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_STS_AP2_EVT, v));
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static ssize_t
ap2_event_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)245*4882a593Smuzhiyun ap2_event_store(struct device *dev, struct device_attribute *attr,
246*4882a593Smuzhiyun 		const char *buf, size_t count)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
249*4882a593Smuzhiyun 	void __iomem *base;
250*4882a593Smuzhiyun 	bool clear;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (kstrtobool(buf, &clear) || !clear)
253*4882a593Smuzhiyun 		return -EINVAL;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
258*4882a593Smuzhiyun 	writeq(PORT_STS_AP2_EVT, base + PORT_HDR_STS);
259*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	return count;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun static DEVICE_ATTR_RW(ap2_event);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static ssize_t
power_state_show(struct device * dev,struct device_attribute * attr,char * buf)266*4882a593Smuzhiyun power_state_show(struct device *dev, struct device_attribute *attr, char *buf)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
269*4882a593Smuzhiyun 	void __iomem *base;
270*4882a593Smuzhiyun 	u64 v;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
275*4882a593Smuzhiyun 	v = readq(base + PORT_HDR_STS);
276*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	return sprintf(buf, "0x%x\n", (u8)FIELD_GET(PORT_STS_PWR_STATE, v));
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun static DEVICE_ATTR_RO(power_state);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun static ssize_t
userclk_freqcmd_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)283*4882a593Smuzhiyun userclk_freqcmd_store(struct device *dev, struct device_attribute *attr,
284*4882a593Smuzhiyun 		      const char *buf, size_t count)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
287*4882a593Smuzhiyun 	u64 userclk_freq_cmd;
288*4882a593Smuzhiyun 	void __iomem *base;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (kstrtou64(buf, 0, &userclk_freq_cmd))
291*4882a593Smuzhiyun 		return -EINVAL;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
296*4882a593Smuzhiyun 	writeq(userclk_freq_cmd, base + PORT_HDR_USRCLK_CMD0);
297*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return count;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun static DEVICE_ATTR_WO(userclk_freqcmd);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static ssize_t
userclk_freqcntrcmd_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)304*4882a593Smuzhiyun userclk_freqcntrcmd_store(struct device *dev, struct device_attribute *attr,
305*4882a593Smuzhiyun 			  const char *buf, size_t count)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
308*4882a593Smuzhiyun 	u64 userclk_freqcntr_cmd;
309*4882a593Smuzhiyun 	void __iomem *base;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (kstrtou64(buf, 0, &userclk_freqcntr_cmd))
312*4882a593Smuzhiyun 		return -EINVAL;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
317*4882a593Smuzhiyun 	writeq(userclk_freqcntr_cmd, base + PORT_HDR_USRCLK_CMD1);
318*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	return count;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun static DEVICE_ATTR_WO(userclk_freqcntrcmd);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun static ssize_t
userclk_freqsts_show(struct device * dev,struct device_attribute * attr,char * buf)325*4882a593Smuzhiyun userclk_freqsts_show(struct device *dev, struct device_attribute *attr,
326*4882a593Smuzhiyun 		     char *buf)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
329*4882a593Smuzhiyun 	u64 userclk_freqsts;
330*4882a593Smuzhiyun 	void __iomem *base;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
335*4882a593Smuzhiyun 	userclk_freqsts = readq(base + PORT_HDR_USRCLK_STS0);
336*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	return sprintf(buf, "0x%llx\n", (unsigned long long)userclk_freqsts);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun static DEVICE_ATTR_RO(userclk_freqsts);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static ssize_t
userclk_freqcntrsts_show(struct device * dev,struct device_attribute * attr,char * buf)343*4882a593Smuzhiyun userclk_freqcntrsts_show(struct device *dev, struct device_attribute *attr,
344*4882a593Smuzhiyun 			 char *buf)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
347*4882a593Smuzhiyun 	u64 userclk_freqcntrsts;
348*4882a593Smuzhiyun 	void __iomem *base;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
353*4882a593Smuzhiyun 	userclk_freqcntrsts = readq(base + PORT_HDR_USRCLK_STS1);
354*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	return sprintf(buf, "0x%llx\n",
357*4882a593Smuzhiyun 		       (unsigned long long)userclk_freqcntrsts);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun static DEVICE_ATTR_RO(userclk_freqcntrsts);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun static struct attribute *port_hdr_attrs[] = {
362*4882a593Smuzhiyun 	&dev_attr_id.attr,
363*4882a593Smuzhiyun 	&dev_attr_ltr.attr,
364*4882a593Smuzhiyun 	&dev_attr_ap1_event.attr,
365*4882a593Smuzhiyun 	&dev_attr_ap2_event.attr,
366*4882a593Smuzhiyun 	&dev_attr_power_state.attr,
367*4882a593Smuzhiyun 	&dev_attr_userclk_freqcmd.attr,
368*4882a593Smuzhiyun 	&dev_attr_userclk_freqcntrcmd.attr,
369*4882a593Smuzhiyun 	&dev_attr_userclk_freqsts.attr,
370*4882a593Smuzhiyun 	&dev_attr_userclk_freqcntrsts.attr,
371*4882a593Smuzhiyun 	NULL,
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
port_hdr_attrs_visible(struct kobject * kobj,struct attribute * attr,int n)374*4882a593Smuzhiyun static umode_t port_hdr_attrs_visible(struct kobject *kobj,
375*4882a593Smuzhiyun 				      struct attribute *attr, int n)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	struct device *dev = kobj_to_dev(kobj);
378*4882a593Smuzhiyun 	umode_t mode = attr->mode;
379*4882a593Smuzhiyun 	void __iomem *base;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	if (dfl_feature_revision(base) > 0) {
384*4882a593Smuzhiyun 		/*
385*4882a593Smuzhiyun 		 * userclk sysfs interfaces are only visible in case port
386*4882a593Smuzhiyun 		 * revision is 0, as hardware with revision >0 doesn't
387*4882a593Smuzhiyun 		 * support this.
388*4882a593Smuzhiyun 		 */
389*4882a593Smuzhiyun 		if (attr == &dev_attr_userclk_freqcmd.attr ||
390*4882a593Smuzhiyun 		    attr == &dev_attr_userclk_freqcntrcmd.attr ||
391*4882a593Smuzhiyun 		    attr == &dev_attr_userclk_freqsts.attr ||
392*4882a593Smuzhiyun 		    attr == &dev_attr_userclk_freqcntrsts.attr)
393*4882a593Smuzhiyun 			mode = 0;
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return mode;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun static const struct attribute_group port_hdr_group = {
400*4882a593Smuzhiyun 	.attrs      = port_hdr_attrs,
401*4882a593Smuzhiyun 	.is_visible = port_hdr_attrs_visible,
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun 
port_hdr_init(struct platform_device * pdev,struct dfl_feature * feature)404*4882a593Smuzhiyun static int port_hdr_init(struct platform_device *pdev,
405*4882a593Smuzhiyun 			 struct dfl_feature *feature)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	port_reset(pdev);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	return 0;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static long
port_hdr_ioctl(struct platform_device * pdev,struct dfl_feature * feature,unsigned int cmd,unsigned long arg)413*4882a593Smuzhiyun port_hdr_ioctl(struct platform_device *pdev, struct dfl_feature *feature,
414*4882a593Smuzhiyun 	       unsigned int cmd, unsigned long arg)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	long ret;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	switch (cmd) {
419*4882a593Smuzhiyun 	case DFL_FPGA_PORT_RESET:
420*4882a593Smuzhiyun 		if (!arg)
421*4882a593Smuzhiyun 			ret = port_reset(pdev);
422*4882a593Smuzhiyun 		else
423*4882a593Smuzhiyun 			ret = -EINVAL;
424*4882a593Smuzhiyun 		break;
425*4882a593Smuzhiyun 	default:
426*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "%x cmd not handled", cmd);
427*4882a593Smuzhiyun 		ret = -ENODEV;
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	return ret;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static const struct dfl_feature_id port_hdr_id_table[] = {
434*4882a593Smuzhiyun 	{.id = PORT_FEATURE_ID_HEADER,},
435*4882a593Smuzhiyun 	{0,}
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun static const struct dfl_feature_ops port_hdr_ops = {
439*4882a593Smuzhiyun 	.init = port_hdr_init,
440*4882a593Smuzhiyun 	.ioctl = port_hdr_ioctl,
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun static ssize_t
afu_id_show(struct device * dev,struct device_attribute * attr,char * buf)444*4882a593Smuzhiyun afu_id_show(struct device *dev, struct device_attribute *attr, char *buf)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
447*4882a593Smuzhiyun 	void __iomem *base;
448*4882a593Smuzhiyun 	u64 guidl, guidh;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_AFU);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
453*4882a593Smuzhiyun 	if (pdata->disable_count) {
454*4882a593Smuzhiyun 		mutex_unlock(&pdata->lock);
455*4882a593Smuzhiyun 		return -EBUSY;
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	guidl = readq(base + GUID_L);
459*4882a593Smuzhiyun 	guidh = readq(base + GUID_H);
460*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	return scnprintf(buf, PAGE_SIZE, "%016llx%016llx\n", guidh, guidl);
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun static DEVICE_ATTR_RO(afu_id);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun static struct attribute *port_afu_attrs[] = {
467*4882a593Smuzhiyun 	&dev_attr_afu_id.attr,
468*4882a593Smuzhiyun 	NULL
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
port_afu_attrs_visible(struct kobject * kobj,struct attribute * attr,int n)471*4882a593Smuzhiyun static umode_t port_afu_attrs_visible(struct kobject *kobj,
472*4882a593Smuzhiyun 				      struct attribute *attr, int n)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	struct device *dev = kobj_to_dev(kobj);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/*
477*4882a593Smuzhiyun 	 * sysfs entries are visible only if related private feature is
478*4882a593Smuzhiyun 	 * enumerated.
479*4882a593Smuzhiyun 	 */
480*4882a593Smuzhiyun 	if (!dfl_get_feature_by_id(dev, PORT_FEATURE_ID_AFU))
481*4882a593Smuzhiyun 		return 0;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	return attr->mode;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun static const struct attribute_group port_afu_group = {
487*4882a593Smuzhiyun 	.attrs      = port_afu_attrs,
488*4882a593Smuzhiyun 	.is_visible = port_afu_attrs_visible,
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun 
port_afu_init(struct platform_device * pdev,struct dfl_feature * feature)491*4882a593Smuzhiyun static int port_afu_init(struct platform_device *pdev,
492*4882a593Smuzhiyun 			 struct dfl_feature *feature)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	struct resource *res = &pdev->resource[feature->resource_index];
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	return afu_mmio_region_add(dev_get_platdata(&pdev->dev),
497*4882a593Smuzhiyun 				   DFL_PORT_REGION_INDEX_AFU,
498*4882a593Smuzhiyun 				   resource_size(res), res->start,
499*4882a593Smuzhiyun 				   DFL_PORT_REGION_MMAP | DFL_PORT_REGION_READ |
500*4882a593Smuzhiyun 				   DFL_PORT_REGION_WRITE);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun static const struct dfl_feature_id port_afu_id_table[] = {
504*4882a593Smuzhiyun 	{.id = PORT_FEATURE_ID_AFU,},
505*4882a593Smuzhiyun 	{0,}
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun static const struct dfl_feature_ops port_afu_ops = {
509*4882a593Smuzhiyun 	.init = port_afu_init,
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun 
port_stp_init(struct platform_device * pdev,struct dfl_feature * feature)512*4882a593Smuzhiyun static int port_stp_init(struct platform_device *pdev,
513*4882a593Smuzhiyun 			 struct dfl_feature *feature)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	struct resource *res = &pdev->resource[feature->resource_index];
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	return afu_mmio_region_add(dev_get_platdata(&pdev->dev),
518*4882a593Smuzhiyun 				   DFL_PORT_REGION_INDEX_STP,
519*4882a593Smuzhiyun 				   resource_size(res), res->start,
520*4882a593Smuzhiyun 				   DFL_PORT_REGION_MMAP | DFL_PORT_REGION_READ |
521*4882a593Smuzhiyun 				   DFL_PORT_REGION_WRITE);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun static const struct dfl_feature_id port_stp_id_table[] = {
525*4882a593Smuzhiyun 	{.id = PORT_FEATURE_ID_STP,},
526*4882a593Smuzhiyun 	{0,}
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun static const struct dfl_feature_ops port_stp_ops = {
530*4882a593Smuzhiyun 	.init = port_stp_init,
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun static long
port_uint_ioctl(struct platform_device * pdev,struct dfl_feature * feature,unsigned int cmd,unsigned long arg)534*4882a593Smuzhiyun port_uint_ioctl(struct platform_device *pdev, struct dfl_feature *feature,
535*4882a593Smuzhiyun 		unsigned int cmd, unsigned long arg)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	switch (cmd) {
538*4882a593Smuzhiyun 	case DFL_FPGA_PORT_UINT_GET_IRQ_NUM:
539*4882a593Smuzhiyun 		return dfl_feature_ioctl_get_num_irqs(pdev, feature, arg);
540*4882a593Smuzhiyun 	case DFL_FPGA_PORT_UINT_SET_IRQ:
541*4882a593Smuzhiyun 		return dfl_feature_ioctl_set_irq(pdev, feature, arg);
542*4882a593Smuzhiyun 	default:
543*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "%x cmd not handled", cmd);
544*4882a593Smuzhiyun 		return -ENODEV;
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun static const struct dfl_feature_id port_uint_id_table[] = {
549*4882a593Smuzhiyun 	{.id = PORT_FEATURE_ID_UINT,},
550*4882a593Smuzhiyun 	{0,}
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun static const struct dfl_feature_ops port_uint_ops = {
554*4882a593Smuzhiyun 	.ioctl = port_uint_ioctl,
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun static struct dfl_feature_driver port_feature_drvs[] = {
558*4882a593Smuzhiyun 	{
559*4882a593Smuzhiyun 		.id_table = port_hdr_id_table,
560*4882a593Smuzhiyun 		.ops = &port_hdr_ops,
561*4882a593Smuzhiyun 	},
562*4882a593Smuzhiyun 	{
563*4882a593Smuzhiyun 		.id_table = port_afu_id_table,
564*4882a593Smuzhiyun 		.ops = &port_afu_ops,
565*4882a593Smuzhiyun 	},
566*4882a593Smuzhiyun 	{
567*4882a593Smuzhiyun 		.id_table = port_err_id_table,
568*4882a593Smuzhiyun 		.ops = &port_err_ops,
569*4882a593Smuzhiyun 	},
570*4882a593Smuzhiyun 	{
571*4882a593Smuzhiyun 		.id_table = port_stp_id_table,
572*4882a593Smuzhiyun 		.ops = &port_stp_ops,
573*4882a593Smuzhiyun 	},
574*4882a593Smuzhiyun 	{
575*4882a593Smuzhiyun 		.id_table = port_uint_id_table,
576*4882a593Smuzhiyun 		.ops = &port_uint_ops,
577*4882a593Smuzhiyun 	},
578*4882a593Smuzhiyun 	{
579*4882a593Smuzhiyun 		.ops = NULL,
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun 
afu_open(struct inode * inode,struct file * filp)583*4882a593Smuzhiyun static int afu_open(struct inode *inode, struct file *filp)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	struct platform_device *fdev = dfl_fpga_inode_to_feature_dev(inode);
586*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata;
587*4882a593Smuzhiyun 	int ret;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	pdata = dev_get_platdata(&fdev->dev);
590*4882a593Smuzhiyun 	if (WARN_ON(!pdata))
591*4882a593Smuzhiyun 		return -ENODEV;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
594*4882a593Smuzhiyun 	ret = dfl_feature_dev_use_begin(pdata, filp->f_flags & O_EXCL);
595*4882a593Smuzhiyun 	if (!ret) {
596*4882a593Smuzhiyun 		dev_dbg(&fdev->dev, "Device File Opened %d Times\n",
597*4882a593Smuzhiyun 			dfl_feature_dev_use_count(pdata));
598*4882a593Smuzhiyun 		filp->private_data = fdev;
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	return ret;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
afu_release(struct inode * inode,struct file * filp)605*4882a593Smuzhiyun static int afu_release(struct inode *inode, struct file *filp)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	struct platform_device *pdev = filp->private_data;
608*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata;
609*4882a593Smuzhiyun 	struct dfl_feature *feature;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "Device File Release\n");
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	pdata = dev_get_platdata(&pdev->dev);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
616*4882a593Smuzhiyun 	dfl_feature_dev_use_end(pdata);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	if (!dfl_feature_dev_use_count(pdata)) {
619*4882a593Smuzhiyun 		dfl_fpga_dev_for_each_feature(pdata, feature)
620*4882a593Smuzhiyun 			dfl_fpga_set_irq_triggers(feature, 0,
621*4882a593Smuzhiyun 						  feature->nr_irqs, NULL);
622*4882a593Smuzhiyun 		__port_reset(pdev);
623*4882a593Smuzhiyun 		afu_dma_region_destroy(pdata);
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	return 0;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
afu_ioctl_check_extension(struct dfl_feature_platform_data * pdata,unsigned long arg)630*4882a593Smuzhiyun static long afu_ioctl_check_extension(struct dfl_feature_platform_data *pdata,
631*4882a593Smuzhiyun 				      unsigned long arg)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	/* No extension support for now */
634*4882a593Smuzhiyun 	return 0;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun static long
afu_ioctl_get_info(struct dfl_feature_platform_data * pdata,void __user * arg)638*4882a593Smuzhiyun afu_ioctl_get_info(struct dfl_feature_platform_data *pdata, void __user *arg)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	struct dfl_fpga_port_info info;
641*4882a593Smuzhiyun 	struct dfl_afu *afu;
642*4882a593Smuzhiyun 	unsigned long minsz;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	minsz = offsetofend(struct dfl_fpga_port_info, num_umsgs);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	if (copy_from_user(&info, arg, minsz))
647*4882a593Smuzhiyun 		return -EFAULT;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	if (info.argsz < minsz)
650*4882a593Smuzhiyun 		return -EINVAL;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
653*4882a593Smuzhiyun 	afu = dfl_fpga_pdata_get_private(pdata);
654*4882a593Smuzhiyun 	info.flags = 0;
655*4882a593Smuzhiyun 	info.num_regions = afu->num_regions;
656*4882a593Smuzhiyun 	info.num_umsgs = afu->num_umsgs;
657*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	if (copy_to_user(arg, &info, sizeof(info)))
660*4882a593Smuzhiyun 		return -EFAULT;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	return 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
afu_ioctl_get_region_info(struct dfl_feature_platform_data * pdata,void __user * arg)665*4882a593Smuzhiyun static long afu_ioctl_get_region_info(struct dfl_feature_platform_data *pdata,
666*4882a593Smuzhiyun 				      void __user *arg)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun 	struct dfl_fpga_port_region_info rinfo;
669*4882a593Smuzhiyun 	struct dfl_afu_mmio_region region;
670*4882a593Smuzhiyun 	unsigned long minsz;
671*4882a593Smuzhiyun 	long ret;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	minsz = offsetofend(struct dfl_fpga_port_region_info, offset);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	if (copy_from_user(&rinfo, arg, minsz))
676*4882a593Smuzhiyun 		return -EFAULT;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	if (rinfo.argsz < minsz || rinfo.padding)
679*4882a593Smuzhiyun 		return -EINVAL;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	ret = afu_mmio_region_get_by_index(pdata, rinfo.index, &region);
682*4882a593Smuzhiyun 	if (ret)
683*4882a593Smuzhiyun 		return ret;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	rinfo.flags = region.flags;
686*4882a593Smuzhiyun 	rinfo.size = region.size;
687*4882a593Smuzhiyun 	rinfo.offset = region.offset;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	if (copy_to_user(arg, &rinfo, sizeof(rinfo)))
690*4882a593Smuzhiyun 		return -EFAULT;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	return 0;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun static long
afu_ioctl_dma_map(struct dfl_feature_platform_data * pdata,void __user * arg)696*4882a593Smuzhiyun afu_ioctl_dma_map(struct dfl_feature_platform_data *pdata, void __user *arg)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	struct dfl_fpga_port_dma_map map;
699*4882a593Smuzhiyun 	unsigned long minsz;
700*4882a593Smuzhiyun 	long ret;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	minsz = offsetofend(struct dfl_fpga_port_dma_map, iova);
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	if (copy_from_user(&map, arg, minsz))
705*4882a593Smuzhiyun 		return -EFAULT;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	if (map.argsz < minsz || map.flags)
708*4882a593Smuzhiyun 		return -EINVAL;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	ret = afu_dma_map_region(pdata, map.user_addr, map.length, &map.iova);
711*4882a593Smuzhiyun 	if (ret)
712*4882a593Smuzhiyun 		return ret;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	if (copy_to_user(arg, &map, sizeof(map))) {
715*4882a593Smuzhiyun 		afu_dma_unmap_region(pdata, map.iova);
716*4882a593Smuzhiyun 		return -EFAULT;
717*4882a593Smuzhiyun 	}
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	dev_dbg(&pdata->dev->dev, "dma map: ua=%llx, len=%llx, iova=%llx\n",
720*4882a593Smuzhiyun 		(unsigned long long)map.user_addr,
721*4882a593Smuzhiyun 		(unsigned long long)map.length,
722*4882a593Smuzhiyun 		(unsigned long long)map.iova);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	return 0;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun static long
afu_ioctl_dma_unmap(struct dfl_feature_platform_data * pdata,void __user * arg)728*4882a593Smuzhiyun afu_ioctl_dma_unmap(struct dfl_feature_platform_data *pdata, void __user *arg)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun 	struct dfl_fpga_port_dma_unmap unmap;
731*4882a593Smuzhiyun 	unsigned long minsz;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	minsz = offsetofend(struct dfl_fpga_port_dma_unmap, iova);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	if (copy_from_user(&unmap, arg, minsz))
736*4882a593Smuzhiyun 		return -EFAULT;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	if (unmap.argsz < minsz || unmap.flags)
739*4882a593Smuzhiyun 		return -EINVAL;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	return afu_dma_unmap_region(pdata, unmap.iova);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
afu_ioctl(struct file * filp,unsigned int cmd,unsigned long arg)744*4882a593Smuzhiyun static long afu_ioctl(struct file *filp, unsigned int cmd, unsigned long arg)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	struct platform_device *pdev = filp->private_data;
747*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata;
748*4882a593Smuzhiyun 	struct dfl_feature *f;
749*4882a593Smuzhiyun 	long ret;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "%s cmd 0x%x\n", __func__, cmd);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	pdata = dev_get_platdata(&pdev->dev);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	switch (cmd) {
756*4882a593Smuzhiyun 	case DFL_FPGA_GET_API_VERSION:
757*4882a593Smuzhiyun 		return DFL_FPGA_API_VERSION;
758*4882a593Smuzhiyun 	case DFL_FPGA_CHECK_EXTENSION:
759*4882a593Smuzhiyun 		return afu_ioctl_check_extension(pdata, arg);
760*4882a593Smuzhiyun 	case DFL_FPGA_PORT_GET_INFO:
761*4882a593Smuzhiyun 		return afu_ioctl_get_info(pdata, (void __user *)arg);
762*4882a593Smuzhiyun 	case DFL_FPGA_PORT_GET_REGION_INFO:
763*4882a593Smuzhiyun 		return afu_ioctl_get_region_info(pdata, (void __user *)arg);
764*4882a593Smuzhiyun 	case DFL_FPGA_PORT_DMA_MAP:
765*4882a593Smuzhiyun 		return afu_ioctl_dma_map(pdata, (void __user *)arg);
766*4882a593Smuzhiyun 	case DFL_FPGA_PORT_DMA_UNMAP:
767*4882a593Smuzhiyun 		return afu_ioctl_dma_unmap(pdata, (void __user *)arg);
768*4882a593Smuzhiyun 	default:
769*4882a593Smuzhiyun 		/*
770*4882a593Smuzhiyun 		 * Let sub-feature's ioctl function to handle the cmd
771*4882a593Smuzhiyun 		 * Sub-feature's ioctl returns -ENODEV when cmd is not
772*4882a593Smuzhiyun 		 * handled in this sub feature, and returns 0 and other
773*4882a593Smuzhiyun 		 * error code if cmd is handled.
774*4882a593Smuzhiyun 		 */
775*4882a593Smuzhiyun 		dfl_fpga_dev_for_each_feature(pdata, f)
776*4882a593Smuzhiyun 			if (f->ops && f->ops->ioctl) {
777*4882a593Smuzhiyun 				ret = f->ops->ioctl(pdev, f, cmd, arg);
778*4882a593Smuzhiyun 				if (ret != -ENODEV)
779*4882a593Smuzhiyun 					return ret;
780*4882a593Smuzhiyun 			}
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	return -EINVAL;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun static const struct vm_operations_struct afu_vma_ops = {
787*4882a593Smuzhiyun #ifdef CONFIG_HAVE_IOREMAP_PROT
788*4882a593Smuzhiyun 	.access = generic_access_phys,
789*4882a593Smuzhiyun #endif
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun 
afu_mmap(struct file * filp,struct vm_area_struct * vma)792*4882a593Smuzhiyun static int afu_mmap(struct file *filp, struct vm_area_struct *vma)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun 	struct platform_device *pdev = filp->private_data;
795*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata;
796*4882a593Smuzhiyun 	u64 size = vma->vm_end - vma->vm_start;
797*4882a593Smuzhiyun 	struct dfl_afu_mmio_region region;
798*4882a593Smuzhiyun 	u64 offset;
799*4882a593Smuzhiyun 	int ret;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	if (!(vma->vm_flags & VM_SHARED))
802*4882a593Smuzhiyun 		return -EINVAL;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	pdata = dev_get_platdata(&pdev->dev);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	offset = vma->vm_pgoff << PAGE_SHIFT;
807*4882a593Smuzhiyun 	ret = afu_mmio_region_get_by_offset(pdata, offset, size, &region);
808*4882a593Smuzhiyun 	if (ret)
809*4882a593Smuzhiyun 		return ret;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	if (!(region.flags & DFL_PORT_REGION_MMAP))
812*4882a593Smuzhiyun 		return -EINVAL;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	if ((vma->vm_flags & VM_READ) && !(region.flags & DFL_PORT_REGION_READ))
815*4882a593Smuzhiyun 		return -EPERM;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	if ((vma->vm_flags & VM_WRITE) &&
818*4882a593Smuzhiyun 	    !(region.flags & DFL_PORT_REGION_WRITE))
819*4882a593Smuzhiyun 		return -EPERM;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	/* Support debug access to the mapping */
822*4882a593Smuzhiyun 	vma->vm_ops = &afu_vma_ops;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	return remap_pfn_range(vma, vma->vm_start,
827*4882a593Smuzhiyun 			(region.phys + (offset - region.offset)) >> PAGE_SHIFT,
828*4882a593Smuzhiyun 			size, vma->vm_page_prot);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun static const struct file_operations afu_fops = {
832*4882a593Smuzhiyun 	.owner = THIS_MODULE,
833*4882a593Smuzhiyun 	.open = afu_open,
834*4882a593Smuzhiyun 	.release = afu_release,
835*4882a593Smuzhiyun 	.unlocked_ioctl = afu_ioctl,
836*4882a593Smuzhiyun 	.mmap = afu_mmap,
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun 
afu_dev_init(struct platform_device * pdev)839*4882a593Smuzhiyun static int afu_dev_init(struct platform_device *pdev)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
842*4882a593Smuzhiyun 	struct dfl_afu *afu;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	afu = devm_kzalloc(&pdev->dev, sizeof(*afu), GFP_KERNEL);
845*4882a593Smuzhiyun 	if (!afu)
846*4882a593Smuzhiyun 		return -ENOMEM;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	afu->pdata = pdata;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
851*4882a593Smuzhiyun 	dfl_fpga_pdata_set_private(pdata, afu);
852*4882a593Smuzhiyun 	afu_mmio_region_init(pdata);
853*4882a593Smuzhiyun 	afu_dma_region_init(pdata);
854*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	return 0;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
afu_dev_destroy(struct platform_device * pdev)859*4882a593Smuzhiyun static int afu_dev_destroy(struct platform_device *pdev)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
864*4882a593Smuzhiyun 	afu_mmio_region_destroy(pdata);
865*4882a593Smuzhiyun 	afu_dma_region_destroy(pdata);
866*4882a593Smuzhiyun 	dfl_fpga_pdata_set_private(pdata, NULL);
867*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	return 0;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
port_enable_set(struct platform_device * pdev,bool enable)872*4882a593Smuzhiyun static int port_enable_set(struct platform_device *pdev, bool enable)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
875*4882a593Smuzhiyun 	int ret = 0;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	mutex_lock(&pdata->lock);
878*4882a593Smuzhiyun 	if (enable)
879*4882a593Smuzhiyun 		__afu_port_enable(pdev);
880*4882a593Smuzhiyun 	else
881*4882a593Smuzhiyun 		ret = __afu_port_disable(pdev);
882*4882a593Smuzhiyun 	mutex_unlock(&pdata->lock);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	return ret;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun static struct dfl_fpga_port_ops afu_port_ops = {
888*4882a593Smuzhiyun 	.name = DFL_FPGA_FEATURE_DEV_PORT,
889*4882a593Smuzhiyun 	.owner = THIS_MODULE,
890*4882a593Smuzhiyun 	.get_id = port_get_id,
891*4882a593Smuzhiyun 	.enable_set = port_enable_set,
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun 
afu_probe(struct platform_device * pdev)894*4882a593Smuzhiyun static int afu_probe(struct platform_device *pdev)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun 	int ret;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "%s\n", __func__);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	ret = afu_dev_init(pdev);
901*4882a593Smuzhiyun 	if (ret)
902*4882a593Smuzhiyun 		goto exit;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	ret = dfl_fpga_dev_feature_init(pdev, port_feature_drvs);
905*4882a593Smuzhiyun 	if (ret)
906*4882a593Smuzhiyun 		goto dev_destroy;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	ret = dfl_fpga_dev_ops_register(pdev, &afu_fops, THIS_MODULE);
909*4882a593Smuzhiyun 	if (ret) {
910*4882a593Smuzhiyun 		dfl_fpga_dev_feature_uinit(pdev);
911*4882a593Smuzhiyun 		goto dev_destroy;
912*4882a593Smuzhiyun 	}
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	return 0;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun dev_destroy:
917*4882a593Smuzhiyun 	afu_dev_destroy(pdev);
918*4882a593Smuzhiyun exit:
919*4882a593Smuzhiyun 	return ret;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun 
afu_remove(struct platform_device * pdev)922*4882a593Smuzhiyun static int afu_remove(struct platform_device *pdev)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "%s\n", __func__);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	dfl_fpga_dev_ops_unregister(pdev);
927*4882a593Smuzhiyun 	dfl_fpga_dev_feature_uinit(pdev);
928*4882a593Smuzhiyun 	afu_dev_destroy(pdev);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun static const struct attribute_group *afu_dev_groups[] = {
934*4882a593Smuzhiyun 	&port_hdr_group,
935*4882a593Smuzhiyun 	&port_afu_group,
936*4882a593Smuzhiyun 	&port_err_group,
937*4882a593Smuzhiyun 	NULL
938*4882a593Smuzhiyun };
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun static struct platform_driver afu_driver = {
941*4882a593Smuzhiyun 	.driver	= {
942*4882a593Smuzhiyun 		.name	    = DFL_FPGA_FEATURE_DEV_PORT,
943*4882a593Smuzhiyun 		.dev_groups = afu_dev_groups,
944*4882a593Smuzhiyun 	},
945*4882a593Smuzhiyun 	.probe   = afu_probe,
946*4882a593Smuzhiyun 	.remove  = afu_remove,
947*4882a593Smuzhiyun };
948*4882a593Smuzhiyun 
afu_init(void)949*4882a593Smuzhiyun static int __init afu_init(void)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun 	int ret;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	dfl_fpga_port_ops_add(&afu_port_ops);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	ret = platform_driver_register(&afu_driver);
956*4882a593Smuzhiyun 	if (ret)
957*4882a593Smuzhiyun 		dfl_fpga_port_ops_del(&afu_port_ops);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	return ret;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
afu_exit(void)962*4882a593Smuzhiyun static void __exit afu_exit(void)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun 	platform_driver_unregister(&afu_driver);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	dfl_fpga_port_ops_del(&afu_port_ops);
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun module_init(afu_init);
970*4882a593Smuzhiyun module_exit(afu_exit);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun MODULE_DESCRIPTION("FPGA Accelerated Function Unit driver");
973*4882a593Smuzhiyun MODULE_AUTHOR("Intel Corporation");
974*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
975*4882a593Smuzhiyun MODULE_ALIAS("platform:dfl-port");
976