xref: /OK3568_Linux_fs/kernel/drivers/fpga/altera-freeze-bridge.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * FPGA Freeze Bridge Controller
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2016 Altera Corporation. All rights reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/fpga/fpga-bridge.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define FREEZE_CSR_STATUS_OFFSET		0
15*4882a593Smuzhiyun #define FREEZE_CSR_CTRL_OFFSET			4
16*4882a593Smuzhiyun #define FREEZE_CSR_ILLEGAL_REQ_OFFSET		8
17*4882a593Smuzhiyun #define FREEZE_CSR_REG_VERSION			12
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define FREEZE_CSR_SUPPORTED_VERSION		2
20*4882a593Smuzhiyun #define FREEZE_CSR_OFFICIAL_VERSION		0xad000003
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define FREEZE_CSR_STATUS_FREEZE_REQ_DONE	BIT(0)
23*4882a593Smuzhiyun #define FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE	BIT(1)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define FREEZE_CSR_CTRL_FREEZE_REQ		BIT(0)
26*4882a593Smuzhiyun #define FREEZE_CSR_CTRL_RESET_REQ		BIT(1)
27*4882a593Smuzhiyun #define FREEZE_CSR_CTRL_UNFREEZE_REQ		BIT(2)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define FREEZE_BRIDGE_NAME			"freeze"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun struct altera_freeze_br_data {
32*4882a593Smuzhiyun 	struct device *dev;
33*4882a593Smuzhiyun 	void __iomem *base_addr;
34*4882a593Smuzhiyun 	bool enable;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /*
38*4882a593Smuzhiyun  * Poll status until status bit is set or we have a timeout.
39*4882a593Smuzhiyun  */
altera_freeze_br_req_ack(struct altera_freeze_br_data * priv,u32 timeout,u32 req_ack)40*4882a593Smuzhiyun static int altera_freeze_br_req_ack(struct altera_freeze_br_data *priv,
41*4882a593Smuzhiyun 				    u32 timeout, u32 req_ack)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	struct device *dev = priv->dev;
44*4882a593Smuzhiyun 	void __iomem *csr_illegal_req_addr = priv->base_addr +
45*4882a593Smuzhiyun 					     FREEZE_CSR_ILLEGAL_REQ_OFFSET;
46*4882a593Smuzhiyun 	u32 status, illegal, ctrl;
47*4882a593Smuzhiyun 	int ret = -ETIMEDOUT;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	do {
50*4882a593Smuzhiyun 		illegal = readl(csr_illegal_req_addr);
51*4882a593Smuzhiyun 		if (illegal) {
52*4882a593Smuzhiyun 			dev_err(dev, "illegal request detected 0x%x", illegal);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 			writel(1, csr_illegal_req_addr);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 			illegal = readl(csr_illegal_req_addr);
57*4882a593Smuzhiyun 			if (illegal)
58*4882a593Smuzhiyun 				dev_err(dev, "illegal request not cleared 0x%x",
59*4882a593Smuzhiyun 					illegal);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 			ret = -EINVAL;
62*4882a593Smuzhiyun 			break;
63*4882a593Smuzhiyun 		}
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 		status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
66*4882a593Smuzhiyun 		dev_dbg(dev, "%s %x %x\n", __func__, status, req_ack);
67*4882a593Smuzhiyun 		status &= req_ack;
68*4882a593Smuzhiyun 		if (status) {
69*4882a593Smuzhiyun 			ctrl = readl(priv->base_addr + FREEZE_CSR_CTRL_OFFSET);
70*4882a593Smuzhiyun 			dev_dbg(dev, "%s request %x acknowledged %x %x\n",
71*4882a593Smuzhiyun 				__func__, req_ack, status, ctrl);
72*4882a593Smuzhiyun 			ret = 0;
73*4882a593Smuzhiyun 			break;
74*4882a593Smuzhiyun 		}
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 		udelay(1);
77*4882a593Smuzhiyun 	} while (timeout--);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	if (ret == -ETIMEDOUT)
80*4882a593Smuzhiyun 		dev_err(dev, "%s timeout waiting for 0x%x\n",
81*4882a593Smuzhiyun 			__func__, req_ack);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	return ret;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
altera_freeze_br_do_freeze(struct altera_freeze_br_data * priv,u32 timeout)86*4882a593Smuzhiyun static int altera_freeze_br_do_freeze(struct altera_freeze_br_data *priv,
87*4882a593Smuzhiyun 				      u32 timeout)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	struct device *dev = priv->dev;
90*4882a593Smuzhiyun 	void __iomem *csr_ctrl_addr = priv->base_addr +
91*4882a593Smuzhiyun 				      FREEZE_CSR_CTRL_OFFSET;
92*4882a593Smuzhiyun 	u32 status;
93*4882a593Smuzhiyun 	int ret;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	dev_dbg(dev, "%s %d %d\n", __func__, status, readl(csr_ctrl_addr));
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (status & FREEZE_CSR_STATUS_FREEZE_REQ_DONE) {
100*4882a593Smuzhiyun 		dev_dbg(dev, "%s bridge already disabled %d\n",
101*4882a593Smuzhiyun 			__func__, status);
102*4882a593Smuzhiyun 		return 0;
103*4882a593Smuzhiyun 	} else if (!(status & FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE)) {
104*4882a593Smuzhiyun 		dev_err(dev, "%s bridge not enabled %d\n", __func__, status);
105*4882a593Smuzhiyun 		return -EINVAL;
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	writel(FREEZE_CSR_CTRL_FREEZE_REQ, csr_ctrl_addr);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	ret = altera_freeze_br_req_ack(priv, timeout,
111*4882a593Smuzhiyun 				       FREEZE_CSR_STATUS_FREEZE_REQ_DONE);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (ret)
114*4882a593Smuzhiyun 		writel(0, csr_ctrl_addr);
115*4882a593Smuzhiyun 	else
116*4882a593Smuzhiyun 		writel(FREEZE_CSR_CTRL_RESET_REQ, csr_ctrl_addr);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	return ret;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
altera_freeze_br_do_unfreeze(struct altera_freeze_br_data * priv,u32 timeout)121*4882a593Smuzhiyun static int altera_freeze_br_do_unfreeze(struct altera_freeze_br_data *priv,
122*4882a593Smuzhiyun 					u32 timeout)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct device *dev = priv->dev;
125*4882a593Smuzhiyun 	void __iomem *csr_ctrl_addr = priv->base_addr +
126*4882a593Smuzhiyun 				      FREEZE_CSR_CTRL_OFFSET;
127*4882a593Smuzhiyun 	u32 status;
128*4882a593Smuzhiyun 	int ret;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	writel(0, csr_ctrl_addr);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	dev_dbg(dev, "%s %d %d\n", __func__, status, readl(csr_ctrl_addr));
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (status & FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE) {
137*4882a593Smuzhiyun 		dev_dbg(dev, "%s bridge already enabled %d\n",
138*4882a593Smuzhiyun 			__func__, status);
139*4882a593Smuzhiyun 		return 0;
140*4882a593Smuzhiyun 	} else if (!(status & FREEZE_CSR_STATUS_FREEZE_REQ_DONE)) {
141*4882a593Smuzhiyun 		dev_err(dev, "%s bridge not frozen %d\n", __func__, status);
142*4882a593Smuzhiyun 		return -EINVAL;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	writel(FREEZE_CSR_CTRL_UNFREEZE_REQ, csr_ctrl_addr);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	ret = altera_freeze_br_req_ack(priv, timeout,
148*4882a593Smuzhiyun 				       FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	dev_dbg(dev, "%s %d %d\n", __func__, status, readl(csr_ctrl_addr));
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	writel(0, csr_ctrl_addr);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	return ret;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun  * enable = 1 : allow traffic through the bridge
161*4882a593Smuzhiyun  * enable = 0 : disable traffic through the bridge
162*4882a593Smuzhiyun  */
altera_freeze_br_enable_set(struct fpga_bridge * bridge,bool enable)163*4882a593Smuzhiyun static int altera_freeze_br_enable_set(struct fpga_bridge *bridge,
164*4882a593Smuzhiyun 				       bool enable)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	struct altera_freeze_br_data *priv = bridge->priv;
167*4882a593Smuzhiyun 	struct fpga_image_info *info = bridge->info;
168*4882a593Smuzhiyun 	u32 timeout = 0;
169*4882a593Smuzhiyun 	int ret;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	if (enable) {
172*4882a593Smuzhiyun 		if (info)
173*4882a593Smuzhiyun 			timeout = info->enable_timeout_us;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 		ret = altera_freeze_br_do_unfreeze(bridge->priv, timeout);
176*4882a593Smuzhiyun 	} else {
177*4882a593Smuzhiyun 		if (info)
178*4882a593Smuzhiyun 			timeout = info->disable_timeout_us;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		ret = altera_freeze_br_do_freeze(bridge->priv, timeout);
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (!ret)
184*4882a593Smuzhiyun 		priv->enable = enable;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	return ret;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
altera_freeze_br_enable_show(struct fpga_bridge * bridge)189*4882a593Smuzhiyun static int altera_freeze_br_enable_show(struct fpga_bridge *bridge)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	struct altera_freeze_br_data *priv = bridge->priv;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return priv->enable;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun static const struct fpga_bridge_ops altera_freeze_br_br_ops = {
197*4882a593Smuzhiyun 	.enable_set = altera_freeze_br_enable_set,
198*4882a593Smuzhiyun 	.enable_show = altera_freeze_br_enable_show,
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static const struct of_device_id altera_freeze_br_of_match[] = {
202*4882a593Smuzhiyun 	{ .compatible = "altr,freeze-bridge-controller", },
203*4882a593Smuzhiyun 	{},
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, altera_freeze_br_of_match);
206*4882a593Smuzhiyun 
altera_freeze_br_probe(struct platform_device * pdev)207*4882a593Smuzhiyun static int altera_freeze_br_probe(struct platform_device *pdev)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
210*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
211*4882a593Smuzhiyun 	void __iomem *base_addr;
212*4882a593Smuzhiyun 	struct altera_freeze_br_data *priv;
213*4882a593Smuzhiyun 	struct fpga_bridge *br;
214*4882a593Smuzhiyun 	struct resource *res;
215*4882a593Smuzhiyun 	u32 status, revision;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (!np)
218*4882a593Smuzhiyun 		return -ENODEV;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
221*4882a593Smuzhiyun 	base_addr = devm_ioremap_resource(dev, res);
222*4882a593Smuzhiyun 	if (IS_ERR(base_addr))
223*4882a593Smuzhiyun 		return PTR_ERR(base_addr);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	revision = readl(base_addr + FREEZE_CSR_REG_VERSION);
226*4882a593Smuzhiyun 	if ((revision != FREEZE_CSR_SUPPORTED_VERSION) &&
227*4882a593Smuzhiyun 	    (revision != FREEZE_CSR_OFFICIAL_VERSION)) {
228*4882a593Smuzhiyun 		dev_err(dev,
229*4882a593Smuzhiyun 			"%s unexpected revision 0x%x != 0x%x != 0x%x\n",
230*4882a593Smuzhiyun 			__func__, revision, FREEZE_CSR_SUPPORTED_VERSION,
231*4882a593Smuzhiyun 			FREEZE_CSR_OFFICIAL_VERSION);
232*4882a593Smuzhiyun 		return -EINVAL;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
236*4882a593Smuzhiyun 	if (!priv)
237*4882a593Smuzhiyun 		return -ENOMEM;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	priv->dev = dev;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	status = readl(base_addr + FREEZE_CSR_STATUS_OFFSET);
242*4882a593Smuzhiyun 	if (status & FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE)
243*4882a593Smuzhiyun 		priv->enable = 1;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	priv->base_addr = base_addr;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	br = devm_fpga_bridge_create(dev, FREEZE_BRIDGE_NAME,
248*4882a593Smuzhiyun 				     &altera_freeze_br_br_ops, priv);
249*4882a593Smuzhiyun 	if (!br)
250*4882a593Smuzhiyun 		return -ENOMEM;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	platform_set_drvdata(pdev, br);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return fpga_bridge_register(br);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
altera_freeze_br_remove(struct platform_device * pdev)257*4882a593Smuzhiyun static int altera_freeze_br_remove(struct platform_device *pdev)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	struct fpga_bridge *br = platform_get_drvdata(pdev);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	fpga_bridge_unregister(br);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static struct platform_driver altera_freeze_br_driver = {
267*4882a593Smuzhiyun 	.probe = altera_freeze_br_probe,
268*4882a593Smuzhiyun 	.remove = altera_freeze_br_remove,
269*4882a593Smuzhiyun 	.driver = {
270*4882a593Smuzhiyun 		.name	= "altera_freeze_br",
271*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(altera_freeze_br_of_match),
272*4882a593Smuzhiyun 	},
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun module_platform_driver(altera_freeze_br_driver);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun MODULE_DESCRIPTION("Altera Freeze Bridge");
278*4882a593Smuzhiyun MODULE_AUTHOR("Alan Tull <atull@opensource.altera.com>");
279*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
280