xref: /OK3568_Linux_fs/kernel/drivers/fpga/altera-fpga2sdram.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * FPGA to SDRAM Bridge Driver for Altera SoCFPGA Devices
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2013-2016 Altera Corporation, All Rights Reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * This driver manages a bridge between an FPGA and the SDRAM used by the ARM
10*4882a593Smuzhiyun  * host processor system (HPS).
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * The bridge contains 4 read ports, 4 write ports, and 6 command ports.
13*4882a593Smuzhiyun  * Reconfiguring these ports requires that no SDRAM transactions occur during
14*4882a593Smuzhiyun  * reconfiguration.  The code reconfiguring the ports cannot run out of SDRAM
15*4882a593Smuzhiyun  * nor can the FPGA access the SDRAM during reconfiguration.  This driver does
16*4882a593Smuzhiyun  * not support reconfiguring the ports.  The ports are configured by code
17*4882a593Smuzhiyun  * running out of on chip ram before Linux is started and the configuration
18*4882a593Smuzhiyun  * is passed in a handoff register in the system manager.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * This driver supports enabling and disabling of the configured ports, which
21*4882a593Smuzhiyun  * allows for safe reprogramming of the FPGA, assuming that the new FPGA image
22*4882a593Smuzhiyun  * uses the same port configuration.  Bridges must be disabled before
23*4882a593Smuzhiyun  * reprogramming the FPGA and re-enabled after the FPGA has been programmed.
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <linux/fpga/fpga-bridge.h>
27*4882a593Smuzhiyun #include <linux/kernel.h>
28*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
29*4882a593Smuzhiyun #include <linux/module.h>
30*4882a593Smuzhiyun #include <linux/of_platform.h>
31*4882a593Smuzhiyun #include <linux/regmap.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define ALT_SDR_CTL_FPGAPORTRST_OFST		0x80
34*4882a593Smuzhiyun #define ALT_SDR_CTL_FPGAPORTRST_PORTRSTN_MSK	0x00003fff
35*4882a593Smuzhiyun #define ALT_SDR_CTL_FPGAPORTRST_RD_SHIFT	0
36*4882a593Smuzhiyun #define ALT_SDR_CTL_FPGAPORTRST_WR_SHIFT	4
37*4882a593Smuzhiyun #define ALT_SDR_CTL_FPGAPORTRST_CTRL_SHIFT	8
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  * From the Cyclone V HPS Memory Map document:
41*4882a593Smuzhiyun  *   These registers are used to store handoff information between the
42*4882a593Smuzhiyun  *   preloader and the OS. These 8 registers can be used to store any
43*4882a593Smuzhiyun  *   information. The contents of these registers have no impact on
44*4882a593Smuzhiyun  *   the state of the HPS hardware.
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun #define SYSMGR_ISWGRP_HANDOFF3          (0x8C)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define F2S_BRIDGE_NAME "fpga2sdram"
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct alt_fpga2sdram_data {
51*4882a593Smuzhiyun 	struct device *dev;
52*4882a593Smuzhiyun 	struct regmap *sdrctl;
53*4882a593Smuzhiyun 	int mask;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
alt_fpga2sdram_enable_show(struct fpga_bridge * bridge)56*4882a593Smuzhiyun static int alt_fpga2sdram_enable_show(struct fpga_bridge *bridge)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct alt_fpga2sdram_data *priv = bridge->priv;
59*4882a593Smuzhiyun 	int value;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	regmap_read(priv->sdrctl, ALT_SDR_CTL_FPGAPORTRST_OFST, &value);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	return (value & priv->mask) == priv->mask;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
_alt_fpga2sdram_enable_set(struct alt_fpga2sdram_data * priv,bool enable)66*4882a593Smuzhiyun static inline int _alt_fpga2sdram_enable_set(struct alt_fpga2sdram_data *priv,
67*4882a593Smuzhiyun 					     bool enable)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	return regmap_update_bits(priv->sdrctl, ALT_SDR_CTL_FPGAPORTRST_OFST,
70*4882a593Smuzhiyun 				  priv->mask, enable ? priv->mask : 0);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
alt_fpga2sdram_enable_set(struct fpga_bridge * bridge,bool enable)73*4882a593Smuzhiyun static int alt_fpga2sdram_enable_set(struct fpga_bridge *bridge, bool enable)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	return _alt_fpga2sdram_enable_set(bridge->priv, enable);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun struct prop_map {
79*4882a593Smuzhiyun 	char *prop_name;
80*4882a593Smuzhiyun 	u32 *prop_value;
81*4882a593Smuzhiyun 	u32 prop_max;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static const struct fpga_bridge_ops altera_fpga2sdram_br_ops = {
85*4882a593Smuzhiyun 	.enable_set = alt_fpga2sdram_enable_set,
86*4882a593Smuzhiyun 	.enable_show = alt_fpga2sdram_enable_show,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static const struct of_device_id altera_fpga_of_match[] = {
90*4882a593Smuzhiyun 	{ .compatible = "altr,socfpga-fpga2sdram-bridge" },
91*4882a593Smuzhiyun 	{},
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
alt_fpga_bridge_probe(struct platform_device * pdev)94*4882a593Smuzhiyun static int alt_fpga_bridge_probe(struct platform_device *pdev)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
97*4882a593Smuzhiyun 	struct alt_fpga2sdram_data *priv;
98*4882a593Smuzhiyun 	struct fpga_bridge *br;
99*4882a593Smuzhiyun 	u32 enable;
100*4882a593Smuzhiyun 	struct regmap *sysmgr;
101*4882a593Smuzhiyun 	int ret = 0;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
104*4882a593Smuzhiyun 	if (!priv)
105*4882a593Smuzhiyun 		return -ENOMEM;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	priv->dev = dev;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	priv->sdrctl = syscon_regmap_lookup_by_compatible("altr,sdr-ctl");
110*4882a593Smuzhiyun 	if (IS_ERR(priv->sdrctl)) {
111*4882a593Smuzhiyun 		dev_err(dev, "regmap for altr,sdr-ctl lookup failed.\n");
112*4882a593Smuzhiyun 		return PTR_ERR(priv->sdrctl);
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	sysmgr = syscon_regmap_lookup_by_compatible("altr,sys-mgr");
116*4882a593Smuzhiyun 	if (IS_ERR(sysmgr)) {
117*4882a593Smuzhiyun 		dev_err(dev, "regmap for altr,sys-mgr lookup failed.\n");
118*4882a593Smuzhiyun 		return PTR_ERR(sysmgr);
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* Get f2s bridge configuration saved in handoff register */
122*4882a593Smuzhiyun 	regmap_read(sysmgr, SYSMGR_ISWGRP_HANDOFF3, &priv->mask);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	br = devm_fpga_bridge_create(dev, F2S_BRIDGE_NAME,
125*4882a593Smuzhiyun 				     &altera_fpga2sdram_br_ops, priv);
126*4882a593Smuzhiyun 	if (!br)
127*4882a593Smuzhiyun 		return -ENOMEM;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	platform_set_drvdata(pdev, br);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	ret = fpga_bridge_register(br);
132*4882a593Smuzhiyun 	if (ret)
133*4882a593Smuzhiyun 		return ret;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	dev_info(dev, "driver initialized with handoff %08x\n", priv->mask);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	if (!of_property_read_u32(dev->of_node, "bridge-enable", &enable)) {
138*4882a593Smuzhiyun 		if (enable > 1) {
139*4882a593Smuzhiyun 			dev_warn(dev, "invalid bridge-enable %u > 1\n", enable);
140*4882a593Smuzhiyun 		} else {
141*4882a593Smuzhiyun 			dev_info(dev, "%s bridge\n",
142*4882a593Smuzhiyun 				 (enable ? "enabling" : "disabling"));
143*4882a593Smuzhiyun 			ret = _alt_fpga2sdram_enable_set(priv, enable);
144*4882a593Smuzhiyun 			if (ret) {
145*4882a593Smuzhiyun 				fpga_bridge_unregister(br);
146*4882a593Smuzhiyun 				return ret;
147*4882a593Smuzhiyun 			}
148*4882a593Smuzhiyun 		}
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return ret;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
alt_fpga_bridge_remove(struct platform_device * pdev)154*4882a593Smuzhiyun static int alt_fpga_bridge_remove(struct platform_device *pdev)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	struct fpga_bridge *br = platform_get_drvdata(pdev);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	fpga_bridge_unregister(br);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, altera_fpga_of_match);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static struct platform_driver altera_fpga_driver = {
166*4882a593Smuzhiyun 	.probe = alt_fpga_bridge_probe,
167*4882a593Smuzhiyun 	.remove = alt_fpga_bridge_remove,
168*4882a593Smuzhiyun 	.driver = {
169*4882a593Smuzhiyun 		.name	= "altera_fpga2sdram_bridge",
170*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(altera_fpga_of_match),
171*4882a593Smuzhiyun 	},
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun module_platform_driver(altera_fpga_driver);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun MODULE_DESCRIPTION("Altera SoCFPGA FPGA to SDRAM Bridge");
177*4882a593Smuzhiyun MODULE_AUTHOR("Alan Tull <atull@opensource.altera.com>");
178*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
179