xref: /OK3568_Linux_fs/kernel/drivers/firmware/qcom_scm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Copyright (c) 2010,2015,2019 The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun  * Copyright (C) 2015 Linaro Ltd.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #include <linux/platform_device.h>
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/cpumask.h>
8*4882a593Smuzhiyun #include <linux/export.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/qcom_scm.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_platform.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/reset-controller.h>
18*4882a593Smuzhiyun #include <linux/arm-smccc.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "qcom_scm.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun static bool download_mode = IS_ENABLED(CONFIG_QCOM_SCM_DOWNLOAD_MODE_DEFAULT);
23*4882a593Smuzhiyun module_param(download_mode, bool, 0);
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define SCM_HAS_CORE_CLK	BIT(0)
26*4882a593Smuzhiyun #define SCM_HAS_IFACE_CLK	BIT(1)
27*4882a593Smuzhiyun #define SCM_HAS_BUS_CLK		BIT(2)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct qcom_scm {
30*4882a593Smuzhiyun 	struct device *dev;
31*4882a593Smuzhiyun 	struct clk *core_clk;
32*4882a593Smuzhiyun 	struct clk *iface_clk;
33*4882a593Smuzhiyun 	struct clk *bus_clk;
34*4882a593Smuzhiyun 	struct reset_controller_dev reset;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	u64 dload_mode_addr;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct qcom_scm_current_perm_info {
40*4882a593Smuzhiyun 	__le32 vmid;
41*4882a593Smuzhiyun 	__le32 perm;
42*4882a593Smuzhiyun 	__le64 ctx;
43*4882a593Smuzhiyun 	__le32 ctx_size;
44*4882a593Smuzhiyun 	__le32 unused;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun struct qcom_scm_mem_map_info {
48*4882a593Smuzhiyun 	__le64 mem_addr;
49*4882a593Smuzhiyun 	__le64 mem_size;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define QCOM_SCM_FLAG_COLDBOOT_CPU0	0x00
53*4882a593Smuzhiyun #define QCOM_SCM_FLAG_COLDBOOT_CPU1	0x01
54*4882a593Smuzhiyun #define QCOM_SCM_FLAG_COLDBOOT_CPU2	0x08
55*4882a593Smuzhiyun #define QCOM_SCM_FLAG_COLDBOOT_CPU3	0x20
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define QCOM_SCM_FLAG_WARMBOOT_CPU0	0x04
58*4882a593Smuzhiyun #define QCOM_SCM_FLAG_WARMBOOT_CPU1	0x02
59*4882a593Smuzhiyun #define QCOM_SCM_FLAG_WARMBOOT_CPU2	0x10
60*4882a593Smuzhiyun #define QCOM_SCM_FLAG_WARMBOOT_CPU3	0x40
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun struct qcom_scm_wb_entry {
63*4882a593Smuzhiyun 	int flag;
64*4882a593Smuzhiyun 	void *entry;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun static struct qcom_scm_wb_entry qcom_scm_wb[] = {
68*4882a593Smuzhiyun 	{ .flag = QCOM_SCM_FLAG_WARMBOOT_CPU0 },
69*4882a593Smuzhiyun 	{ .flag = QCOM_SCM_FLAG_WARMBOOT_CPU1 },
70*4882a593Smuzhiyun 	{ .flag = QCOM_SCM_FLAG_WARMBOOT_CPU2 },
71*4882a593Smuzhiyun 	{ .flag = QCOM_SCM_FLAG_WARMBOOT_CPU3 },
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static const char *qcom_scm_convention_names[] = {
75*4882a593Smuzhiyun 	[SMC_CONVENTION_UNKNOWN] = "unknown",
76*4882a593Smuzhiyun 	[SMC_CONVENTION_ARM_32] = "smc arm 32",
77*4882a593Smuzhiyun 	[SMC_CONVENTION_ARM_64] = "smc arm 64",
78*4882a593Smuzhiyun 	[SMC_CONVENTION_LEGACY] = "smc legacy",
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static struct qcom_scm *__scm;
82*4882a593Smuzhiyun 
qcom_scm_clk_enable(void)83*4882a593Smuzhiyun static int qcom_scm_clk_enable(void)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	int ret;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	ret = clk_prepare_enable(__scm->core_clk);
88*4882a593Smuzhiyun 	if (ret)
89*4882a593Smuzhiyun 		goto bail;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	ret = clk_prepare_enable(__scm->iface_clk);
92*4882a593Smuzhiyun 	if (ret)
93*4882a593Smuzhiyun 		goto disable_core;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	ret = clk_prepare_enable(__scm->bus_clk);
96*4882a593Smuzhiyun 	if (ret)
97*4882a593Smuzhiyun 		goto disable_iface;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	return 0;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun disable_iface:
102*4882a593Smuzhiyun 	clk_disable_unprepare(__scm->iface_clk);
103*4882a593Smuzhiyun disable_core:
104*4882a593Smuzhiyun 	clk_disable_unprepare(__scm->core_clk);
105*4882a593Smuzhiyun bail:
106*4882a593Smuzhiyun 	return ret;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
qcom_scm_clk_disable(void)109*4882a593Smuzhiyun static void qcom_scm_clk_disable(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	clk_disable_unprepare(__scm->core_clk);
112*4882a593Smuzhiyun 	clk_disable_unprepare(__scm->iface_clk);
113*4882a593Smuzhiyun 	clk_disable_unprepare(__scm->bus_clk);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun enum qcom_scm_convention qcom_scm_convention = SMC_CONVENTION_UNKNOWN;
117*4882a593Smuzhiyun static DEFINE_SPINLOCK(scm_query_lock);
118*4882a593Smuzhiyun 
__get_convention(void)119*4882a593Smuzhiyun static enum qcom_scm_convention __get_convention(void)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	unsigned long flags;
122*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
123*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_INFO,
124*4882a593Smuzhiyun 		.cmd = QCOM_SCM_INFO_IS_CALL_AVAIL,
125*4882a593Smuzhiyun 		.args[0] = SCM_SMC_FNID(QCOM_SCM_SVC_INFO,
126*4882a593Smuzhiyun 					   QCOM_SCM_INFO_IS_CALL_AVAIL) |
127*4882a593Smuzhiyun 			   (ARM_SMCCC_OWNER_SIP << ARM_SMCCC_OWNER_SHIFT),
128*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(1),
129*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
130*4882a593Smuzhiyun 	};
131*4882a593Smuzhiyun 	struct qcom_scm_res res;
132*4882a593Smuzhiyun 	enum qcom_scm_convention probed_convention;
133*4882a593Smuzhiyun 	int ret;
134*4882a593Smuzhiyun 	bool forced = false;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (likely(qcom_scm_convention != SMC_CONVENTION_UNKNOWN))
137*4882a593Smuzhiyun 		return qcom_scm_convention;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/*
140*4882a593Smuzhiyun 	 * Device isn't required as there is only one argument - no device
141*4882a593Smuzhiyun 	 * needed to dma_map_single to secure world
142*4882a593Smuzhiyun 	 */
143*4882a593Smuzhiyun 	probed_convention = SMC_CONVENTION_ARM_64;
144*4882a593Smuzhiyun 	ret = __scm_smc_call(NULL, &desc, probed_convention, &res, true);
145*4882a593Smuzhiyun 	if (!ret && res.result[0] == 1)
146*4882a593Smuzhiyun 		goto found;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/*
149*4882a593Smuzhiyun 	 * Some SC7180 firmwares didn't implement the
150*4882a593Smuzhiyun 	 * QCOM_SCM_INFO_IS_CALL_AVAIL call, so we fallback to forcing ARM_64
151*4882a593Smuzhiyun 	 * calling conventions on these firmwares. Luckily we don't make any
152*4882a593Smuzhiyun 	 * early calls into the firmware on these SoCs so the device pointer
153*4882a593Smuzhiyun 	 * will be valid here to check if the compatible matches.
154*4882a593Smuzhiyun 	 */
155*4882a593Smuzhiyun 	if (of_device_is_compatible(__scm ? __scm->dev->of_node : NULL, "qcom,scm-sc7180")) {
156*4882a593Smuzhiyun 		forced = true;
157*4882a593Smuzhiyun 		goto found;
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	probed_convention = SMC_CONVENTION_ARM_32;
161*4882a593Smuzhiyun 	ret = __scm_smc_call(NULL, &desc, probed_convention, &res, true);
162*4882a593Smuzhiyun 	if (!ret && res.result[0] == 1)
163*4882a593Smuzhiyun 		goto found;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	probed_convention = SMC_CONVENTION_LEGACY;
166*4882a593Smuzhiyun found:
167*4882a593Smuzhiyun 	spin_lock_irqsave(&scm_query_lock, flags);
168*4882a593Smuzhiyun 	if (probed_convention != qcom_scm_convention) {
169*4882a593Smuzhiyun 		qcom_scm_convention = probed_convention;
170*4882a593Smuzhiyun 		pr_info("qcom_scm: convention: %s%s\n",
171*4882a593Smuzhiyun 			qcom_scm_convention_names[qcom_scm_convention],
172*4882a593Smuzhiyun 			forced ? " (forced)" : "");
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 	spin_unlock_irqrestore(&scm_query_lock, flags);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	return qcom_scm_convention;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /**
180*4882a593Smuzhiyun  * qcom_scm_call() - Invoke a syscall in the secure world
181*4882a593Smuzhiyun  * @dev:	device
182*4882a593Smuzhiyun  * @svc_id:	service identifier
183*4882a593Smuzhiyun  * @cmd_id:	command identifier
184*4882a593Smuzhiyun  * @desc:	Descriptor structure containing arguments and return values
185*4882a593Smuzhiyun  *
186*4882a593Smuzhiyun  * Sends a command to the SCM and waits for the command to finish processing.
187*4882a593Smuzhiyun  * This should *only* be called in pre-emptible context.
188*4882a593Smuzhiyun  */
qcom_scm_call(struct device * dev,const struct qcom_scm_desc * desc,struct qcom_scm_res * res)189*4882a593Smuzhiyun static int qcom_scm_call(struct device *dev, const struct qcom_scm_desc *desc,
190*4882a593Smuzhiyun 			 struct qcom_scm_res *res)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	might_sleep();
193*4882a593Smuzhiyun 	switch (__get_convention()) {
194*4882a593Smuzhiyun 	case SMC_CONVENTION_ARM_32:
195*4882a593Smuzhiyun 	case SMC_CONVENTION_ARM_64:
196*4882a593Smuzhiyun 		return scm_smc_call(dev, desc, res, false);
197*4882a593Smuzhiyun 	case SMC_CONVENTION_LEGACY:
198*4882a593Smuzhiyun 		return scm_legacy_call(dev, desc, res);
199*4882a593Smuzhiyun 	default:
200*4882a593Smuzhiyun 		pr_err("Unknown current SCM calling convention.\n");
201*4882a593Smuzhiyun 		return -EINVAL;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /**
206*4882a593Smuzhiyun  * qcom_scm_call_atomic() - atomic variation of qcom_scm_call()
207*4882a593Smuzhiyun  * @dev:	device
208*4882a593Smuzhiyun  * @svc_id:	service identifier
209*4882a593Smuzhiyun  * @cmd_id:	command identifier
210*4882a593Smuzhiyun  * @desc:	Descriptor structure containing arguments and return values
211*4882a593Smuzhiyun  * @res:	Structure containing results from SMC/HVC call
212*4882a593Smuzhiyun  *
213*4882a593Smuzhiyun  * Sends a command to the SCM and waits for the command to finish processing.
214*4882a593Smuzhiyun  * This can be called in atomic context.
215*4882a593Smuzhiyun  */
qcom_scm_call_atomic(struct device * dev,const struct qcom_scm_desc * desc,struct qcom_scm_res * res)216*4882a593Smuzhiyun static int qcom_scm_call_atomic(struct device *dev,
217*4882a593Smuzhiyun 				const struct qcom_scm_desc *desc,
218*4882a593Smuzhiyun 				struct qcom_scm_res *res)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	switch (__get_convention()) {
221*4882a593Smuzhiyun 	case SMC_CONVENTION_ARM_32:
222*4882a593Smuzhiyun 	case SMC_CONVENTION_ARM_64:
223*4882a593Smuzhiyun 		return scm_smc_call(dev, desc, res, true);
224*4882a593Smuzhiyun 	case SMC_CONVENTION_LEGACY:
225*4882a593Smuzhiyun 		return scm_legacy_call_atomic(dev, desc, res);
226*4882a593Smuzhiyun 	default:
227*4882a593Smuzhiyun 		pr_err("Unknown current SCM calling convention.\n");
228*4882a593Smuzhiyun 		return -EINVAL;
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
__qcom_scm_is_call_available(struct device * dev,u32 svc_id,u32 cmd_id)232*4882a593Smuzhiyun static bool __qcom_scm_is_call_available(struct device *dev, u32 svc_id,
233*4882a593Smuzhiyun 					 u32 cmd_id)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	int ret;
236*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
237*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_INFO,
238*4882a593Smuzhiyun 		.cmd = QCOM_SCM_INFO_IS_CALL_AVAIL,
239*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
240*4882a593Smuzhiyun 	};
241*4882a593Smuzhiyun 	struct qcom_scm_res res;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	desc.arginfo = QCOM_SCM_ARGS(1);
244*4882a593Smuzhiyun 	switch (__get_convention()) {
245*4882a593Smuzhiyun 	case SMC_CONVENTION_ARM_32:
246*4882a593Smuzhiyun 	case SMC_CONVENTION_ARM_64:
247*4882a593Smuzhiyun 		desc.args[0] = SCM_SMC_FNID(svc_id, cmd_id) |
248*4882a593Smuzhiyun 				(ARM_SMCCC_OWNER_SIP << ARM_SMCCC_OWNER_SHIFT);
249*4882a593Smuzhiyun 		break;
250*4882a593Smuzhiyun 	case SMC_CONVENTION_LEGACY:
251*4882a593Smuzhiyun 		desc.args[0] = SCM_LEGACY_FNID(svc_id, cmd_id);
252*4882a593Smuzhiyun 		break;
253*4882a593Smuzhiyun 	default:
254*4882a593Smuzhiyun 		pr_err("Unknown SMC convention being used\n");
255*4882a593Smuzhiyun 		return false;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	ret = qcom_scm_call(dev, &desc, &res);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return ret ? false : !!res.result[0];
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /**
264*4882a593Smuzhiyun  * qcom_scm_set_warm_boot_addr() - Set the warm boot address for cpus
265*4882a593Smuzhiyun  * @entry: Entry point function for the cpus
266*4882a593Smuzhiyun  * @cpus: The cpumask of cpus that will use the entry point
267*4882a593Smuzhiyun  *
268*4882a593Smuzhiyun  * Set the Linux entry point for the SCM to transfer control to when coming
269*4882a593Smuzhiyun  * out of a power down. CPU power down may be executed on cpuidle or hotplug.
270*4882a593Smuzhiyun  */
qcom_scm_set_warm_boot_addr(void * entry,const cpumask_t * cpus)271*4882a593Smuzhiyun int qcom_scm_set_warm_boot_addr(void *entry, const cpumask_t *cpus)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	int ret;
274*4882a593Smuzhiyun 	int flags = 0;
275*4882a593Smuzhiyun 	int cpu;
276*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
277*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_BOOT,
278*4882a593Smuzhiyun 		.cmd = QCOM_SCM_BOOT_SET_ADDR,
279*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(2),
280*4882a593Smuzhiyun 	};
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/*
283*4882a593Smuzhiyun 	 * Reassign only if we are switching from hotplug entry point
284*4882a593Smuzhiyun 	 * to cpuidle entry point or vice versa.
285*4882a593Smuzhiyun 	 */
286*4882a593Smuzhiyun 	for_each_cpu(cpu, cpus) {
287*4882a593Smuzhiyun 		if (entry == qcom_scm_wb[cpu].entry)
288*4882a593Smuzhiyun 			continue;
289*4882a593Smuzhiyun 		flags |= qcom_scm_wb[cpu].flag;
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* No change in entry function */
293*4882a593Smuzhiyun 	if (!flags)
294*4882a593Smuzhiyun 		return 0;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	desc.args[0] = flags;
297*4882a593Smuzhiyun 	desc.args[1] = virt_to_phys(entry);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, NULL);
300*4882a593Smuzhiyun 	if (!ret) {
301*4882a593Smuzhiyun 		for_each_cpu(cpu, cpus)
302*4882a593Smuzhiyun 			qcom_scm_wb[cpu].entry = entry;
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	return ret;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_set_warm_boot_addr);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /**
310*4882a593Smuzhiyun  * qcom_scm_set_cold_boot_addr() - Set the cold boot address for cpus
311*4882a593Smuzhiyun  * @entry: Entry point function for the cpus
312*4882a593Smuzhiyun  * @cpus: The cpumask of cpus that will use the entry point
313*4882a593Smuzhiyun  *
314*4882a593Smuzhiyun  * Set the cold boot address of the cpus. Any cpu outside the supported
315*4882a593Smuzhiyun  * range would be removed from the cpu present mask.
316*4882a593Smuzhiyun  */
qcom_scm_set_cold_boot_addr(void * entry,const cpumask_t * cpus)317*4882a593Smuzhiyun int qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	int flags = 0;
320*4882a593Smuzhiyun 	int cpu;
321*4882a593Smuzhiyun 	int scm_cb_flags[] = {
322*4882a593Smuzhiyun 		QCOM_SCM_FLAG_COLDBOOT_CPU0,
323*4882a593Smuzhiyun 		QCOM_SCM_FLAG_COLDBOOT_CPU1,
324*4882a593Smuzhiyun 		QCOM_SCM_FLAG_COLDBOOT_CPU2,
325*4882a593Smuzhiyun 		QCOM_SCM_FLAG_COLDBOOT_CPU3,
326*4882a593Smuzhiyun 	};
327*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
328*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_BOOT,
329*4882a593Smuzhiyun 		.cmd = QCOM_SCM_BOOT_SET_ADDR,
330*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(2),
331*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
332*4882a593Smuzhiyun 	};
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	if (!cpus || (cpus && cpumask_empty(cpus)))
335*4882a593Smuzhiyun 		return -EINVAL;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	for_each_cpu(cpu, cpus) {
338*4882a593Smuzhiyun 		if (cpu < ARRAY_SIZE(scm_cb_flags))
339*4882a593Smuzhiyun 			flags |= scm_cb_flags[cpu];
340*4882a593Smuzhiyun 		else
341*4882a593Smuzhiyun 			set_cpu_present(cpu, false);
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	desc.args[0] = flags;
345*4882a593Smuzhiyun 	desc.args[1] = virt_to_phys(entry);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	return qcom_scm_call_atomic(__scm ? __scm->dev : NULL, &desc, NULL);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_set_cold_boot_addr);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /**
352*4882a593Smuzhiyun  * qcom_scm_cpu_power_down() - Power down the cpu
353*4882a593Smuzhiyun  * @flags - Flags to flush cache
354*4882a593Smuzhiyun  *
355*4882a593Smuzhiyun  * This is an end point to power down cpu. If there was a pending interrupt,
356*4882a593Smuzhiyun  * the control would return from this function, otherwise, the cpu jumps to the
357*4882a593Smuzhiyun  * warm boot entry point set for this cpu upon reset.
358*4882a593Smuzhiyun  */
qcom_scm_cpu_power_down(u32 flags)359*4882a593Smuzhiyun void qcom_scm_cpu_power_down(u32 flags)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
362*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_BOOT,
363*4882a593Smuzhiyun 		.cmd = QCOM_SCM_BOOT_TERMINATE_PC,
364*4882a593Smuzhiyun 		.args[0] = flags & QCOM_SCM_FLUSH_FLAG_MASK,
365*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(1),
366*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
367*4882a593Smuzhiyun 	};
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	qcom_scm_call_atomic(__scm ? __scm->dev : NULL, &desc, NULL);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_cpu_power_down);
372*4882a593Smuzhiyun 
qcom_scm_set_remote_state(u32 state,u32 id)373*4882a593Smuzhiyun int qcom_scm_set_remote_state(u32 state, u32 id)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
376*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_BOOT,
377*4882a593Smuzhiyun 		.cmd = QCOM_SCM_BOOT_SET_REMOTE_STATE,
378*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(2),
379*4882a593Smuzhiyun 		.args[0] = state,
380*4882a593Smuzhiyun 		.args[1] = id,
381*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
382*4882a593Smuzhiyun 	};
383*4882a593Smuzhiyun 	struct qcom_scm_res res;
384*4882a593Smuzhiyun 	int ret;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, &res);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	return ret ? : res.result[0];
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_set_remote_state);
391*4882a593Smuzhiyun 
__qcom_scm_set_dload_mode(struct device * dev,bool enable)392*4882a593Smuzhiyun static int __qcom_scm_set_dload_mode(struct device *dev, bool enable)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
395*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_BOOT,
396*4882a593Smuzhiyun 		.cmd = QCOM_SCM_BOOT_SET_DLOAD_MODE,
397*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(2),
398*4882a593Smuzhiyun 		.args[0] = QCOM_SCM_BOOT_SET_DLOAD_MODE,
399*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
400*4882a593Smuzhiyun 	};
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	desc.args[1] = enable ? QCOM_SCM_BOOT_SET_DLOAD_MODE : 0;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	return qcom_scm_call_atomic(__scm->dev, &desc, NULL);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
qcom_scm_set_download_mode(bool enable)407*4882a593Smuzhiyun static void qcom_scm_set_download_mode(bool enable)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	bool avail;
410*4882a593Smuzhiyun 	int ret = 0;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	avail = __qcom_scm_is_call_available(__scm->dev,
413*4882a593Smuzhiyun 					     QCOM_SCM_SVC_BOOT,
414*4882a593Smuzhiyun 					     QCOM_SCM_BOOT_SET_DLOAD_MODE);
415*4882a593Smuzhiyun 	if (avail) {
416*4882a593Smuzhiyun 		ret = __qcom_scm_set_dload_mode(__scm->dev, enable);
417*4882a593Smuzhiyun 	} else if (__scm->dload_mode_addr) {
418*4882a593Smuzhiyun 		ret = qcom_scm_io_writel(__scm->dload_mode_addr,
419*4882a593Smuzhiyun 				enable ? QCOM_SCM_BOOT_SET_DLOAD_MODE : 0);
420*4882a593Smuzhiyun 	} else {
421*4882a593Smuzhiyun 		dev_err(__scm->dev,
422*4882a593Smuzhiyun 			"No available mechanism for setting download mode\n");
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	if (ret)
426*4882a593Smuzhiyun 		dev_err(__scm->dev, "failed to set download mode: %d\n", ret);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /**
430*4882a593Smuzhiyun  * qcom_scm_pas_init_image() - Initialize peripheral authentication service
431*4882a593Smuzhiyun  *			       state machine for a given peripheral, using the
432*4882a593Smuzhiyun  *			       metadata
433*4882a593Smuzhiyun  * @peripheral: peripheral id
434*4882a593Smuzhiyun  * @metadata:	pointer to memory containing ELF header, program header table
435*4882a593Smuzhiyun  *		and optional blob of data used for authenticating the metadata
436*4882a593Smuzhiyun  *		and the rest of the firmware
437*4882a593Smuzhiyun  * @size:	size of the metadata
438*4882a593Smuzhiyun  *
439*4882a593Smuzhiyun  * Returns 0 on success.
440*4882a593Smuzhiyun  */
qcom_scm_pas_init_image(u32 peripheral,const void * metadata,size_t size)441*4882a593Smuzhiyun int qcom_scm_pas_init_image(u32 peripheral, const void *metadata, size_t size)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	dma_addr_t mdata_phys;
444*4882a593Smuzhiyun 	void *mdata_buf;
445*4882a593Smuzhiyun 	int ret;
446*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
447*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_PIL,
448*4882a593Smuzhiyun 		.cmd = QCOM_SCM_PIL_PAS_INIT_IMAGE,
449*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(2, QCOM_SCM_VAL, QCOM_SCM_RW),
450*4882a593Smuzhiyun 		.args[0] = peripheral,
451*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
452*4882a593Smuzhiyun 	};
453*4882a593Smuzhiyun 	struct qcom_scm_res res;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	/*
456*4882a593Smuzhiyun 	 * During the scm call memory protection will be enabled for the meta
457*4882a593Smuzhiyun 	 * data blob, so make sure it's physically contiguous, 4K aligned and
458*4882a593Smuzhiyun 	 * non-cachable to avoid XPU violations.
459*4882a593Smuzhiyun 	 */
460*4882a593Smuzhiyun 	mdata_buf = dma_alloc_coherent(__scm->dev, size, &mdata_phys,
461*4882a593Smuzhiyun 				       GFP_KERNEL);
462*4882a593Smuzhiyun 	if (!mdata_buf) {
463*4882a593Smuzhiyun 		dev_err(__scm->dev, "Allocation of metadata buffer failed.\n");
464*4882a593Smuzhiyun 		return -ENOMEM;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 	memcpy(mdata_buf, metadata, size);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	ret = qcom_scm_clk_enable();
469*4882a593Smuzhiyun 	if (ret)
470*4882a593Smuzhiyun 		goto free_metadata;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	desc.args[1] = mdata_phys;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, &res);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	qcom_scm_clk_disable();
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun free_metadata:
479*4882a593Smuzhiyun 	dma_free_coherent(__scm->dev, size, mdata_buf, mdata_phys);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	return ret ? : res.result[0];
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_pas_init_image);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun /**
486*4882a593Smuzhiyun  * qcom_scm_pas_mem_setup() - Prepare the memory related to a given peripheral
487*4882a593Smuzhiyun  *			      for firmware loading
488*4882a593Smuzhiyun  * @peripheral:	peripheral id
489*4882a593Smuzhiyun  * @addr:	start address of memory area to prepare
490*4882a593Smuzhiyun  * @size:	size of the memory area to prepare
491*4882a593Smuzhiyun  *
492*4882a593Smuzhiyun  * Returns 0 on success.
493*4882a593Smuzhiyun  */
qcom_scm_pas_mem_setup(u32 peripheral,phys_addr_t addr,phys_addr_t size)494*4882a593Smuzhiyun int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr, phys_addr_t size)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	int ret;
497*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
498*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_PIL,
499*4882a593Smuzhiyun 		.cmd = QCOM_SCM_PIL_PAS_MEM_SETUP,
500*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(3),
501*4882a593Smuzhiyun 		.args[0] = peripheral,
502*4882a593Smuzhiyun 		.args[1] = addr,
503*4882a593Smuzhiyun 		.args[2] = size,
504*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
505*4882a593Smuzhiyun 	};
506*4882a593Smuzhiyun 	struct qcom_scm_res res;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	ret = qcom_scm_clk_enable();
509*4882a593Smuzhiyun 	if (ret)
510*4882a593Smuzhiyun 		return ret;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, &res);
513*4882a593Smuzhiyun 	qcom_scm_clk_disable();
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	return ret ? : res.result[0];
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_pas_mem_setup);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun /**
520*4882a593Smuzhiyun  * qcom_scm_pas_auth_and_reset() - Authenticate the given peripheral firmware
521*4882a593Smuzhiyun  *				   and reset the remote processor
522*4882a593Smuzhiyun  * @peripheral:	peripheral id
523*4882a593Smuzhiyun  *
524*4882a593Smuzhiyun  * Return 0 on success.
525*4882a593Smuzhiyun  */
qcom_scm_pas_auth_and_reset(u32 peripheral)526*4882a593Smuzhiyun int qcom_scm_pas_auth_and_reset(u32 peripheral)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	int ret;
529*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
530*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_PIL,
531*4882a593Smuzhiyun 		.cmd = QCOM_SCM_PIL_PAS_AUTH_AND_RESET,
532*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(1),
533*4882a593Smuzhiyun 		.args[0] = peripheral,
534*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
535*4882a593Smuzhiyun 	};
536*4882a593Smuzhiyun 	struct qcom_scm_res res;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	ret = qcom_scm_clk_enable();
539*4882a593Smuzhiyun 	if (ret)
540*4882a593Smuzhiyun 		return ret;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, &res);
543*4882a593Smuzhiyun 	qcom_scm_clk_disable();
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	return ret ? : res.result[0];
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_pas_auth_and_reset);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun /**
550*4882a593Smuzhiyun  * qcom_scm_pas_shutdown() - Shut down the remote processor
551*4882a593Smuzhiyun  * @peripheral: peripheral id
552*4882a593Smuzhiyun  *
553*4882a593Smuzhiyun  * Returns 0 on success.
554*4882a593Smuzhiyun  */
qcom_scm_pas_shutdown(u32 peripheral)555*4882a593Smuzhiyun int qcom_scm_pas_shutdown(u32 peripheral)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	int ret;
558*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
559*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_PIL,
560*4882a593Smuzhiyun 		.cmd = QCOM_SCM_PIL_PAS_SHUTDOWN,
561*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(1),
562*4882a593Smuzhiyun 		.args[0] = peripheral,
563*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
564*4882a593Smuzhiyun 	};
565*4882a593Smuzhiyun 	struct qcom_scm_res res;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	ret = qcom_scm_clk_enable();
568*4882a593Smuzhiyun 	if (ret)
569*4882a593Smuzhiyun 		return ret;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, &res);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	qcom_scm_clk_disable();
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	return ret ? : res.result[0];
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_pas_shutdown);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun /**
580*4882a593Smuzhiyun  * qcom_scm_pas_supported() - Check if the peripheral authentication service is
581*4882a593Smuzhiyun  *			      available for the given peripherial
582*4882a593Smuzhiyun  * @peripheral:	peripheral id
583*4882a593Smuzhiyun  *
584*4882a593Smuzhiyun  * Returns true if PAS is supported for this peripheral, otherwise false.
585*4882a593Smuzhiyun  */
qcom_scm_pas_supported(u32 peripheral)586*4882a593Smuzhiyun bool qcom_scm_pas_supported(u32 peripheral)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	int ret;
589*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
590*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_PIL,
591*4882a593Smuzhiyun 		.cmd = QCOM_SCM_PIL_PAS_IS_SUPPORTED,
592*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(1),
593*4882a593Smuzhiyun 		.args[0] = peripheral,
594*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
595*4882a593Smuzhiyun 	};
596*4882a593Smuzhiyun 	struct qcom_scm_res res;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (!__qcom_scm_is_call_available(__scm->dev, QCOM_SCM_SVC_PIL,
599*4882a593Smuzhiyun 					  QCOM_SCM_PIL_PAS_IS_SUPPORTED))
600*4882a593Smuzhiyun 		return false;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, &res);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	return ret ? false : !!res.result[0];
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_pas_supported);
607*4882a593Smuzhiyun 
__qcom_scm_pas_mss_reset(struct device * dev,bool reset)608*4882a593Smuzhiyun static int __qcom_scm_pas_mss_reset(struct device *dev, bool reset)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
611*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_PIL,
612*4882a593Smuzhiyun 		.cmd = QCOM_SCM_PIL_PAS_MSS_RESET,
613*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(2),
614*4882a593Smuzhiyun 		.args[0] = reset,
615*4882a593Smuzhiyun 		.args[1] = 0,
616*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
617*4882a593Smuzhiyun 	};
618*4882a593Smuzhiyun 	struct qcom_scm_res res;
619*4882a593Smuzhiyun 	int ret;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, &res);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	return ret ? : res.result[0];
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
qcom_scm_pas_reset_assert(struct reset_controller_dev * rcdev,unsigned long idx)626*4882a593Smuzhiyun static int qcom_scm_pas_reset_assert(struct reset_controller_dev *rcdev,
627*4882a593Smuzhiyun 				     unsigned long idx)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	if (idx != 0)
630*4882a593Smuzhiyun 		return -EINVAL;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	return __qcom_scm_pas_mss_reset(__scm->dev, 1);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun 
qcom_scm_pas_reset_deassert(struct reset_controller_dev * rcdev,unsigned long idx)635*4882a593Smuzhiyun static int qcom_scm_pas_reset_deassert(struct reset_controller_dev *rcdev,
636*4882a593Smuzhiyun 				       unsigned long idx)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	if (idx != 0)
639*4882a593Smuzhiyun 		return -EINVAL;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	return __qcom_scm_pas_mss_reset(__scm->dev, 0);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun static const struct reset_control_ops qcom_scm_pas_reset_ops = {
645*4882a593Smuzhiyun 	.assert = qcom_scm_pas_reset_assert,
646*4882a593Smuzhiyun 	.deassert = qcom_scm_pas_reset_deassert,
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun 
qcom_scm_io_readl(phys_addr_t addr,unsigned int * val)649*4882a593Smuzhiyun int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
652*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_IO,
653*4882a593Smuzhiyun 		.cmd = QCOM_SCM_IO_READ,
654*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(1),
655*4882a593Smuzhiyun 		.args[0] = addr,
656*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
657*4882a593Smuzhiyun 	};
658*4882a593Smuzhiyun 	struct qcom_scm_res res;
659*4882a593Smuzhiyun 	int ret;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	ret = qcom_scm_call_atomic(__scm->dev, &desc, &res);
663*4882a593Smuzhiyun 	if (ret >= 0)
664*4882a593Smuzhiyun 		*val = res.result[0];
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	return ret < 0 ? ret : 0;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_io_readl);
669*4882a593Smuzhiyun 
qcom_scm_io_writel(phys_addr_t addr,unsigned int val)670*4882a593Smuzhiyun int qcom_scm_io_writel(phys_addr_t addr, unsigned int val)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
673*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_IO,
674*4882a593Smuzhiyun 		.cmd = QCOM_SCM_IO_WRITE,
675*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(2),
676*4882a593Smuzhiyun 		.args[0] = addr,
677*4882a593Smuzhiyun 		.args[1] = val,
678*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
679*4882a593Smuzhiyun 	};
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	return qcom_scm_call_atomic(__scm->dev, &desc, NULL);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_io_writel);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun /**
686*4882a593Smuzhiyun  * qcom_scm_restore_sec_cfg_available() - Check if secure environment
687*4882a593Smuzhiyun  * supports restore security config interface.
688*4882a593Smuzhiyun  *
689*4882a593Smuzhiyun  * Return true if restore-cfg interface is supported, false if not.
690*4882a593Smuzhiyun  */
qcom_scm_restore_sec_cfg_available(void)691*4882a593Smuzhiyun bool qcom_scm_restore_sec_cfg_available(void)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	return __qcom_scm_is_call_available(__scm->dev, QCOM_SCM_SVC_MP,
694*4882a593Smuzhiyun 					    QCOM_SCM_MP_RESTORE_SEC_CFG);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_restore_sec_cfg_available);
697*4882a593Smuzhiyun 
qcom_scm_restore_sec_cfg(u32 device_id,u32 spare)698*4882a593Smuzhiyun int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
701*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_MP,
702*4882a593Smuzhiyun 		.cmd = QCOM_SCM_MP_RESTORE_SEC_CFG,
703*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(2),
704*4882a593Smuzhiyun 		.args[0] = device_id,
705*4882a593Smuzhiyun 		.args[1] = spare,
706*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
707*4882a593Smuzhiyun 	};
708*4882a593Smuzhiyun 	struct qcom_scm_res res;
709*4882a593Smuzhiyun 	int ret;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, &res);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	return ret ? : res.result[0];
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_restore_sec_cfg);
716*4882a593Smuzhiyun 
qcom_scm_iommu_secure_ptbl_size(u32 spare,size_t * size)717*4882a593Smuzhiyun int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
720*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_MP,
721*4882a593Smuzhiyun 		.cmd = QCOM_SCM_MP_IOMMU_SECURE_PTBL_SIZE,
722*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(1),
723*4882a593Smuzhiyun 		.args[0] = spare,
724*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
725*4882a593Smuzhiyun 	};
726*4882a593Smuzhiyun 	struct qcom_scm_res res;
727*4882a593Smuzhiyun 	int ret;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, &res);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	if (size)
732*4882a593Smuzhiyun 		*size = res.result[0];
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	return ret ? : res.result[1];
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_iommu_secure_ptbl_size);
737*4882a593Smuzhiyun 
qcom_scm_iommu_secure_ptbl_init(u64 addr,u32 size,u32 spare)738*4882a593Smuzhiyun int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
741*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_MP,
742*4882a593Smuzhiyun 		.cmd = QCOM_SCM_MP_IOMMU_SECURE_PTBL_INIT,
743*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(3, QCOM_SCM_RW, QCOM_SCM_VAL,
744*4882a593Smuzhiyun 					 QCOM_SCM_VAL),
745*4882a593Smuzhiyun 		.args[0] = addr,
746*4882a593Smuzhiyun 		.args[1] = size,
747*4882a593Smuzhiyun 		.args[2] = spare,
748*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
749*4882a593Smuzhiyun 	};
750*4882a593Smuzhiyun 	int ret;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, NULL);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	/* the pg table has been initialized already, ignore the error */
755*4882a593Smuzhiyun 	if (ret == -EPERM)
756*4882a593Smuzhiyun 		ret = 0;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	return ret;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_iommu_secure_ptbl_init);
761*4882a593Smuzhiyun 
qcom_scm_mem_protect_video_var(u32 cp_start,u32 cp_size,u32 cp_nonpixel_start,u32 cp_nonpixel_size)762*4882a593Smuzhiyun int qcom_scm_mem_protect_video_var(u32 cp_start, u32 cp_size,
763*4882a593Smuzhiyun 				   u32 cp_nonpixel_start,
764*4882a593Smuzhiyun 				   u32 cp_nonpixel_size)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	int ret;
767*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
768*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_MP,
769*4882a593Smuzhiyun 		.cmd = QCOM_SCM_MP_VIDEO_VAR,
770*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(4, QCOM_SCM_VAL, QCOM_SCM_VAL,
771*4882a593Smuzhiyun 					 QCOM_SCM_VAL, QCOM_SCM_VAL),
772*4882a593Smuzhiyun 		.args[0] = cp_start,
773*4882a593Smuzhiyun 		.args[1] = cp_size,
774*4882a593Smuzhiyun 		.args[2] = cp_nonpixel_start,
775*4882a593Smuzhiyun 		.args[3] = cp_nonpixel_size,
776*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
777*4882a593Smuzhiyun 	};
778*4882a593Smuzhiyun 	struct qcom_scm_res res;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, &res);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	return ret ? : res.result[0];
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_mem_protect_video_var);
785*4882a593Smuzhiyun 
__qcom_scm_assign_mem(struct device * dev,phys_addr_t mem_region,size_t mem_sz,phys_addr_t src,size_t src_sz,phys_addr_t dest,size_t dest_sz)786*4882a593Smuzhiyun static int __qcom_scm_assign_mem(struct device *dev, phys_addr_t mem_region,
787*4882a593Smuzhiyun 				 size_t mem_sz, phys_addr_t src, size_t src_sz,
788*4882a593Smuzhiyun 				 phys_addr_t dest, size_t dest_sz)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	int ret;
791*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
792*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_MP,
793*4882a593Smuzhiyun 		.cmd = QCOM_SCM_MP_ASSIGN,
794*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(7, QCOM_SCM_RO, QCOM_SCM_VAL,
795*4882a593Smuzhiyun 					 QCOM_SCM_RO, QCOM_SCM_VAL, QCOM_SCM_RO,
796*4882a593Smuzhiyun 					 QCOM_SCM_VAL, QCOM_SCM_VAL),
797*4882a593Smuzhiyun 		.args[0] = mem_region,
798*4882a593Smuzhiyun 		.args[1] = mem_sz,
799*4882a593Smuzhiyun 		.args[2] = src,
800*4882a593Smuzhiyun 		.args[3] = src_sz,
801*4882a593Smuzhiyun 		.args[4] = dest,
802*4882a593Smuzhiyun 		.args[5] = dest_sz,
803*4882a593Smuzhiyun 		.args[6] = 0,
804*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
805*4882a593Smuzhiyun 	};
806*4882a593Smuzhiyun 	struct qcom_scm_res res;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	ret = qcom_scm_call(dev, &desc, &res);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	return ret ? : res.result[0];
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun /**
814*4882a593Smuzhiyun  * qcom_scm_assign_mem() - Make a secure call to reassign memory ownership
815*4882a593Smuzhiyun  * @mem_addr: mem region whose ownership need to be reassigned
816*4882a593Smuzhiyun  * @mem_sz:   size of the region.
817*4882a593Smuzhiyun  * @srcvm:    vmid for current set of owners, each set bit in
818*4882a593Smuzhiyun  *            flag indicate a unique owner
819*4882a593Smuzhiyun  * @newvm:    array having new owners and corresponding permission
820*4882a593Smuzhiyun  *            flags
821*4882a593Smuzhiyun  * @dest_cnt: number of owners in next set.
822*4882a593Smuzhiyun  *
823*4882a593Smuzhiyun  * Return negative errno on failure or 0 on success with @srcvm updated.
824*4882a593Smuzhiyun  */
qcom_scm_assign_mem(phys_addr_t mem_addr,size_t mem_sz,unsigned int * srcvm,const struct qcom_scm_vmperm * newvm,unsigned int dest_cnt)825*4882a593Smuzhiyun int qcom_scm_assign_mem(phys_addr_t mem_addr, size_t mem_sz,
826*4882a593Smuzhiyun 			unsigned int *srcvm,
827*4882a593Smuzhiyun 			const struct qcom_scm_vmperm *newvm,
828*4882a593Smuzhiyun 			unsigned int dest_cnt)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	struct qcom_scm_current_perm_info *destvm;
831*4882a593Smuzhiyun 	struct qcom_scm_mem_map_info *mem_to_map;
832*4882a593Smuzhiyun 	phys_addr_t mem_to_map_phys;
833*4882a593Smuzhiyun 	phys_addr_t dest_phys;
834*4882a593Smuzhiyun 	dma_addr_t ptr_phys;
835*4882a593Smuzhiyun 	size_t mem_to_map_sz;
836*4882a593Smuzhiyun 	size_t dest_sz;
837*4882a593Smuzhiyun 	size_t src_sz;
838*4882a593Smuzhiyun 	size_t ptr_sz;
839*4882a593Smuzhiyun 	int next_vm;
840*4882a593Smuzhiyun 	__le32 *src;
841*4882a593Smuzhiyun 	void *ptr;
842*4882a593Smuzhiyun 	int ret, i, b;
843*4882a593Smuzhiyun 	unsigned long srcvm_bits = *srcvm;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	src_sz = hweight_long(srcvm_bits) * sizeof(*src);
846*4882a593Smuzhiyun 	mem_to_map_sz = sizeof(*mem_to_map);
847*4882a593Smuzhiyun 	dest_sz = dest_cnt * sizeof(*destvm);
848*4882a593Smuzhiyun 	ptr_sz = ALIGN(src_sz, SZ_64) + ALIGN(mem_to_map_sz, SZ_64) +
849*4882a593Smuzhiyun 			ALIGN(dest_sz, SZ_64);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	ptr = dma_alloc_coherent(__scm->dev, ptr_sz, &ptr_phys, GFP_KERNEL);
852*4882a593Smuzhiyun 	if (!ptr)
853*4882a593Smuzhiyun 		return -ENOMEM;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* Fill source vmid detail */
856*4882a593Smuzhiyun 	src = ptr;
857*4882a593Smuzhiyun 	i = 0;
858*4882a593Smuzhiyun 	for_each_set_bit(b, &srcvm_bits, BITS_PER_LONG)
859*4882a593Smuzhiyun 		src[i++] = cpu_to_le32(b);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	/* Fill details of mem buff to map */
862*4882a593Smuzhiyun 	mem_to_map = ptr + ALIGN(src_sz, SZ_64);
863*4882a593Smuzhiyun 	mem_to_map_phys = ptr_phys + ALIGN(src_sz, SZ_64);
864*4882a593Smuzhiyun 	mem_to_map->mem_addr = cpu_to_le64(mem_addr);
865*4882a593Smuzhiyun 	mem_to_map->mem_size = cpu_to_le64(mem_sz);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	next_vm = 0;
868*4882a593Smuzhiyun 	/* Fill details of next vmid detail */
869*4882a593Smuzhiyun 	destvm = ptr + ALIGN(mem_to_map_sz, SZ_64) + ALIGN(src_sz, SZ_64);
870*4882a593Smuzhiyun 	dest_phys = ptr_phys + ALIGN(mem_to_map_sz, SZ_64) + ALIGN(src_sz, SZ_64);
871*4882a593Smuzhiyun 	for (i = 0; i < dest_cnt; i++, destvm++, newvm++) {
872*4882a593Smuzhiyun 		destvm->vmid = cpu_to_le32(newvm->vmid);
873*4882a593Smuzhiyun 		destvm->perm = cpu_to_le32(newvm->perm);
874*4882a593Smuzhiyun 		destvm->ctx = 0;
875*4882a593Smuzhiyun 		destvm->ctx_size = 0;
876*4882a593Smuzhiyun 		next_vm |= BIT(newvm->vmid);
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	ret = __qcom_scm_assign_mem(__scm->dev, mem_to_map_phys, mem_to_map_sz,
880*4882a593Smuzhiyun 				    ptr_phys, src_sz, dest_phys, dest_sz);
881*4882a593Smuzhiyun 	dma_free_coherent(__scm->dev, ptr_sz, ptr, ptr_phys);
882*4882a593Smuzhiyun 	if (ret) {
883*4882a593Smuzhiyun 		dev_err(__scm->dev,
884*4882a593Smuzhiyun 			"Assign memory protection call failed %d\n", ret);
885*4882a593Smuzhiyun 		return -EINVAL;
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	*srcvm = next_vm;
889*4882a593Smuzhiyun 	return 0;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_assign_mem);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun /**
894*4882a593Smuzhiyun  * qcom_scm_ocmem_lock_available() - is OCMEM lock/unlock interface available
895*4882a593Smuzhiyun  */
qcom_scm_ocmem_lock_available(void)896*4882a593Smuzhiyun bool qcom_scm_ocmem_lock_available(void)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun 	return __qcom_scm_is_call_available(__scm->dev, QCOM_SCM_SVC_OCMEM,
899*4882a593Smuzhiyun 					    QCOM_SCM_OCMEM_LOCK_CMD);
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_ocmem_lock_available);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun /**
904*4882a593Smuzhiyun  * qcom_scm_ocmem_lock() - call OCMEM lock interface to assign an OCMEM
905*4882a593Smuzhiyun  * region to the specified initiator
906*4882a593Smuzhiyun  *
907*4882a593Smuzhiyun  * @id:     tz initiator id
908*4882a593Smuzhiyun  * @offset: OCMEM offset
909*4882a593Smuzhiyun  * @size:   OCMEM size
910*4882a593Smuzhiyun  * @mode:   access mode (WIDE/NARROW)
911*4882a593Smuzhiyun  */
qcom_scm_ocmem_lock(enum qcom_scm_ocmem_client id,u32 offset,u32 size,u32 mode)912*4882a593Smuzhiyun int qcom_scm_ocmem_lock(enum qcom_scm_ocmem_client id, u32 offset, u32 size,
913*4882a593Smuzhiyun 			u32 mode)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
916*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_OCMEM,
917*4882a593Smuzhiyun 		.cmd = QCOM_SCM_OCMEM_LOCK_CMD,
918*4882a593Smuzhiyun 		.args[0] = id,
919*4882a593Smuzhiyun 		.args[1] = offset,
920*4882a593Smuzhiyun 		.args[2] = size,
921*4882a593Smuzhiyun 		.args[3] = mode,
922*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(4),
923*4882a593Smuzhiyun 	};
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	return qcom_scm_call(__scm->dev, &desc, NULL);
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_ocmem_lock);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun /**
930*4882a593Smuzhiyun  * qcom_scm_ocmem_unlock() - call OCMEM unlock interface to release an OCMEM
931*4882a593Smuzhiyun  * region from the specified initiator
932*4882a593Smuzhiyun  *
933*4882a593Smuzhiyun  * @id:     tz initiator id
934*4882a593Smuzhiyun  * @offset: OCMEM offset
935*4882a593Smuzhiyun  * @size:   OCMEM size
936*4882a593Smuzhiyun  */
qcom_scm_ocmem_unlock(enum qcom_scm_ocmem_client id,u32 offset,u32 size)937*4882a593Smuzhiyun int qcom_scm_ocmem_unlock(enum qcom_scm_ocmem_client id, u32 offset, u32 size)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
940*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_OCMEM,
941*4882a593Smuzhiyun 		.cmd = QCOM_SCM_OCMEM_UNLOCK_CMD,
942*4882a593Smuzhiyun 		.args[0] = id,
943*4882a593Smuzhiyun 		.args[1] = offset,
944*4882a593Smuzhiyun 		.args[2] = size,
945*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(3),
946*4882a593Smuzhiyun 	};
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	return qcom_scm_call(__scm->dev, &desc, NULL);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_ocmem_unlock);
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun /**
953*4882a593Smuzhiyun  * qcom_scm_ice_available() - Is the ICE key programming interface available?
954*4882a593Smuzhiyun  *
955*4882a593Smuzhiyun  * Return: true iff the SCM calls wrapped by qcom_scm_ice_invalidate_key() and
956*4882a593Smuzhiyun  *	   qcom_scm_ice_set_key() are available.
957*4882a593Smuzhiyun  */
qcom_scm_ice_available(void)958*4882a593Smuzhiyun bool qcom_scm_ice_available(void)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	return __qcom_scm_is_call_available(__scm->dev, QCOM_SCM_SVC_ES,
961*4882a593Smuzhiyun 					    QCOM_SCM_ES_INVALIDATE_ICE_KEY) &&
962*4882a593Smuzhiyun 		__qcom_scm_is_call_available(__scm->dev, QCOM_SCM_SVC_ES,
963*4882a593Smuzhiyun 					     QCOM_SCM_ES_CONFIG_SET_ICE_KEY);
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_ice_available);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun /**
968*4882a593Smuzhiyun  * qcom_scm_ice_invalidate_key() - Invalidate an inline encryption key
969*4882a593Smuzhiyun  * @index: the keyslot to invalidate
970*4882a593Smuzhiyun  *
971*4882a593Smuzhiyun  * The UFSHCI and eMMC standards define a standard way to do this, but it
972*4882a593Smuzhiyun  * doesn't work on these SoCs; only this SCM call does.
973*4882a593Smuzhiyun  *
974*4882a593Smuzhiyun  * It is assumed that the SoC has only one ICE instance being used, as this SCM
975*4882a593Smuzhiyun  * call doesn't specify which ICE instance the keyslot belongs to.
976*4882a593Smuzhiyun  *
977*4882a593Smuzhiyun  * Return: 0 on success; -errno on failure.
978*4882a593Smuzhiyun  */
qcom_scm_ice_invalidate_key(u32 index)979*4882a593Smuzhiyun int qcom_scm_ice_invalidate_key(u32 index)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
982*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_ES,
983*4882a593Smuzhiyun 		.cmd = QCOM_SCM_ES_INVALIDATE_ICE_KEY,
984*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(1),
985*4882a593Smuzhiyun 		.args[0] = index,
986*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
987*4882a593Smuzhiyun 	};
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	return qcom_scm_call(__scm->dev, &desc, NULL);
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_ice_invalidate_key);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun /**
994*4882a593Smuzhiyun  * qcom_scm_ice_set_key() - Set an inline encryption key
995*4882a593Smuzhiyun  * @index: the keyslot into which to set the key
996*4882a593Smuzhiyun  * @key: the key to program
997*4882a593Smuzhiyun  * @key_size: the size of the key in bytes
998*4882a593Smuzhiyun  * @cipher: the encryption algorithm the key is for
999*4882a593Smuzhiyun  * @data_unit_size: the encryption data unit size, i.e. the size of each
1000*4882a593Smuzhiyun  *		    individual plaintext and ciphertext.  Given in 512-byte
1001*4882a593Smuzhiyun  *		    units, e.g. 1 = 512 bytes, 8 = 4096 bytes, etc.
1002*4882a593Smuzhiyun  *
1003*4882a593Smuzhiyun  * Program a key into a keyslot of Qualcomm ICE (Inline Crypto Engine), where it
1004*4882a593Smuzhiyun  * can then be used to encrypt/decrypt UFS or eMMC I/O requests inline.
1005*4882a593Smuzhiyun  *
1006*4882a593Smuzhiyun  * The UFSHCI and eMMC standards define a standard way to do this, but it
1007*4882a593Smuzhiyun  * doesn't work on these SoCs; only this SCM call does.
1008*4882a593Smuzhiyun  *
1009*4882a593Smuzhiyun  * It is assumed that the SoC has only one ICE instance being used, as this SCM
1010*4882a593Smuzhiyun  * call doesn't specify which ICE instance the keyslot belongs to.
1011*4882a593Smuzhiyun  *
1012*4882a593Smuzhiyun  * Return: 0 on success; -errno on failure.
1013*4882a593Smuzhiyun  */
qcom_scm_ice_set_key(u32 index,const u8 * key,u32 key_size,enum qcom_scm_ice_cipher cipher,u32 data_unit_size)1014*4882a593Smuzhiyun int qcom_scm_ice_set_key(u32 index, const u8 *key, u32 key_size,
1015*4882a593Smuzhiyun 			 enum qcom_scm_ice_cipher cipher, u32 data_unit_size)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
1018*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_ES,
1019*4882a593Smuzhiyun 		.cmd = QCOM_SCM_ES_CONFIG_SET_ICE_KEY,
1020*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(5, QCOM_SCM_VAL, QCOM_SCM_RW,
1021*4882a593Smuzhiyun 					 QCOM_SCM_VAL, QCOM_SCM_VAL,
1022*4882a593Smuzhiyun 					 QCOM_SCM_VAL),
1023*4882a593Smuzhiyun 		.args[0] = index,
1024*4882a593Smuzhiyun 		.args[2] = key_size,
1025*4882a593Smuzhiyun 		.args[3] = cipher,
1026*4882a593Smuzhiyun 		.args[4] = data_unit_size,
1027*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
1028*4882a593Smuzhiyun 	};
1029*4882a593Smuzhiyun 	void *keybuf;
1030*4882a593Smuzhiyun 	dma_addr_t key_phys;
1031*4882a593Smuzhiyun 	int ret;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	/*
1034*4882a593Smuzhiyun 	 * 'key' may point to vmalloc()'ed memory, but we need to pass a
1035*4882a593Smuzhiyun 	 * physical address that's been properly flushed.  The sanctioned way to
1036*4882a593Smuzhiyun 	 * do this is by using the DMA API.  But as is best practice for crypto
1037*4882a593Smuzhiyun 	 * keys, we also must wipe the key after use.  This makes kmemdup() +
1038*4882a593Smuzhiyun 	 * dma_map_single() not clearly correct, since the DMA API can use
1039*4882a593Smuzhiyun 	 * bounce buffers.  Instead, just use dma_alloc_coherent().  Programming
1040*4882a593Smuzhiyun 	 * keys is normally rare and thus not performance-critical.
1041*4882a593Smuzhiyun 	 */
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	keybuf = dma_alloc_coherent(__scm->dev, key_size, &key_phys,
1044*4882a593Smuzhiyun 				    GFP_KERNEL);
1045*4882a593Smuzhiyun 	if (!keybuf)
1046*4882a593Smuzhiyun 		return -ENOMEM;
1047*4882a593Smuzhiyun 	memcpy(keybuf, key, key_size);
1048*4882a593Smuzhiyun 	desc.args[1] = key_phys;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, NULL);
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	memzero_explicit(keybuf, key_size);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	dma_free_coherent(__scm->dev, key_size, keybuf, key_phys);
1055*4882a593Smuzhiyun 	return ret;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_ice_set_key);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun /**
1060*4882a593Smuzhiyun  * qcom_scm_hdcp_available() - Check if secure environment supports HDCP.
1061*4882a593Smuzhiyun  *
1062*4882a593Smuzhiyun  * Return true if HDCP is supported, false if not.
1063*4882a593Smuzhiyun  */
qcom_scm_hdcp_available(void)1064*4882a593Smuzhiyun bool qcom_scm_hdcp_available(void)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun 	bool avail;
1067*4882a593Smuzhiyun 	int ret = qcom_scm_clk_enable();
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	if (ret)
1070*4882a593Smuzhiyun 		return ret;
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	avail = __qcom_scm_is_call_available(__scm->dev, QCOM_SCM_SVC_HDCP,
1073*4882a593Smuzhiyun 						QCOM_SCM_HDCP_INVOKE);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	qcom_scm_clk_disable();
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	return avail;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_hdcp_available);
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun /**
1082*4882a593Smuzhiyun  * qcom_scm_hdcp_req() - Send HDCP request.
1083*4882a593Smuzhiyun  * @req: HDCP request array
1084*4882a593Smuzhiyun  * @req_cnt: HDCP request array count
1085*4882a593Smuzhiyun  * @resp: response buffer passed to SCM
1086*4882a593Smuzhiyun  *
1087*4882a593Smuzhiyun  * Write HDCP register(s) through SCM.
1088*4882a593Smuzhiyun  */
qcom_scm_hdcp_req(struct qcom_scm_hdcp_req * req,u32 req_cnt,u32 * resp)1089*4882a593Smuzhiyun int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt, u32 *resp)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun 	int ret;
1092*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
1093*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_HDCP,
1094*4882a593Smuzhiyun 		.cmd = QCOM_SCM_HDCP_INVOKE,
1095*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(10),
1096*4882a593Smuzhiyun 		.args = {
1097*4882a593Smuzhiyun 			req[0].addr,
1098*4882a593Smuzhiyun 			req[0].val,
1099*4882a593Smuzhiyun 			req[1].addr,
1100*4882a593Smuzhiyun 			req[1].val,
1101*4882a593Smuzhiyun 			req[2].addr,
1102*4882a593Smuzhiyun 			req[2].val,
1103*4882a593Smuzhiyun 			req[3].addr,
1104*4882a593Smuzhiyun 			req[3].val,
1105*4882a593Smuzhiyun 			req[4].addr,
1106*4882a593Smuzhiyun 			req[4].val
1107*4882a593Smuzhiyun 		},
1108*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
1109*4882a593Smuzhiyun 	};
1110*4882a593Smuzhiyun 	struct qcom_scm_res res;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	if (req_cnt > QCOM_SCM_HDCP_MAX_REQ_CNT)
1113*4882a593Smuzhiyun 		return -ERANGE;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	ret = qcom_scm_clk_enable();
1116*4882a593Smuzhiyun 	if (ret)
1117*4882a593Smuzhiyun 		return ret;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	ret = qcom_scm_call(__scm->dev, &desc, &res);
1120*4882a593Smuzhiyun 	*resp = res.result[0];
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	qcom_scm_clk_disable();
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	return ret;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_hdcp_req);
1127*4882a593Smuzhiyun 
qcom_scm_qsmmu500_wait_safe_toggle(bool en)1128*4882a593Smuzhiyun int qcom_scm_qsmmu500_wait_safe_toggle(bool en)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	struct qcom_scm_desc desc = {
1131*4882a593Smuzhiyun 		.svc = QCOM_SCM_SVC_SMMU_PROGRAM,
1132*4882a593Smuzhiyun 		.cmd = QCOM_SCM_SMMU_CONFIG_ERRATA1,
1133*4882a593Smuzhiyun 		.arginfo = QCOM_SCM_ARGS(2),
1134*4882a593Smuzhiyun 		.args[0] = QCOM_SCM_SMMU_CONFIG_ERRATA1_CLIENT_ALL,
1135*4882a593Smuzhiyun 		.args[1] = en,
1136*4882a593Smuzhiyun 		.owner = ARM_SMCCC_OWNER_SIP,
1137*4882a593Smuzhiyun 	};
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	return qcom_scm_call_atomic(__scm->dev, &desc, NULL);
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_qsmmu500_wait_safe_toggle);
1143*4882a593Smuzhiyun 
qcom_scm_find_dload_address(struct device * dev,u64 * addr)1144*4882a593Smuzhiyun static int qcom_scm_find_dload_address(struct device *dev, u64 *addr)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun 	struct device_node *tcsr;
1147*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1148*4882a593Smuzhiyun 	struct resource res;
1149*4882a593Smuzhiyun 	u32 offset;
1150*4882a593Smuzhiyun 	int ret;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	tcsr = of_parse_phandle(np, "qcom,dload-mode", 0);
1153*4882a593Smuzhiyun 	if (!tcsr)
1154*4882a593Smuzhiyun 		return 0;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	ret = of_address_to_resource(tcsr, 0, &res);
1157*4882a593Smuzhiyun 	of_node_put(tcsr);
1158*4882a593Smuzhiyun 	if (ret)
1159*4882a593Smuzhiyun 		return ret;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	ret = of_property_read_u32_index(np, "qcom,dload-mode", 1, &offset);
1162*4882a593Smuzhiyun 	if (ret < 0)
1163*4882a593Smuzhiyun 		return ret;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	*addr = res.start + offset;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	return 0;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun /**
1171*4882a593Smuzhiyun  * qcom_scm_is_available() - Checks if SCM is available
1172*4882a593Smuzhiyun  */
qcom_scm_is_available(void)1173*4882a593Smuzhiyun bool qcom_scm_is_available(void)
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun 	return !!__scm;
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun EXPORT_SYMBOL(qcom_scm_is_available);
1178*4882a593Smuzhiyun 
qcom_scm_probe(struct platform_device * pdev)1179*4882a593Smuzhiyun static int qcom_scm_probe(struct platform_device *pdev)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	struct qcom_scm *scm;
1182*4882a593Smuzhiyun 	unsigned long clks;
1183*4882a593Smuzhiyun 	int ret;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	scm = devm_kzalloc(&pdev->dev, sizeof(*scm), GFP_KERNEL);
1186*4882a593Smuzhiyun 	if (!scm)
1187*4882a593Smuzhiyun 		return -ENOMEM;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	ret = qcom_scm_find_dload_address(&pdev->dev, &scm->dload_mode_addr);
1190*4882a593Smuzhiyun 	if (ret < 0)
1191*4882a593Smuzhiyun 		return ret;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	clks = (unsigned long)of_device_get_match_data(&pdev->dev);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	scm->core_clk = devm_clk_get(&pdev->dev, "core");
1196*4882a593Smuzhiyun 	if (IS_ERR(scm->core_clk)) {
1197*4882a593Smuzhiyun 		if (PTR_ERR(scm->core_clk) == -EPROBE_DEFER)
1198*4882a593Smuzhiyun 			return PTR_ERR(scm->core_clk);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 		if (clks & SCM_HAS_CORE_CLK) {
1201*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to acquire core clk\n");
1202*4882a593Smuzhiyun 			return PTR_ERR(scm->core_clk);
1203*4882a593Smuzhiyun 		}
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 		scm->core_clk = NULL;
1206*4882a593Smuzhiyun 	}
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	scm->iface_clk = devm_clk_get(&pdev->dev, "iface");
1209*4882a593Smuzhiyun 	if (IS_ERR(scm->iface_clk)) {
1210*4882a593Smuzhiyun 		if (PTR_ERR(scm->iface_clk) == -EPROBE_DEFER)
1211*4882a593Smuzhiyun 			return PTR_ERR(scm->iface_clk);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 		if (clks & SCM_HAS_IFACE_CLK) {
1214*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to acquire iface clk\n");
1215*4882a593Smuzhiyun 			return PTR_ERR(scm->iface_clk);
1216*4882a593Smuzhiyun 		}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 		scm->iface_clk = NULL;
1219*4882a593Smuzhiyun 	}
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	scm->bus_clk = devm_clk_get(&pdev->dev, "bus");
1222*4882a593Smuzhiyun 	if (IS_ERR(scm->bus_clk)) {
1223*4882a593Smuzhiyun 		if (PTR_ERR(scm->bus_clk) == -EPROBE_DEFER)
1224*4882a593Smuzhiyun 			return PTR_ERR(scm->bus_clk);
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 		if (clks & SCM_HAS_BUS_CLK) {
1227*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to acquire bus clk\n");
1228*4882a593Smuzhiyun 			return PTR_ERR(scm->bus_clk);
1229*4882a593Smuzhiyun 		}
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 		scm->bus_clk = NULL;
1232*4882a593Smuzhiyun 	}
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	scm->reset.ops = &qcom_scm_pas_reset_ops;
1235*4882a593Smuzhiyun 	scm->reset.nr_resets = 1;
1236*4882a593Smuzhiyun 	scm->reset.of_node = pdev->dev.of_node;
1237*4882a593Smuzhiyun 	ret = devm_reset_controller_register(&pdev->dev, &scm->reset);
1238*4882a593Smuzhiyun 	if (ret)
1239*4882a593Smuzhiyun 		return ret;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	/* vote for max clk rate for highest performance */
1242*4882a593Smuzhiyun 	ret = clk_set_rate(scm->core_clk, INT_MAX);
1243*4882a593Smuzhiyun 	if (ret)
1244*4882a593Smuzhiyun 		return ret;
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	__scm = scm;
1247*4882a593Smuzhiyun 	__scm->dev = &pdev->dev;
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	__get_convention();
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	/*
1252*4882a593Smuzhiyun 	 * If requested enable "download mode", from this point on warmboot
1253*4882a593Smuzhiyun 	 * will cause the the boot stages to enter download mode, unless
1254*4882a593Smuzhiyun 	 * disabled below by a clean shutdown/reboot.
1255*4882a593Smuzhiyun 	 */
1256*4882a593Smuzhiyun 	if (download_mode)
1257*4882a593Smuzhiyun 		qcom_scm_set_download_mode(true);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	return 0;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun 
qcom_scm_shutdown(struct platform_device * pdev)1262*4882a593Smuzhiyun static void qcom_scm_shutdown(struct platform_device *pdev)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun 	/* Clean shutdown, disable download mode to allow normal restart */
1265*4882a593Smuzhiyun 	if (download_mode)
1266*4882a593Smuzhiyun 		qcom_scm_set_download_mode(false);
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun static const struct of_device_id qcom_scm_dt_match[] = {
1270*4882a593Smuzhiyun 	{ .compatible = "qcom,scm-apq8064",
1271*4882a593Smuzhiyun 	  /* FIXME: This should have .data = (void *) SCM_HAS_CORE_CLK */
1272*4882a593Smuzhiyun 	},
1273*4882a593Smuzhiyun 	{ .compatible = "qcom,scm-apq8084", .data = (void *)(SCM_HAS_CORE_CLK |
1274*4882a593Smuzhiyun 							     SCM_HAS_IFACE_CLK |
1275*4882a593Smuzhiyun 							     SCM_HAS_BUS_CLK)
1276*4882a593Smuzhiyun 	},
1277*4882a593Smuzhiyun 	{ .compatible = "qcom,scm-ipq4019" },
1278*4882a593Smuzhiyun 	{ .compatible = "qcom,scm-msm8660", .data = (void *) SCM_HAS_CORE_CLK },
1279*4882a593Smuzhiyun 	{ .compatible = "qcom,scm-msm8960", .data = (void *) SCM_HAS_CORE_CLK },
1280*4882a593Smuzhiyun 	{ .compatible = "qcom,scm-msm8916", .data = (void *)(SCM_HAS_CORE_CLK |
1281*4882a593Smuzhiyun 							     SCM_HAS_IFACE_CLK |
1282*4882a593Smuzhiyun 							     SCM_HAS_BUS_CLK)
1283*4882a593Smuzhiyun 	},
1284*4882a593Smuzhiyun 	{ .compatible = "qcom,scm-msm8974", .data = (void *)(SCM_HAS_CORE_CLK |
1285*4882a593Smuzhiyun 							     SCM_HAS_IFACE_CLK |
1286*4882a593Smuzhiyun 							     SCM_HAS_BUS_CLK)
1287*4882a593Smuzhiyun 	},
1288*4882a593Smuzhiyun 	{ .compatible = "qcom,scm-msm8994" },
1289*4882a593Smuzhiyun 	{ .compatible = "qcom,scm-msm8996" },
1290*4882a593Smuzhiyun 	{ .compatible = "qcom,scm" },
1291*4882a593Smuzhiyun 	{}
1292*4882a593Smuzhiyun };
1293*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_scm_dt_match);
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun static struct platform_driver qcom_scm_driver = {
1296*4882a593Smuzhiyun 	.driver = {
1297*4882a593Smuzhiyun 		.name	= "qcom_scm",
1298*4882a593Smuzhiyun 		.of_match_table = qcom_scm_dt_match,
1299*4882a593Smuzhiyun 	},
1300*4882a593Smuzhiyun 	.probe = qcom_scm_probe,
1301*4882a593Smuzhiyun 	.shutdown = qcom_scm_shutdown,
1302*4882a593Smuzhiyun };
1303*4882a593Smuzhiyun 
qcom_scm_init(void)1304*4882a593Smuzhiyun static int __init qcom_scm_init(void)
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun 	return platform_driver_register(&qcom_scm_driver);
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun subsys_initcall(qcom_scm_init);
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm Technologies, Inc. SCM driver");
1311*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1312