1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun * Copyright 2017-2018 NXP
5*4882a593Smuzhiyun * Dong Aisheng <aisheng.dong@nxp.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Implementation of the SCU based Power Domains
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * NOTE: a better implementation suggested by Ulf Hansson is using a
10*4882a593Smuzhiyun * single global power domain and implement the ->attach|detach_dev()
11*4882a593Smuzhiyun * callback for the genpd and use the regular of_genpd_add_provider_simple().
12*4882a593Smuzhiyun * From within the ->attach_dev(), we could get the OF node for
13*4882a593Smuzhiyun * the device that is being attached and then parse the power-domain
14*4882a593Smuzhiyun * cell containing the "resource id" and store that in the per device
15*4882a593Smuzhiyun * struct generic_pm_domain_data (we have void pointer there for
16*4882a593Smuzhiyun * storing these kind of things).
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Additionally, we need to implement the ->stop() and ->start()
19*4882a593Smuzhiyun * callbacks of genpd, which is where you "power on/off" devices,
20*4882a593Smuzhiyun * rather than using the above ->power_on|off() callbacks.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * However, there're two known issues:
23*4882a593Smuzhiyun * 1. The ->attach_dev() of power domain infrastructure still does
24*4882a593Smuzhiyun * not support multi domains case as the struct device *dev passed
25*4882a593Smuzhiyun * in is a virtual PD device, it does not help for parsing the real
26*4882a593Smuzhiyun * device resource id from device tree, so it's unware of which
27*4882a593Smuzhiyun * real sub power domain of device should be attached.
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * The framework needs some proper extension to support multi power
30*4882a593Smuzhiyun * domain cases.
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun * 2. It also breaks most of current drivers as the driver probe sequence
33*4882a593Smuzhiyun * behavior changed if removing ->power_on|off() callback and use
34*4882a593Smuzhiyun * ->start() and ->stop() instead. genpd_dev_pm_attach will only power
35*4882a593Smuzhiyun * up the domain and attach device, but will not call .start() which
36*4882a593Smuzhiyun * relies on device runtime pm. That means the device power is still
37*4882a593Smuzhiyun * not up before running driver probe function. For SCU enabled
38*4882a593Smuzhiyun * platforms, all device drivers accessing registers/clock without power
39*4882a593Smuzhiyun * domain enabled will trigger a HW access error. That means we need fix
40*4882a593Smuzhiyun * most drivers probe sequence with proper runtime pm.
41*4882a593Smuzhiyun *
42*4882a593Smuzhiyun * In summary, we need fix above two issue before being able to switch to
43*4882a593Smuzhiyun * the "single global power domain" way.
44*4882a593Smuzhiyun *
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #include <dt-bindings/firmware/imx/rsrc.h>
48*4882a593Smuzhiyun #include <linux/firmware/imx/sci.h>
49*4882a593Smuzhiyun #include <linux/firmware/imx/svc/rm.h>
50*4882a593Smuzhiyun #include <linux/io.h>
51*4882a593Smuzhiyun #include <linux/module.h>
52*4882a593Smuzhiyun #include <linux/of.h>
53*4882a593Smuzhiyun #include <linux/of_address.h>
54*4882a593Smuzhiyun #include <linux/of_platform.h>
55*4882a593Smuzhiyun #include <linux/platform_device.h>
56*4882a593Smuzhiyun #include <linux/pm.h>
57*4882a593Smuzhiyun #include <linux/pm_domain.h>
58*4882a593Smuzhiyun #include <linux/slab.h>
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* SCU Power Mode Protocol definition */
61*4882a593Smuzhiyun struct imx_sc_msg_req_set_resource_power_mode {
62*4882a593Smuzhiyun struct imx_sc_rpc_msg hdr;
63*4882a593Smuzhiyun u16 resource;
64*4882a593Smuzhiyun u8 mode;
65*4882a593Smuzhiyun } __packed __aligned(4);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define IMX_SCU_PD_NAME_SIZE 20
68*4882a593Smuzhiyun struct imx_sc_pm_domain {
69*4882a593Smuzhiyun struct generic_pm_domain pd;
70*4882a593Smuzhiyun char name[IMX_SCU_PD_NAME_SIZE];
71*4882a593Smuzhiyun u32 rsrc;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun struct imx_sc_pd_range {
75*4882a593Smuzhiyun char *name;
76*4882a593Smuzhiyun u32 rsrc;
77*4882a593Smuzhiyun u8 num;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* add domain index */
80*4882a593Smuzhiyun bool postfix;
81*4882a593Smuzhiyun u8 start_from;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun struct imx_sc_pd_soc {
85*4882a593Smuzhiyun const struct imx_sc_pd_range *pd_ranges;
86*4882a593Smuzhiyun u8 num_ranges;
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static const struct imx_sc_pd_range imx8qxp_scu_pd_ranges[] = {
90*4882a593Smuzhiyun /* LSIO SS */
91*4882a593Smuzhiyun { "pwm", IMX_SC_R_PWM_0, 8, true, 0 },
92*4882a593Smuzhiyun { "gpio", IMX_SC_R_GPIO_0, 8, true, 0 },
93*4882a593Smuzhiyun { "gpt", IMX_SC_R_GPT_0, 5, true, 0 },
94*4882a593Smuzhiyun { "kpp", IMX_SC_R_KPP, 1, false, 0 },
95*4882a593Smuzhiyun { "fspi", IMX_SC_R_FSPI_0, 2, true, 0 },
96*4882a593Smuzhiyun { "mu_a", IMX_SC_R_MU_0A, 14, true, 0 },
97*4882a593Smuzhiyun { "mu_b", IMX_SC_R_MU_5B, 9, true, 5 },
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* CONN SS */
100*4882a593Smuzhiyun { "usb", IMX_SC_R_USB_0, 2, true, 0 },
101*4882a593Smuzhiyun { "usb0phy", IMX_SC_R_USB_0_PHY, 1, false, 0 },
102*4882a593Smuzhiyun { "usb2", IMX_SC_R_USB_2, 1, false, 0 },
103*4882a593Smuzhiyun { "usb2phy", IMX_SC_R_USB_2_PHY, 1, false, 0 },
104*4882a593Smuzhiyun { "sdhc", IMX_SC_R_SDHC_0, 3, true, 0 },
105*4882a593Smuzhiyun { "enet", IMX_SC_R_ENET_0, 2, true, 0 },
106*4882a593Smuzhiyun { "nand", IMX_SC_R_NAND, 1, false, 0 },
107*4882a593Smuzhiyun { "mlb", IMX_SC_R_MLB_0, 1, true, 0 },
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* AUDIO SS */
110*4882a593Smuzhiyun { "audio-pll0", IMX_SC_R_AUDIO_PLL_0, 1, false, 0 },
111*4882a593Smuzhiyun { "audio-pll1", IMX_SC_R_AUDIO_PLL_1, 1, false, 0 },
112*4882a593Smuzhiyun { "audio-clk-0", IMX_SC_R_AUDIO_CLK_0, 1, false, 0 },
113*4882a593Smuzhiyun { "audio-clk-1", IMX_SC_R_AUDIO_CLK_1, 1, false, 0 },
114*4882a593Smuzhiyun { "dma0-ch", IMX_SC_R_DMA_0_CH0, 16, true, 0 },
115*4882a593Smuzhiyun { "dma1-ch", IMX_SC_R_DMA_1_CH0, 16, true, 0 },
116*4882a593Smuzhiyun { "dma2-ch", IMX_SC_R_DMA_2_CH0, 5, true, 0 },
117*4882a593Smuzhiyun { "asrc0", IMX_SC_R_ASRC_0, 1, false, 0 },
118*4882a593Smuzhiyun { "asrc1", IMX_SC_R_ASRC_1, 1, false, 0 },
119*4882a593Smuzhiyun { "esai0", IMX_SC_R_ESAI_0, 1, false, 0 },
120*4882a593Smuzhiyun { "spdif0", IMX_SC_R_SPDIF_0, 1, false, 0 },
121*4882a593Smuzhiyun { "spdif1", IMX_SC_R_SPDIF_1, 1, false, 0 },
122*4882a593Smuzhiyun { "sai", IMX_SC_R_SAI_0, 3, true, 0 },
123*4882a593Smuzhiyun { "sai3", IMX_SC_R_SAI_3, 1, false, 0 },
124*4882a593Smuzhiyun { "sai4", IMX_SC_R_SAI_4, 1, false, 0 },
125*4882a593Smuzhiyun { "sai5", IMX_SC_R_SAI_5, 1, false, 0 },
126*4882a593Smuzhiyun { "sai6", IMX_SC_R_SAI_6, 1, false, 0 },
127*4882a593Smuzhiyun { "sai7", IMX_SC_R_SAI_7, 1, false, 0 },
128*4882a593Smuzhiyun { "amix", IMX_SC_R_AMIX, 1, false, 0 },
129*4882a593Smuzhiyun { "mqs0", IMX_SC_R_MQS_0, 1, false, 0 },
130*4882a593Smuzhiyun { "dsp", IMX_SC_R_DSP, 1, false, 0 },
131*4882a593Smuzhiyun { "dsp-ram", IMX_SC_R_DSP_RAM, 1, false, 0 },
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* DMA SS */
134*4882a593Smuzhiyun { "can", IMX_SC_R_CAN_0, 3, true, 0 },
135*4882a593Smuzhiyun { "ftm", IMX_SC_R_FTM_0, 2, true, 0 },
136*4882a593Smuzhiyun { "lpi2c", IMX_SC_R_I2C_0, 4, true, 0 },
137*4882a593Smuzhiyun { "adc", IMX_SC_R_ADC_0, 1, true, 0 },
138*4882a593Smuzhiyun { "lcd", IMX_SC_R_LCD_0, 1, true, 0 },
139*4882a593Smuzhiyun { "lcd0-pwm", IMX_SC_R_LCD_0_PWM_0, 1, true, 0 },
140*4882a593Smuzhiyun { "lpuart", IMX_SC_R_UART_0, 4, true, 0 },
141*4882a593Smuzhiyun { "lpspi", IMX_SC_R_SPI_0, 4, true, 0 },
142*4882a593Smuzhiyun { "irqstr_dsp", IMX_SC_R_IRQSTR_DSP, 1, false, 0 },
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* VPU SS */
145*4882a593Smuzhiyun { "vpu", IMX_SC_R_VPU, 1, false, 0 },
146*4882a593Smuzhiyun { "vpu-pid", IMX_SC_R_VPU_PID0, 8, true, 0 },
147*4882a593Smuzhiyun { "vpu-dec0", IMX_SC_R_VPU_DEC_0, 1, false, 0 },
148*4882a593Smuzhiyun { "vpu-enc0", IMX_SC_R_VPU_ENC_0, 1, false, 0 },
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* GPU SS */
151*4882a593Smuzhiyun { "gpu0-pid", IMX_SC_R_GPU_0_PID0, 4, true, 0 },
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* HSIO SS */
154*4882a593Smuzhiyun { "pcie-b", IMX_SC_R_PCIE_B, 1, false, 0 },
155*4882a593Smuzhiyun { "serdes-1", IMX_SC_R_SERDES_1, 1, false, 0 },
156*4882a593Smuzhiyun { "hsio-gpio", IMX_SC_R_HSIO_GPIO, 1, false, 0 },
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* MIPI SS */
159*4882a593Smuzhiyun { "mipi0", IMX_SC_R_MIPI_0, 1, false, 0 },
160*4882a593Smuzhiyun { "mipi0-pwm0", IMX_SC_R_MIPI_0_PWM_0, 1, false, 0 },
161*4882a593Smuzhiyun { "mipi0-i2c", IMX_SC_R_MIPI_0_I2C_0, 2, true, 0 },
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* LVDS SS */
164*4882a593Smuzhiyun { "lvds0", IMX_SC_R_LVDS_0, 1, false, 0 },
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* DC SS */
167*4882a593Smuzhiyun { "dc0", IMX_SC_R_DC_0, 1, false, 0 },
168*4882a593Smuzhiyun { "dc0-pll", IMX_SC_R_DC_0_PLL_0, 2, true, 0 },
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* CM40 SS */
171*4882a593Smuzhiyun { "cm40-i2c", IMX_SC_R_M4_0_I2C, 1, false, 0 },
172*4882a593Smuzhiyun { "cm40-intmux", IMX_SC_R_M4_0_INTMUX, 1, false, 0 },
173*4882a593Smuzhiyun { "cm40-pid", IMX_SC_R_M4_0_PID0, 5, true, 0},
174*4882a593Smuzhiyun { "cm40-mu-a1", IMX_SC_R_M4_0_MU_1A, 1, false, 0},
175*4882a593Smuzhiyun { "cm40-lpuart", IMX_SC_R_M4_0_UART, 1, false, 0},
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* CM41 SS */
178*4882a593Smuzhiyun { "cm41-i2c", IMX_SC_R_M4_1_I2C, 1, false, 0 },
179*4882a593Smuzhiyun { "cm41-intmux", IMX_SC_R_M4_1_INTMUX, 1, false, 0 },
180*4882a593Smuzhiyun { "cm41-pid", IMX_SC_R_M4_1_PID0, 5, true, 0},
181*4882a593Smuzhiyun { "cm41-mu-a1", IMX_SC_R_M4_1_MU_1A, 1, false, 0},
182*4882a593Smuzhiyun { "cm41-lpuart", IMX_SC_R_M4_1_UART, 1, false, 0},
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static const struct imx_sc_pd_soc imx8qxp_scu_pd = {
186*4882a593Smuzhiyun .pd_ranges = imx8qxp_scu_pd_ranges,
187*4882a593Smuzhiyun .num_ranges = ARRAY_SIZE(imx8qxp_scu_pd_ranges),
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static struct imx_sc_ipc *pm_ipc_handle;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static inline struct imx_sc_pm_domain *
to_imx_sc_pd(struct generic_pm_domain * genpd)193*4882a593Smuzhiyun to_imx_sc_pd(struct generic_pm_domain *genpd)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun return container_of(genpd, struct imx_sc_pm_domain, pd);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
imx_sc_pd_power(struct generic_pm_domain * domain,bool power_on)198*4882a593Smuzhiyun static int imx_sc_pd_power(struct generic_pm_domain *domain, bool power_on)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct imx_sc_msg_req_set_resource_power_mode msg;
201*4882a593Smuzhiyun struct imx_sc_rpc_msg *hdr = &msg.hdr;
202*4882a593Smuzhiyun struct imx_sc_pm_domain *pd;
203*4882a593Smuzhiyun int ret;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun pd = to_imx_sc_pd(domain);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun hdr->ver = IMX_SC_RPC_VERSION;
208*4882a593Smuzhiyun hdr->svc = IMX_SC_RPC_SVC_PM;
209*4882a593Smuzhiyun hdr->func = IMX_SC_PM_FUNC_SET_RESOURCE_POWER_MODE;
210*4882a593Smuzhiyun hdr->size = 2;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun msg.resource = pd->rsrc;
213*4882a593Smuzhiyun msg.mode = power_on ? IMX_SC_PM_PW_MODE_ON : IMX_SC_PM_PW_MODE_LP;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun ret = imx_scu_call_rpc(pm_ipc_handle, &msg, true);
216*4882a593Smuzhiyun if (ret)
217*4882a593Smuzhiyun dev_err(&domain->dev, "failed to power %s resource %d ret %d\n",
218*4882a593Smuzhiyun power_on ? "up" : "off", pd->rsrc, ret);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return ret;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
imx_sc_pd_power_on(struct generic_pm_domain * domain)223*4882a593Smuzhiyun static int imx_sc_pd_power_on(struct generic_pm_domain *domain)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun return imx_sc_pd_power(domain, true);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
imx_sc_pd_power_off(struct generic_pm_domain * domain)228*4882a593Smuzhiyun static int imx_sc_pd_power_off(struct generic_pm_domain *domain)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun return imx_sc_pd_power(domain, false);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
imx_scu_pd_xlate(struct of_phandle_args * spec,void * data)233*4882a593Smuzhiyun static struct generic_pm_domain *imx_scu_pd_xlate(struct of_phandle_args *spec,
234*4882a593Smuzhiyun void *data)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct generic_pm_domain *domain = ERR_PTR(-ENOENT);
237*4882a593Smuzhiyun struct genpd_onecell_data *pd_data = data;
238*4882a593Smuzhiyun unsigned int i;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun for (i = 0; i < pd_data->num_domains; i++) {
241*4882a593Smuzhiyun struct imx_sc_pm_domain *sc_pd;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun sc_pd = to_imx_sc_pd(pd_data->domains[i]);
244*4882a593Smuzhiyun if (sc_pd->rsrc == spec->args[0]) {
245*4882a593Smuzhiyun domain = &sc_pd->pd;
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return domain;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static struct imx_sc_pm_domain *
imx_scu_add_pm_domain(struct device * dev,int idx,const struct imx_sc_pd_range * pd_ranges)254*4882a593Smuzhiyun imx_scu_add_pm_domain(struct device *dev, int idx,
255*4882a593Smuzhiyun const struct imx_sc_pd_range *pd_ranges)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun struct imx_sc_pm_domain *sc_pd;
258*4882a593Smuzhiyun int ret;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (!imx_sc_rm_is_resource_owned(pm_ipc_handle, pd_ranges->rsrc + idx))
261*4882a593Smuzhiyun return NULL;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun sc_pd = devm_kzalloc(dev, sizeof(*sc_pd), GFP_KERNEL);
264*4882a593Smuzhiyun if (!sc_pd)
265*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun sc_pd->rsrc = pd_ranges->rsrc + idx;
268*4882a593Smuzhiyun sc_pd->pd.power_off = imx_sc_pd_power_off;
269*4882a593Smuzhiyun sc_pd->pd.power_on = imx_sc_pd_power_on;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (pd_ranges->postfix)
272*4882a593Smuzhiyun snprintf(sc_pd->name, sizeof(sc_pd->name),
273*4882a593Smuzhiyun "%s%i", pd_ranges->name, pd_ranges->start_from + idx);
274*4882a593Smuzhiyun else
275*4882a593Smuzhiyun snprintf(sc_pd->name, sizeof(sc_pd->name),
276*4882a593Smuzhiyun "%s", pd_ranges->name);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun sc_pd->pd.name = sc_pd->name;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (sc_pd->rsrc >= IMX_SC_R_LAST) {
281*4882a593Smuzhiyun dev_warn(dev, "invalid pd %s rsrc id %d found",
282*4882a593Smuzhiyun sc_pd->name, sc_pd->rsrc);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun devm_kfree(dev, sc_pd);
285*4882a593Smuzhiyun return NULL;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun ret = pm_genpd_init(&sc_pd->pd, NULL, true);
289*4882a593Smuzhiyun if (ret) {
290*4882a593Smuzhiyun dev_warn(dev, "failed to init pd %s rsrc id %d",
291*4882a593Smuzhiyun sc_pd->name, sc_pd->rsrc);
292*4882a593Smuzhiyun devm_kfree(dev, sc_pd);
293*4882a593Smuzhiyun return NULL;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return sc_pd;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
imx_scu_init_pm_domains(struct device * dev,const struct imx_sc_pd_soc * pd_soc)299*4882a593Smuzhiyun static int imx_scu_init_pm_domains(struct device *dev,
300*4882a593Smuzhiyun const struct imx_sc_pd_soc *pd_soc)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun const struct imx_sc_pd_range *pd_ranges = pd_soc->pd_ranges;
303*4882a593Smuzhiyun struct generic_pm_domain **domains;
304*4882a593Smuzhiyun struct genpd_onecell_data *pd_data;
305*4882a593Smuzhiyun struct imx_sc_pm_domain *sc_pd;
306*4882a593Smuzhiyun u32 count = 0;
307*4882a593Smuzhiyun int i, j;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun for (i = 0; i < pd_soc->num_ranges; i++)
310*4882a593Smuzhiyun count += pd_ranges[i].num;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun domains = devm_kcalloc(dev, count, sizeof(*domains), GFP_KERNEL);
313*4882a593Smuzhiyun if (!domains)
314*4882a593Smuzhiyun return -ENOMEM;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun pd_data = devm_kzalloc(dev, sizeof(*pd_data), GFP_KERNEL);
317*4882a593Smuzhiyun if (!pd_data)
318*4882a593Smuzhiyun return -ENOMEM;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun count = 0;
321*4882a593Smuzhiyun for (i = 0; i < pd_soc->num_ranges; i++) {
322*4882a593Smuzhiyun for (j = 0; j < pd_ranges[i].num; j++) {
323*4882a593Smuzhiyun sc_pd = imx_scu_add_pm_domain(dev, j, &pd_ranges[i]);
324*4882a593Smuzhiyun if (IS_ERR_OR_NULL(sc_pd))
325*4882a593Smuzhiyun continue;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun domains[count++] = &sc_pd->pd;
328*4882a593Smuzhiyun dev_dbg(dev, "added power domain %s\n", sc_pd->pd.name);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun pd_data->domains = domains;
333*4882a593Smuzhiyun pd_data->num_domains = count;
334*4882a593Smuzhiyun pd_data->xlate = imx_scu_pd_xlate;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun of_genpd_add_provider_onecell(dev->of_node, pd_data);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
imx_sc_pd_probe(struct platform_device * pdev)341*4882a593Smuzhiyun static int imx_sc_pd_probe(struct platform_device *pdev)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun const struct imx_sc_pd_soc *pd_soc;
344*4882a593Smuzhiyun int ret;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun ret = imx_scu_get_handle(&pm_ipc_handle);
347*4882a593Smuzhiyun if (ret)
348*4882a593Smuzhiyun return ret;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun pd_soc = of_device_get_match_data(&pdev->dev);
351*4882a593Smuzhiyun if (!pd_soc)
352*4882a593Smuzhiyun return -ENODEV;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun return imx_scu_init_pm_domains(&pdev->dev, pd_soc);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static const struct of_device_id imx_sc_pd_match[] = {
358*4882a593Smuzhiyun { .compatible = "fsl,imx8qxp-scu-pd", &imx8qxp_scu_pd},
359*4882a593Smuzhiyun { .compatible = "fsl,scu-pd", &imx8qxp_scu_pd},
360*4882a593Smuzhiyun { /* sentinel */ }
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun static struct platform_driver imx_sc_pd_driver = {
364*4882a593Smuzhiyun .driver = {
365*4882a593Smuzhiyun .name = "imx-scu-pd",
366*4882a593Smuzhiyun .of_match_table = imx_sc_pd_match,
367*4882a593Smuzhiyun },
368*4882a593Smuzhiyun .probe = imx_sc_pd_probe,
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun builtin_platform_driver(imx_sc_pd_driver);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun MODULE_AUTHOR("Dong Aisheng <aisheng.dong@nxp.com>");
373*4882a593Smuzhiyun MODULE_DESCRIPTION("IMX SCU Power Domain driver");
374*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
375