1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Chip register definitions for PCILynx chipset. Based on pcilynx.h 4*4882a593Smuzhiyun * from the Linux 1394 drivers, but modified a bit so the names here 5*4882a593Smuzhiyun * match the specification exactly (even though they have weird names, 6*4882a593Smuzhiyun * like xxx_OVER_FLOW, or arbitrary abbreviations like SNTRJ for "sent 7*4882a593Smuzhiyun * reject" etc.) 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define PCILYNX_MAX_REGISTER 0xfff 11*4882a593Smuzhiyun #define PCILYNX_MAX_MEMORY 0xffff 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #define PCI_LATENCY_CACHELINE 0x0c 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #define MISC_CONTROL 0x40 16*4882a593Smuzhiyun #define MISC_CONTROL_SWRESET (1<<0) 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define SERIAL_EEPROM_CONTROL 0x44 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define PCI_INT_STATUS 0x48 21*4882a593Smuzhiyun #define PCI_INT_ENABLE 0x4c 22*4882a593Smuzhiyun /* status and enable have identical bit numbers */ 23*4882a593Smuzhiyun #define PCI_INT_INT_PEND (1<<31) 24*4882a593Smuzhiyun #define PCI_INT_FRC_INT (1<<30) 25*4882a593Smuzhiyun #define PCI_INT_SLV_ADR_PERR (1<<28) 26*4882a593Smuzhiyun #define PCI_INT_SLV_DAT_PERR (1<<27) 27*4882a593Smuzhiyun #define PCI_INT_MST_DAT_PERR (1<<26) 28*4882a593Smuzhiyun #define PCI_INT_MST_DEV_TO (1<<25) 29*4882a593Smuzhiyun #define PCI_INT_INT_SLV_TO (1<<23) 30*4882a593Smuzhiyun #define PCI_INT_AUX_TO (1<<18) 31*4882a593Smuzhiyun #define PCI_INT_AUX_INT (1<<17) 32*4882a593Smuzhiyun #define PCI_INT_P1394_INT (1<<16) 33*4882a593Smuzhiyun #define PCI_INT_DMA4_PCL (1<<9) 34*4882a593Smuzhiyun #define PCI_INT_DMA4_HLT (1<<8) 35*4882a593Smuzhiyun #define PCI_INT_DMA3_PCL (1<<7) 36*4882a593Smuzhiyun #define PCI_INT_DMA3_HLT (1<<6) 37*4882a593Smuzhiyun #define PCI_INT_DMA2_PCL (1<<5) 38*4882a593Smuzhiyun #define PCI_INT_DMA2_HLT (1<<4) 39*4882a593Smuzhiyun #define PCI_INT_DMA1_PCL (1<<3) 40*4882a593Smuzhiyun #define PCI_INT_DMA1_HLT (1<<2) 41*4882a593Smuzhiyun #define PCI_INT_DMA0_PCL (1<<1) 42*4882a593Smuzhiyun #define PCI_INT_DMA0_HLT (1<<0) 43*4882a593Smuzhiyun /* all DMA interrupts combined: */ 44*4882a593Smuzhiyun #define PCI_INT_DMA_ALL 0x3ff 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define PCI_INT_DMA_HLT(chan) (1 << (chan * 2)) 47*4882a593Smuzhiyun #define PCI_INT_DMA_PCL(chan) (1 << (chan * 2 + 1)) 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #define LBUS_ADDR 0xb4 50*4882a593Smuzhiyun #define LBUS_ADDR_SEL_RAM (0x0<<16) 51*4882a593Smuzhiyun #define LBUS_ADDR_SEL_ROM (0x1<<16) 52*4882a593Smuzhiyun #define LBUS_ADDR_SEL_AUX (0x2<<16) 53*4882a593Smuzhiyun #define LBUS_ADDR_SEL_ZV (0x3<<16) 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define GPIO_CTRL_A 0xb8 56*4882a593Smuzhiyun #define GPIO_CTRL_B 0xbc 57*4882a593Smuzhiyun #define GPIO_DATA_BASE 0xc0 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define DMA_BREG(base, chan) (base + chan * 0x20) 60*4882a593Smuzhiyun #define DMA_SREG(base, chan) (base + chan * 0x10) 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define PCL_NEXT_INVALID (1<<0) 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* transfer commands */ 65*4882a593Smuzhiyun #define PCL_CMD_RCV (0x1<<24) 66*4882a593Smuzhiyun #define PCL_CMD_RCV_AND_UPDATE (0xa<<24) 67*4882a593Smuzhiyun #define PCL_CMD_XMT (0x2<<24) 68*4882a593Smuzhiyun #define PCL_CMD_UNFXMT (0xc<<24) 69*4882a593Smuzhiyun #define PCL_CMD_PCI_TO_LBUS (0x8<<24) 70*4882a593Smuzhiyun #define PCL_CMD_LBUS_TO_PCI (0x9<<24) 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun /* aux commands */ 73*4882a593Smuzhiyun #define PCL_CMD_NOP (0x0<<24) 74*4882a593Smuzhiyun #define PCL_CMD_LOAD (0x3<<24) 75*4882a593Smuzhiyun #define PCL_CMD_STOREQ (0x4<<24) 76*4882a593Smuzhiyun #define PCL_CMD_STORED (0xb<<24) 77*4882a593Smuzhiyun #define PCL_CMD_STORE0 (0x5<<24) 78*4882a593Smuzhiyun #define PCL_CMD_STORE1 (0x6<<24) 79*4882a593Smuzhiyun #define PCL_CMD_COMPARE (0xe<<24) 80*4882a593Smuzhiyun #define PCL_CMD_SWAP_COMPARE (0xf<<24) 81*4882a593Smuzhiyun #define PCL_CMD_ADD (0xd<<24) 82*4882a593Smuzhiyun #define PCL_CMD_BRANCH (0x7<<24) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* BRANCH condition codes */ 85*4882a593Smuzhiyun #define PCL_COND_DMARDY_SET (0x1<<20) 86*4882a593Smuzhiyun #define PCL_COND_DMARDY_CLEAR (0x2<<20) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define PCL_GEN_INTR (1<<19) 89*4882a593Smuzhiyun #define PCL_LAST_BUFF (1<<18) 90*4882a593Smuzhiyun #define PCL_LAST_CMD (PCL_LAST_BUFF) 91*4882a593Smuzhiyun #define PCL_WAITSTAT (1<<17) 92*4882a593Smuzhiyun #define PCL_BIGENDIAN (1<<16) 93*4882a593Smuzhiyun #define PCL_ISOMODE (1<<12) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define DMA0_PREV_PCL 0x100 96*4882a593Smuzhiyun #define DMA1_PREV_PCL 0x120 97*4882a593Smuzhiyun #define DMA2_PREV_PCL 0x140 98*4882a593Smuzhiyun #define DMA3_PREV_PCL 0x160 99*4882a593Smuzhiyun #define DMA4_PREV_PCL 0x180 100*4882a593Smuzhiyun #define DMA_PREV_PCL(chan) (DMA_BREG(DMA0_PREV_PCL, chan)) 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #define DMA0_CURRENT_PCL 0x104 103*4882a593Smuzhiyun #define DMA1_CURRENT_PCL 0x124 104*4882a593Smuzhiyun #define DMA2_CURRENT_PCL 0x144 105*4882a593Smuzhiyun #define DMA3_CURRENT_PCL 0x164 106*4882a593Smuzhiyun #define DMA4_CURRENT_PCL 0x184 107*4882a593Smuzhiyun #define DMA_CURRENT_PCL(chan) (DMA_BREG(DMA0_CURRENT_PCL, chan)) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define DMA0_CHAN_STAT 0x10c 110*4882a593Smuzhiyun #define DMA1_CHAN_STAT 0x12c 111*4882a593Smuzhiyun #define DMA2_CHAN_STAT 0x14c 112*4882a593Smuzhiyun #define DMA3_CHAN_STAT 0x16c 113*4882a593Smuzhiyun #define DMA4_CHAN_STAT 0x18c 114*4882a593Smuzhiyun #define DMA_CHAN_STAT(chan) (DMA_BREG(DMA0_CHAN_STAT, chan)) 115*4882a593Smuzhiyun /* CHAN_STATUS registers share bits */ 116*4882a593Smuzhiyun #define DMA_CHAN_STAT_SELFID (1<<31) 117*4882a593Smuzhiyun #define DMA_CHAN_STAT_ISOPKT (1<<30) 118*4882a593Smuzhiyun #define DMA_CHAN_STAT_PCIERR (1<<29) 119*4882a593Smuzhiyun #define DMA_CHAN_STAT_PKTERR (1<<28) 120*4882a593Smuzhiyun #define DMA_CHAN_STAT_PKTCMPL (1<<27) 121*4882a593Smuzhiyun #define DMA_CHAN_STAT_SPECIALACK (1<<14) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define DMA0_CHAN_CTRL 0x110 124*4882a593Smuzhiyun #define DMA1_CHAN_CTRL 0x130 125*4882a593Smuzhiyun #define DMA2_CHAN_CTRL 0x150 126*4882a593Smuzhiyun #define DMA3_CHAN_CTRL 0x170 127*4882a593Smuzhiyun #define DMA4_CHAN_CTRL 0x190 128*4882a593Smuzhiyun #define DMA_CHAN_CTRL(chan) (DMA_BREG(DMA0_CHAN_CTRL, chan)) 129*4882a593Smuzhiyun /* CHAN_CTRL registers share bits */ 130*4882a593Smuzhiyun #define DMA_CHAN_CTRL_ENABLE (1<<31) 131*4882a593Smuzhiyun #define DMA_CHAN_CTRL_BUSY (1<<30) 132*4882a593Smuzhiyun #define DMA_CHAN_CTRL_LINK (1<<29) 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define DMA0_READY 0x114 135*4882a593Smuzhiyun #define DMA1_READY 0x134 136*4882a593Smuzhiyun #define DMA2_READY 0x154 137*4882a593Smuzhiyun #define DMA3_READY 0x174 138*4882a593Smuzhiyun #define DMA4_READY 0x194 139*4882a593Smuzhiyun #define DMA_READY(chan) (DMA_BREG(DMA0_READY, chan)) 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define DMA_GLOBAL_REGISTER 0x908 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define FIFO_SIZES 0xa00 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define FIFO_CONTROL 0xa10 146*4882a593Smuzhiyun #define FIFO_CONTROL_GRF_FLUSH (1<<4) 147*4882a593Smuzhiyun #define FIFO_CONTROL_ITF_FLUSH (1<<3) 148*4882a593Smuzhiyun #define FIFO_CONTROL_ATF_FLUSH (1<<2) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define FIFO_XMIT_THRESHOLD 0xa14 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define DMA0_WORD0_CMP_VALUE 0xb00 153*4882a593Smuzhiyun #define DMA1_WORD0_CMP_VALUE 0xb10 154*4882a593Smuzhiyun #define DMA2_WORD0_CMP_VALUE 0xb20 155*4882a593Smuzhiyun #define DMA3_WORD0_CMP_VALUE 0xb30 156*4882a593Smuzhiyun #define DMA4_WORD0_CMP_VALUE 0xb40 157*4882a593Smuzhiyun #define DMA_WORD0_CMP_VALUE(chan) (DMA_SREG(DMA0_WORD0_CMP_VALUE, chan)) 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define DMA0_WORD0_CMP_ENABLE 0xb04 160*4882a593Smuzhiyun #define DMA1_WORD0_CMP_ENABLE 0xb14 161*4882a593Smuzhiyun #define DMA2_WORD0_CMP_ENABLE 0xb24 162*4882a593Smuzhiyun #define DMA3_WORD0_CMP_ENABLE 0xb34 163*4882a593Smuzhiyun #define DMA4_WORD0_CMP_ENABLE 0xb44 164*4882a593Smuzhiyun #define DMA_WORD0_CMP_ENABLE(chan) (DMA_SREG(DMA0_WORD0_CMP_ENABLE, chan)) 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #define DMA0_WORD1_CMP_VALUE 0xb08 167*4882a593Smuzhiyun #define DMA1_WORD1_CMP_VALUE 0xb18 168*4882a593Smuzhiyun #define DMA2_WORD1_CMP_VALUE 0xb28 169*4882a593Smuzhiyun #define DMA3_WORD1_CMP_VALUE 0xb38 170*4882a593Smuzhiyun #define DMA4_WORD1_CMP_VALUE 0xb48 171*4882a593Smuzhiyun #define DMA_WORD1_CMP_VALUE(chan) (DMA_SREG(DMA0_WORD1_CMP_VALUE, chan)) 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define DMA0_WORD1_CMP_ENABLE 0xb0c 174*4882a593Smuzhiyun #define DMA1_WORD1_CMP_ENABLE 0xb1c 175*4882a593Smuzhiyun #define DMA2_WORD1_CMP_ENABLE 0xb2c 176*4882a593Smuzhiyun #define DMA3_WORD1_CMP_ENABLE 0xb3c 177*4882a593Smuzhiyun #define DMA4_WORD1_CMP_ENABLE 0xb4c 178*4882a593Smuzhiyun #define DMA_WORD1_CMP_ENABLE(chan) (DMA_SREG(DMA0_WORD1_CMP_ENABLE, chan)) 179*4882a593Smuzhiyun /* word 1 compare enable flags */ 180*4882a593Smuzhiyun #define DMA_WORD1_CMP_MATCH_OTHERBUS (1<<15) 181*4882a593Smuzhiyun #define DMA_WORD1_CMP_MATCH_BROADCAST (1<<14) 182*4882a593Smuzhiyun #define DMA_WORD1_CMP_MATCH_BUS_BCAST (1<<13) 183*4882a593Smuzhiyun #define DMA_WORD1_CMP_MATCH_LOCAL_NODE (1<<12) 184*4882a593Smuzhiyun #define DMA_WORD1_CMP_MATCH_EXACT (1<<11) 185*4882a593Smuzhiyun #define DMA_WORD1_CMP_ENABLE_SELF_ID (1<<10) 186*4882a593Smuzhiyun #define DMA_WORD1_CMP_ENABLE_MASTER (1<<8) 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define LINK_ID 0xf00 189*4882a593Smuzhiyun #define LINK_ID_BUS(id) (id<<22) 190*4882a593Smuzhiyun #define LINK_ID_NODE(id) (id<<16) 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #define LINK_CONTROL 0xf04 193*4882a593Smuzhiyun #define LINK_CONTROL_BUSY (1<<29) 194*4882a593Smuzhiyun #define LINK_CONTROL_TX_ISO_EN (1<<26) 195*4882a593Smuzhiyun #define LINK_CONTROL_RX_ISO_EN (1<<25) 196*4882a593Smuzhiyun #define LINK_CONTROL_TX_ASYNC_EN (1<<24) 197*4882a593Smuzhiyun #define LINK_CONTROL_RX_ASYNC_EN (1<<23) 198*4882a593Smuzhiyun #define LINK_CONTROL_RESET_TX (1<<21) 199*4882a593Smuzhiyun #define LINK_CONTROL_RESET_RX (1<<20) 200*4882a593Smuzhiyun #define LINK_CONTROL_CYCMASTER (1<<11) 201*4882a593Smuzhiyun #define LINK_CONTROL_CYCSOURCE (1<<10) 202*4882a593Smuzhiyun #define LINK_CONTROL_CYCTIMEREN (1<<9) 203*4882a593Smuzhiyun #define LINK_CONTROL_RCV_CMP_VALID (1<<7) 204*4882a593Smuzhiyun #define LINK_CONTROL_SNOOP_ENABLE (1<<6) 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #define CYCLE_TIMER 0xf08 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define LINK_PHY 0xf0c 209*4882a593Smuzhiyun #define LINK_PHY_READ (1<<31) 210*4882a593Smuzhiyun #define LINK_PHY_WRITE (1<<30) 211*4882a593Smuzhiyun #define LINK_PHY_ADDR(addr) (addr<<24) 212*4882a593Smuzhiyun #define LINK_PHY_WDATA(data) (data<<16) 213*4882a593Smuzhiyun #define LINK_PHY_RADDR(addr) (addr<<8) 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define LINK_INT_STATUS 0xf14 216*4882a593Smuzhiyun #define LINK_INT_ENABLE 0xf18 217*4882a593Smuzhiyun /* status and enable have identical bit numbers */ 218*4882a593Smuzhiyun #define LINK_INT_LINK_INT (1<<31) 219*4882a593Smuzhiyun #define LINK_INT_PHY_TIME_OUT (1<<30) 220*4882a593Smuzhiyun #define LINK_INT_PHY_REG_RCVD (1<<29) 221*4882a593Smuzhiyun #define LINK_INT_PHY_BUSRESET (1<<28) 222*4882a593Smuzhiyun #define LINK_INT_TX_RDY (1<<26) 223*4882a593Smuzhiyun #define LINK_INT_RX_DATA_RDY (1<<25) 224*4882a593Smuzhiyun #define LINK_INT_IT_STUCK (1<<20) 225*4882a593Smuzhiyun #define LINK_INT_AT_STUCK (1<<19) 226*4882a593Smuzhiyun #define LINK_INT_SNTRJ (1<<17) 227*4882a593Smuzhiyun #define LINK_INT_HDR_ERR (1<<16) 228*4882a593Smuzhiyun #define LINK_INT_TC_ERR (1<<15) 229*4882a593Smuzhiyun #define LINK_INT_CYC_SEC (1<<11) 230*4882a593Smuzhiyun #define LINK_INT_CYC_STRT (1<<10) 231*4882a593Smuzhiyun #define LINK_INT_CYC_DONE (1<<9) 232*4882a593Smuzhiyun #define LINK_INT_CYC_PEND (1<<8) 233*4882a593Smuzhiyun #define LINK_INT_CYC_LOST (1<<7) 234*4882a593Smuzhiyun #define LINK_INT_CYC_ARB_FAILED (1<<6) 235*4882a593Smuzhiyun #define LINK_INT_GRF_OVER_FLOW (1<<5) 236*4882a593Smuzhiyun #define LINK_INT_ITF_UNDER_FLOW (1<<4) 237*4882a593Smuzhiyun #define LINK_INT_ATF_UNDER_FLOW (1<<3) 238*4882a593Smuzhiyun #define LINK_INT_IARB_FAILED (1<<0) 239