1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Extcon charger detection driver for Intel Cherrytrail Whiskey Cove PMIC
4*4882a593Smuzhiyun * Copyright (C) 2017 Hans de Goede <hdegoede@redhat.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based on various non upstream patches to support the CHT Whiskey Cove PMIC:
7*4882a593Smuzhiyun * Copyright (C) 2013-2015 Intel Corporation. All rights reserved.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/extcon-provider.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/mfd/intel_soc_pmic.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "extcon-intel.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define CHT_WC_PHYCTRL 0x5e07
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL0 0x5e16
25*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL0_CHGRRESET BIT(0)
26*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL0_EMRGCHREN BIT(1)
27*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL0_EXTCHRDIS BIT(2)
28*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL0_SWCONTROL BIT(3)
29*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL0_TTLCK BIT(4)
30*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL0_CCSM_OFF BIT(5)
31*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL0_DBPOFF BIT(6)
32*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL0_CHR_WDT_NOKICK BIT(7)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL1 0x5e17
35*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL1_FUSB_INLMT_100 BIT(0)
36*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL1_FUSB_INLMT_150 BIT(1)
37*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL1_FUSB_INLMT_500 BIT(2)
38*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL1_FUSB_INLMT_900 BIT(3)
39*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL1_FUSB_INLMT_1500 BIT(4)
40*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL1_FTEMP_EVENT BIT(5)
41*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL1_OTGMODE BIT(6)
42*4882a593Smuzhiyun #define CHT_WC_CHGRCTRL1_DBPEN BIT(7)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define CHT_WC_USBSRC 0x5e29
45*4882a593Smuzhiyun #define CHT_WC_USBSRC_STS_MASK GENMASK(1, 0)
46*4882a593Smuzhiyun #define CHT_WC_USBSRC_STS_SUCCESS 2
47*4882a593Smuzhiyun #define CHT_WC_USBSRC_STS_FAIL 3
48*4882a593Smuzhiyun #define CHT_WC_USBSRC_TYPE_SHIFT 2
49*4882a593Smuzhiyun #define CHT_WC_USBSRC_TYPE_MASK GENMASK(5, 2)
50*4882a593Smuzhiyun #define CHT_WC_USBSRC_TYPE_NONE 0
51*4882a593Smuzhiyun #define CHT_WC_USBSRC_TYPE_SDP 1
52*4882a593Smuzhiyun #define CHT_WC_USBSRC_TYPE_DCP 2
53*4882a593Smuzhiyun #define CHT_WC_USBSRC_TYPE_CDP 3
54*4882a593Smuzhiyun #define CHT_WC_USBSRC_TYPE_ACA 4
55*4882a593Smuzhiyun #define CHT_WC_USBSRC_TYPE_SE1 5
56*4882a593Smuzhiyun #define CHT_WC_USBSRC_TYPE_MHL 6
57*4882a593Smuzhiyun #define CHT_WC_USBSRC_TYPE_FLOATING 7
58*4882a593Smuzhiyun #define CHT_WC_USBSRC_TYPE_OTHER 8
59*4882a593Smuzhiyun #define CHT_WC_USBSRC_TYPE_DCP_EXTPHY 9
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define CHT_WC_CHGDISCTRL 0x5e2f
62*4882a593Smuzhiyun #define CHT_WC_CHGDISCTRL_OUT BIT(0)
63*4882a593Smuzhiyun /* 0 - open drain, 1 - regular push-pull output */
64*4882a593Smuzhiyun #define CHT_WC_CHGDISCTRL_DRV BIT(4)
65*4882a593Smuzhiyun /* 0 - pin is controlled by SW, 1 - by HW */
66*4882a593Smuzhiyun #define CHT_WC_CHGDISCTRL_FN BIT(6)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define CHT_WC_PWRSRC_IRQ 0x6e03
69*4882a593Smuzhiyun #define CHT_WC_PWRSRC_IRQ_MASK 0x6e0f
70*4882a593Smuzhiyun #define CHT_WC_PWRSRC_STS 0x6e1e
71*4882a593Smuzhiyun #define CHT_WC_PWRSRC_VBUS BIT(0)
72*4882a593Smuzhiyun #define CHT_WC_PWRSRC_DC BIT(1)
73*4882a593Smuzhiyun #define CHT_WC_PWRSRC_BATT BIT(2)
74*4882a593Smuzhiyun #define CHT_WC_PWRSRC_USBID_MASK GENMASK(4, 3)
75*4882a593Smuzhiyun #define CHT_WC_PWRSRC_USBID_SHIFT 3
76*4882a593Smuzhiyun #define CHT_WC_PWRSRC_RID_ACA 0
77*4882a593Smuzhiyun #define CHT_WC_PWRSRC_RID_GND 1
78*4882a593Smuzhiyun #define CHT_WC_PWRSRC_RID_FLOAT 2
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define CHT_WC_VBUS_GPIO_CTLO 0x6e2d
81*4882a593Smuzhiyun #define CHT_WC_VBUS_GPIO_CTLO_OUTPUT BIT(0)
82*4882a593Smuzhiyun #define CHT_WC_VBUS_GPIO_CTLO_DRV_OD BIT(4)
83*4882a593Smuzhiyun #define CHT_WC_VBUS_GPIO_CTLO_DIR_OUT BIT(5)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun enum cht_wc_mux_select {
86*4882a593Smuzhiyun MUX_SEL_PMIC = 0,
87*4882a593Smuzhiyun MUX_SEL_SOC,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const unsigned int cht_wc_extcon_cables[] = {
91*4882a593Smuzhiyun EXTCON_USB,
92*4882a593Smuzhiyun EXTCON_USB_HOST,
93*4882a593Smuzhiyun EXTCON_CHG_USB_SDP,
94*4882a593Smuzhiyun EXTCON_CHG_USB_CDP,
95*4882a593Smuzhiyun EXTCON_CHG_USB_DCP,
96*4882a593Smuzhiyun EXTCON_CHG_USB_ACA,
97*4882a593Smuzhiyun EXTCON_NONE,
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun struct cht_wc_extcon_data {
101*4882a593Smuzhiyun struct device *dev;
102*4882a593Smuzhiyun struct regmap *regmap;
103*4882a593Smuzhiyun struct extcon_dev *edev;
104*4882a593Smuzhiyun unsigned int previous_cable;
105*4882a593Smuzhiyun bool usb_host;
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
cht_wc_extcon_get_id(struct cht_wc_extcon_data * ext,int pwrsrc_sts)108*4882a593Smuzhiyun static int cht_wc_extcon_get_id(struct cht_wc_extcon_data *ext, int pwrsrc_sts)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun switch ((pwrsrc_sts & CHT_WC_PWRSRC_USBID_MASK) >> CHT_WC_PWRSRC_USBID_SHIFT) {
111*4882a593Smuzhiyun case CHT_WC_PWRSRC_RID_GND:
112*4882a593Smuzhiyun return INTEL_USB_ID_GND;
113*4882a593Smuzhiyun case CHT_WC_PWRSRC_RID_FLOAT:
114*4882a593Smuzhiyun return INTEL_USB_ID_FLOAT;
115*4882a593Smuzhiyun case CHT_WC_PWRSRC_RID_ACA:
116*4882a593Smuzhiyun default:
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * Once we have IIO support for the GPADC we should read
119*4882a593Smuzhiyun * the USBID GPADC channel here and determine ACA role
120*4882a593Smuzhiyun * based on that.
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun return INTEL_USB_ID_FLOAT;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
cht_wc_extcon_get_charger(struct cht_wc_extcon_data * ext,bool ignore_errors)126*4882a593Smuzhiyun static int cht_wc_extcon_get_charger(struct cht_wc_extcon_data *ext,
127*4882a593Smuzhiyun bool ignore_errors)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun int ret, usbsrc, status;
130*4882a593Smuzhiyun unsigned long timeout;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Charger detection can take upto 600ms, wait 800ms max. */
133*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(800);
134*4882a593Smuzhiyun do {
135*4882a593Smuzhiyun ret = regmap_read(ext->regmap, CHT_WC_USBSRC, &usbsrc);
136*4882a593Smuzhiyun if (ret) {
137*4882a593Smuzhiyun dev_err(ext->dev, "Error reading usbsrc: %d\n", ret);
138*4882a593Smuzhiyun return ret;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun status = usbsrc & CHT_WC_USBSRC_STS_MASK;
142*4882a593Smuzhiyun if (status == CHT_WC_USBSRC_STS_SUCCESS ||
143*4882a593Smuzhiyun status == CHT_WC_USBSRC_STS_FAIL)
144*4882a593Smuzhiyun break;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun msleep(50); /* Wait a bit before retrying */
147*4882a593Smuzhiyun } while (time_before(jiffies, timeout));
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (status != CHT_WC_USBSRC_STS_SUCCESS) {
150*4882a593Smuzhiyun if (ignore_errors)
151*4882a593Smuzhiyun return EXTCON_CHG_USB_SDP; /* Save fallback */
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (status == CHT_WC_USBSRC_STS_FAIL)
154*4882a593Smuzhiyun dev_warn(ext->dev, "Could not detect charger type\n");
155*4882a593Smuzhiyun else
156*4882a593Smuzhiyun dev_warn(ext->dev, "Timeout detecting charger type\n");
157*4882a593Smuzhiyun return EXTCON_CHG_USB_SDP; /* Save fallback */
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun usbsrc = (usbsrc & CHT_WC_USBSRC_TYPE_MASK) >> CHT_WC_USBSRC_TYPE_SHIFT;
161*4882a593Smuzhiyun switch (usbsrc) {
162*4882a593Smuzhiyun default:
163*4882a593Smuzhiyun dev_warn(ext->dev,
164*4882a593Smuzhiyun "Unhandled charger type %d, defaulting to SDP\n",
165*4882a593Smuzhiyun ret);
166*4882a593Smuzhiyun return EXTCON_CHG_USB_SDP;
167*4882a593Smuzhiyun case CHT_WC_USBSRC_TYPE_SDP:
168*4882a593Smuzhiyun case CHT_WC_USBSRC_TYPE_FLOATING:
169*4882a593Smuzhiyun case CHT_WC_USBSRC_TYPE_OTHER:
170*4882a593Smuzhiyun return EXTCON_CHG_USB_SDP;
171*4882a593Smuzhiyun case CHT_WC_USBSRC_TYPE_CDP:
172*4882a593Smuzhiyun return EXTCON_CHG_USB_CDP;
173*4882a593Smuzhiyun case CHT_WC_USBSRC_TYPE_DCP:
174*4882a593Smuzhiyun case CHT_WC_USBSRC_TYPE_DCP_EXTPHY:
175*4882a593Smuzhiyun case CHT_WC_USBSRC_TYPE_MHL: /* MHL2+ delivers upto 2A, treat as DCP */
176*4882a593Smuzhiyun return EXTCON_CHG_USB_DCP;
177*4882a593Smuzhiyun case CHT_WC_USBSRC_TYPE_ACA:
178*4882a593Smuzhiyun return EXTCON_CHG_USB_ACA;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
cht_wc_extcon_set_phymux(struct cht_wc_extcon_data * ext,u8 state)182*4882a593Smuzhiyun static void cht_wc_extcon_set_phymux(struct cht_wc_extcon_data *ext, u8 state)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun int ret;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun ret = regmap_write(ext->regmap, CHT_WC_PHYCTRL, state);
187*4882a593Smuzhiyun if (ret)
188*4882a593Smuzhiyun dev_err(ext->dev, "Error writing phyctrl: %d\n", ret);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
cht_wc_extcon_set_5v_boost(struct cht_wc_extcon_data * ext,bool enable)191*4882a593Smuzhiyun static void cht_wc_extcon_set_5v_boost(struct cht_wc_extcon_data *ext,
192*4882a593Smuzhiyun bool enable)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun int ret, val;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun * The 5V boost converter is enabled through a gpio on the PMIC, since
198*4882a593Smuzhiyun * there currently is no gpio driver we access the gpio reg directly.
199*4882a593Smuzhiyun */
200*4882a593Smuzhiyun val = CHT_WC_VBUS_GPIO_CTLO_DRV_OD | CHT_WC_VBUS_GPIO_CTLO_DIR_OUT;
201*4882a593Smuzhiyun if (enable)
202*4882a593Smuzhiyun val |= CHT_WC_VBUS_GPIO_CTLO_OUTPUT;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun ret = regmap_write(ext->regmap, CHT_WC_VBUS_GPIO_CTLO, val);
205*4882a593Smuzhiyun if (ret)
206*4882a593Smuzhiyun dev_err(ext->dev, "Error writing Vbus GPIO CTLO: %d\n", ret);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
cht_wc_extcon_set_otgmode(struct cht_wc_extcon_data * ext,bool enable)209*4882a593Smuzhiyun static void cht_wc_extcon_set_otgmode(struct cht_wc_extcon_data *ext,
210*4882a593Smuzhiyun bool enable)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun unsigned int val = enable ? CHT_WC_CHGRCTRL1_OTGMODE : 0;
213*4882a593Smuzhiyun int ret;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun ret = regmap_update_bits(ext->regmap, CHT_WC_CHGRCTRL1,
216*4882a593Smuzhiyun CHT_WC_CHGRCTRL1_OTGMODE, val);
217*4882a593Smuzhiyun if (ret)
218*4882a593Smuzhiyun dev_err(ext->dev, "Error updating CHGRCTRL1 reg: %d\n", ret);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
cht_wc_extcon_enable_charging(struct cht_wc_extcon_data * ext,bool enable)221*4882a593Smuzhiyun static void cht_wc_extcon_enable_charging(struct cht_wc_extcon_data *ext,
222*4882a593Smuzhiyun bool enable)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun unsigned int val = enable ? 0 : CHT_WC_CHGDISCTRL_OUT;
225*4882a593Smuzhiyun int ret;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun ret = regmap_update_bits(ext->regmap, CHT_WC_CHGDISCTRL,
228*4882a593Smuzhiyun CHT_WC_CHGDISCTRL_OUT, val);
229*4882a593Smuzhiyun if (ret)
230*4882a593Smuzhiyun dev_err(ext->dev, "Error updating CHGDISCTRL reg: %d\n", ret);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* Small helper to sync EXTCON_CHG_USB_SDP and EXTCON_USB state */
cht_wc_extcon_set_state(struct cht_wc_extcon_data * ext,unsigned int cable,bool state)234*4882a593Smuzhiyun static void cht_wc_extcon_set_state(struct cht_wc_extcon_data *ext,
235*4882a593Smuzhiyun unsigned int cable, bool state)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun extcon_set_state_sync(ext->edev, cable, state);
238*4882a593Smuzhiyun if (cable == EXTCON_CHG_USB_SDP)
239*4882a593Smuzhiyun extcon_set_state_sync(ext->edev, EXTCON_USB, state);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
cht_wc_extcon_pwrsrc_event(struct cht_wc_extcon_data * ext)242*4882a593Smuzhiyun static void cht_wc_extcon_pwrsrc_event(struct cht_wc_extcon_data *ext)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun int ret, pwrsrc_sts, id;
245*4882a593Smuzhiyun unsigned int cable = EXTCON_NONE;
246*4882a593Smuzhiyun /* Ignore errors in host mode, as the 5v boost converter is on then */
247*4882a593Smuzhiyun bool ignore_get_charger_errors = ext->usb_host;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun ret = regmap_read(ext->regmap, CHT_WC_PWRSRC_STS, &pwrsrc_sts);
250*4882a593Smuzhiyun if (ret) {
251*4882a593Smuzhiyun dev_err(ext->dev, "Error reading pwrsrc status: %d\n", ret);
252*4882a593Smuzhiyun return;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun id = cht_wc_extcon_get_id(ext, pwrsrc_sts);
256*4882a593Smuzhiyun if (id == INTEL_USB_ID_GND) {
257*4882a593Smuzhiyun cht_wc_extcon_enable_charging(ext, false);
258*4882a593Smuzhiyun cht_wc_extcon_set_otgmode(ext, true);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* The 5v boost causes a false VBUS / SDP detect, skip */
261*4882a593Smuzhiyun goto charger_det_done;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun cht_wc_extcon_set_otgmode(ext, false);
265*4882a593Smuzhiyun cht_wc_extcon_enable_charging(ext, true);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Plugged into a host/charger or not connected? */
268*4882a593Smuzhiyun if (!(pwrsrc_sts & CHT_WC_PWRSRC_VBUS)) {
269*4882a593Smuzhiyun /* Route D+ and D- to PMIC for future charger detection */
270*4882a593Smuzhiyun cht_wc_extcon_set_phymux(ext, MUX_SEL_PMIC);
271*4882a593Smuzhiyun goto set_state;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun ret = cht_wc_extcon_get_charger(ext, ignore_get_charger_errors);
275*4882a593Smuzhiyun if (ret >= 0)
276*4882a593Smuzhiyun cable = ret;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun charger_det_done:
279*4882a593Smuzhiyun /* Route D+ and D- to SoC for the host or gadget controller */
280*4882a593Smuzhiyun cht_wc_extcon_set_phymux(ext, MUX_SEL_SOC);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun set_state:
283*4882a593Smuzhiyun if (cable != ext->previous_cable) {
284*4882a593Smuzhiyun cht_wc_extcon_set_state(ext, cable, true);
285*4882a593Smuzhiyun cht_wc_extcon_set_state(ext, ext->previous_cable, false);
286*4882a593Smuzhiyun ext->previous_cable = cable;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun ext->usb_host = ((id == INTEL_USB_ID_GND) || (id == INTEL_USB_RID_A));
290*4882a593Smuzhiyun extcon_set_state_sync(ext->edev, EXTCON_USB_HOST, ext->usb_host);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
cht_wc_extcon_isr(int irq,void * data)293*4882a593Smuzhiyun static irqreturn_t cht_wc_extcon_isr(int irq, void *data)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun struct cht_wc_extcon_data *ext = data;
296*4882a593Smuzhiyun int ret, irqs;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun ret = regmap_read(ext->regmap, CHT_WC_PWRSRC_IRQ, &irqs);
299*4882a593Smuzhiyun if (ret) {
300*4882a593Smuzhiyun dev_err(ext->dev, "Error reading irqs: %d\n", ret);
301*4882a593Smuzhiyun return IRQ_NONE;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun cht_wc_extcon_pwrsrc_event(ext);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun ret = regmap_write(ext->regmap, CHT_WC_PWRSRC_IRQ, irqs);
307*4882a593Smuzhiyun if (ret) {
308*4882a593Smuzhiyun dev_err(ext->dev, "Error writing irqs: %d\n", ret);
309*4882a593Smuzhiyun return IRQ_NONE;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return IRQ_HANDLED;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
cht_wc_extcon_sw_control(struct cht_wc_extcon_data * ext,bool enable)315*4882a593Smuzhiyun static int cht_wc_extcon_sw_control(struct cht_wc_extcon_data *ext, bool enable)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun int ret, mask, val;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun val = enable ? 0 : CHT_WC_CHGDISCTRL_FN;
320*4882a593Smuzhiyun ret = regmap_update_bits(ext->regmap, CHT_WC_CHGDISCTRL,
321*4882a593Smuzhiyun CHT_WC_CHGDISCTRL_FN, val);
322*4882a593Smuzhiyun if (ret)
323*4882a593Smuzhiyun dev_err(ext->dev,
324*4882a593Smuzhiyun "Error setting sw control for CHGDIS pin: %d\n",
325*4882a593Smuzhiyun ret);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun mask = CHT_WC_CHGRCTRL0_SWCONTROL | CHT_WC_CHGRCTRL0_CCSM_OFF;
328*4882a593Smuzhiyun val = enable ? mask : 0;
329*4882a593Smuzhiyun ret = regmap_update_bits(ext->regmap, CHT_WC_CHGRCTRL0, mask, val);
330*4882a593Smuzhiyun if (ret)
331*4882a593Smuzhiyun dev_err(ext->dev, "Error setting sw control: %d\n", ret);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return ret;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
cht_wc_extcon_probe(struct platform_device * pdev)336*4882a593Smuzhiyun static int cht_wc_extcon_probe(struct platform_device *pdev)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun struct intel_soc_pmic *pmic = dev_get_drvdata(pdev->dev.parent);
339*4882a593Smuzhiyun struct cht_wc_extcon_data *ext;
340*4882a593Smuzhiyun unsigned long mask = ~(CHT_WC_PWRSRC_VBUS | CHT_WC_PWRSRC_USBID_MASK);
341*4882a593Smuzhiyun int pwrsrc_sts, id;
342*4882a593Smuzhiyun int irq, ret;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
345*4882a593Smuzhiyun if (irq < 0)
346*4882a593Smuzhiyun return irq;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun ext = devm_kzalloc(&pdev->dev, sizeof(*ext), GFP_KERNEL);
349*4882a593Smuzhiyun if (!ext)
350*4882a593Smuzhiyun return -ENOMEM;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun ext->dev = &pdev->dev;
353*4882a593Smuzhiyun ext->regmap = pmic->regmap;
354*4882a593Smuzhiyun ext->previous_cable = EXTCON_NONE;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* Initialize extcon device */
357*4882a593Smuzhiyun ext->edev = devm_extcon_dev_allocate(ext->dev, cht_wc_extcon_cables);
358*4882a593Smuzhiyun if (IS_ERR(ext->edev))
359*4882a593Smuzhiyun return PTR_ERR(ext->edev);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun * When a host-cable is detected the BIOS enables an external 5v boost
363*4882a593Smuzhiyun * converter to power connected devices there are 2 problems with this:
364*4882a593Smuzhiyun * 1) This gets seen by the external battery charger as a valid Vbus
365*4882a593Smuzhiyun * supply and it then tries to feed Vsys from this creating a
366*4882a593Smuzhiyun * feedback loop which causes aprox. 300 mA extra battery drain
367*4882a593Smuzhiyun * (and unless we drive the external-charger-disable pin high it
368*4882a593Smuzhiyun * also tries to charge the battery causing even more feedback).
369*4882a593Smuzhiyun * 2) This gets seen by the pwrsrc block as a SDP USB Vbus supply
370*4882a593Smuzhiyun * Since the external battery charger has its own 5v boost converter
371*4882a593Smuzhiyun * which does not have these issues, we simply turn the separate
372*4882a593Smuzhiyun * external 5v boost converter off and leave it off entirely.
373*4882a593Smuzhiyun */
374*4882a593Smuzhiyun cht_wc_extcon_set_5v_boost(ext, false);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* Enable sw control */
377*4882a593Smuzhiyun ret = cht_wc_extcon_sw_control(ext, true);
378*4882a593Smuzhiyun if (ret)
379*4882a593Smuzhiyun goto disable_sw_control;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* Disable charging by external battery charger */
382*4882a593Smuzhiyun cht_wc_extcon_enable_charging(ext, false);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* Register extcon device */
385*4882a593Smuzhiyun ret = devm_extcon_dev_register(ext->dev, ext->edev);
386*4882a593Smuzhiyun if (ret) {
387*4882a593Smuzhiyun dev_err(ext->dev, "Error registering extcon device: %d\n", ret);
388*4882a593Smuzhiyun goto disable_sw_control;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun ret = regmap_read(ext->regmap, CHT_WC_PWRSRC_STS, &pwrsrc_sts);
392*4882a593Smuzhiyun if (ret) {
393*4882a593Smuzhiyun dev_err(ext->dev, "Error reading pwrsrc status: %d\n", ret);
394*4882a593Smuzhiyun goto disable_sw_control;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /*
398*4882a593Smuzhiyun * If no USB host or device connected, route D+ and D- to PMIC for
399*4882a593Smuzhiyun * initial charger detection
400*4882a593Smuzhiyun */
401*4882a593Smuzhiyun id = cht_wc_extcon_get_id(ext, pwrsrc_sts);
402*4882a593Smuzhiyun if (id != INTEL_USB_ID_GND)
403*4882a593Smuzhiyun cht_wc_extcon_set_phymux(ext, MUX_SEL_PMIC);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* Get initial state */
406*4882a593Smuzhiyun cht_wc_extcon_pwrsrc_event(ext);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun ret = devm_request_threaded_irq(ext->dev, irq, NULL, cht_wc_extcon_isr,
409*4882a593Smuzhiyun IRQF_ONESHOT, pdev->name, ext);
410*4882a593Smuzhiyun if (ret) {
411*4882a593Smuzhiyun dev_err(ext->dev, "Error requesting interrupt: %d\n", ret);
412*4882a593Smuzhiyun goto disable_sw_control;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* Unmask irqs */
416*4882a593Smuzhiyun ret = regmap_write(ext->regmap, CHT_WC_PWRSRC_IRQ_MASK, mask);
417*4882a593Smuzhiyun if (ret) {
418*4882a593Smuzhiyun dev_err(ext->dev, "Error writing irq-mask: %d\n", ret);
419*4882a593Smuzhiyun goto disable_sw_control;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun platform_set_drvdata(pdev, ext);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return 0;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun disable_sw_control:
427*4882a593Smuzhiyun cht_wc_extcon_sw_control(ext, false);
428*4882a593Smuzhiyun return ret;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
cht_wc_extcon_remove(struct platform_device * pdev)431*4882a593Smuzhiyun static int cht_wc_extcon_remove(struct platform_device *pdev)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun struct cht_wc_extcon_data *ext = platform_get_drvdata(pdev);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun cht_wc_extcon_sw_control(ext, false);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun static const struct platform_device_id cht_wc_extcon_table[] = {
441*4882a593Smuzhiyun { .name = "cht_wcove_pwrsrc" },
442*4882a593Smuzhiyun {},
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, cht_wc_extcon_table);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static struct platform_driver cht_wc_extcon_driver = {
447*4882a593Smuzhiyun .probe = cht_wc_extcon_probe,
448*4882a593Smuzhiyun .remove = cht_wc_extcon_remove,
449*4882a593Smuzhiyun .id_table = cht_wc_extcon_table,
450*4882a593Smuzhiyun .driver = {
451*4882a593Smuzhiyun .name = "cht_wcove_pwrsrc",
452*4882a593Smuzhiyun },
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun module_platform_driver(cht_wc_extcon_driver);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Cherrytrail Whiskey Cove PMIC extcon driver");
457*4882a593Smuzhiyun MODULE_AUTHOR("Hans de Goede <hdegoede@redhat.com>");
458*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
459