xref: /OK3568_Linux_fs/kernel/drivers/edac/xgene_edac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * APM X-Gene SoC EDAC (error detection and correction)
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2015, Applied Micro Circuits Corporation
6*4882a593Smuzhiyun  * Author: Feng Kan <fkan@apm.com>
7*4882a593Smuzhiyun  *         Loc Ho <lho@apm.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/ctype.h>
11*4882a593Smuzhiyun #include <linux/edac.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "edac_module.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define EDAC_MOD_STR			"xgene_edac"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* Global error configuration status registers (CSR) */
24*4882a593Smuzhiyun #define PCPHPERRINTSTS			0x0000
25*4882a593Smuzhiyun #define PCPHPERRINTMSK			0x0004
26*4882a593Smuzhiyun #define  MCU_CTL_ERR_MASK		BIT(12)
27*4882a593Smuzhiyun #define  IOB_PA_ERR_MASK		BIT(11)
28*4882a593Smuzhiyun #define  IOB_BA_ERR_MASK		BIT(10)
29*4882a593Smuzhiyun #define  IOB_XGIC_ERR_MASK		BIT(9)
30*4882a593Smuzhiyun #define  IOB_RB_ERR_MASK		BIT(8)
31*4882a593Smuzhiyun #define  L3C_UNCORR_ERR_MASK		BIT(5)
32*4882a593Smuzhiyun #define  MCU_UNCORR_ERR_MASK		BIT(4)
33*4882a593Smuzhiyun #define  PMD3_MERR_MASK			BIT(3)
34*4882a593Smuzhiyun #define  PMD2_MERR_MASK			BIT(2)
35*4882a593Smuzhiyun #define  PMD1_MERR_MASK			BIT(1)
36*4882a593Smuzhiyun #define  PMD0_MERR_MASK			BIT(0)
37*4882a593Smuzhiyun #define PCPLPERRINTSTS			0x0008
38*4882a593Smuzhiyun #define PCPLPERRINTMSK			0x000C
39*4882a593Smuzhiyun #define  CSW_SWITCH_TRACE_ERR_MASK	BIT(2)
40*4882a593Smuzhiyun #define  L3C_CORR_ERR_MASK		BIT(1)
41*4882a593Smuzhiyun #define  MCU_CORR_ERR_MASK		BIT(0)
42*4882a593Smuzhiyun #define MEMERRINTSTS			0x0010
43*4882a593Smuzhiyun #define MEMERRINTMSK			0x0014
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun struct xgene_edac {
46*4882a593Smuzhiyun 	struct device		*dev;
47*4882a593Smuzhiyun 	struct regmap		*csw_map;
48*4882a593Smuzhiyun 	struct regmap		*mcba_map;
49*4882a593Smuzhiyun 	struct regmap		*mcbb_map;
50*4882a593Smuzhiyun 	struct regmap		*efuse_map;
51*4882a593Smuzhiyun 	struct regmap		*rb_map;
52*4882a593Smuzhiyun 	void __iomem		*pcp_csr;
53*4882a593Smuzhiyun 	spinlock_t		lock;
54*4882a593Smuzhiyun 	struct dentry           *dfs;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	struct list_head	mcus;
57*4882a593Smuzhiyun 	struct list_head	pmds;
58*4882a593Smuzhiyun 	struct list_head	l3s;
59*4882a593Smuzhiyun 	struct list_head	socs;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	struct mutex		mc_lock;
62*4882a593Smuzhiyun 	int			mc_active_mask;
63*4882a593Smuzhiyun 	int			mc_registered_mask;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
xgene_edac_pcp_rd(struct xgene_edac * edac,u32 reg,u32 * val)66*4882a593Smuzhiyun static void xgene_edac_pcp_rd(struct xgene_edac *edac, u32 reg, u32 *val)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	*val = readl(edac->pcp_csr + reg);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
xgene_edac_pcp_clrbits(struct xgene_edac * edac,u32 reg,u32 bits_mask)71*4882a593Smuzhiyun static void xgene_edac_pcp_clrbits(struct xgene_edac *edac, u32 reg,
72*4882a593Smuzhiyun 				   u32 bits_mask)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	u32 val;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	spin_lock(&edac->lock);
77*4882a593Smuzhiyun 	val = readl(edac->pcp_csr + reg);
78*4882a593Smuzhiyun 	val &= ~bits_mask;
79*4882a593Smuzhiyun 	writel(val, edac->pcp_csr + reg);
80*4882a593Smuzhiyun 	spin_unlock(&edac->lock);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
xgene_edac_pcp_setbits(struct xgene_edac * edac,u32 reg,u32 bits_mask)83*4882a593Smuzhiyun static void xgene_edac_pcp_setbits(struct xgene_edac *edac, u32 reg,
84*4882a593Smuzhiyun 				   u32 bits_mask)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	u32 val;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	spin_lock(&edac->lock);
89*4882a593Smuzhiyun 	val = readl(edac->pcp_csr + reg);
90*4882a593Smuzhiyun 	val |= bits_mask;
91*4882a593Smuzhiyun 	writel(val, edac->pcp_csr + reg);
92*4882a593Smuzhiyun 	spin_unlock(&edac->lock);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* Memory controller error CSR */
96*4882a593Smuzhiyun #define MCU_MAX_RANK			8
97*4882a593Smuzhiyun #define MCU_RANK_STRIDE			0x40
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define MCUGECR				0x0110
100*4882a593Smuzhiyun #define  MCU_GECR_DEMANDUCINTREN_MASK	BIT(0)
101*4882a593Smuzhiyun #define  MCU_GECR_BACKUCINTREN_MASK	BIT(1)
102*4882a593Smuzhiyun #define  MCU_GECR_CINTREN_MASK		BIT(2)
103*4882a593Smuzhiyun #define  MUC_GECR_MCUADDRERREN_MASK	BIT(9)
104*4882a593Smuzhiyun #define MCUGESR				0x0114
105*4882a593Smuzhiyun #define  MCU_GESR_ADDRNOMATCH_ERR_MASK	BIT(7)
106*4882a593Smuzhiyun #define  MCU_GESR_ADDRMULTIMATCH_ERR_MASK	BIT(6)
107*4882a593Smuzhiyun #define  MCU_GESR_PHYP_ERR_MASK		BIT(3)
108*4882a593Smuzhiyun #define MCUESRR0			0x0314
109*4882a593Smuzhiyun #define  MCU_ESRR_MULTUCERR_MASK	BIT(3)
110*4882a593Smuzhiyun #define  MCU_ESRR_BACKUCERR_MASK	BIT(2)
111*4882a593Smuzhiyun #define  MCU_ESRR_DEMANDUCERR_MASK	BIT(1)
112*4882a593Smuzhiyun #define  MCU_ESRR_CERR_MASK		BIT(0)
113*4882a593Smuzhiyun #define MCUESRRA0			0x0318
114*4882a593Smuzhiyun #define MCUEBLRR0			0x031c
115*4882a593Smuzhiyun #define  MCU_EBLRR_ERRBANK_RD(src)	(((src) & 0x00000007) >> 0)
116*4882a593Smuzhiyun #define MCUERCRR0			0x0320
117*4882a593Smuzhiyun #define  MCU_ERCRR_ERRROW_RD(src)	(((src) & 0xFFFF0000) >> 16)
118*4882a593Smuzhiyun #define  MCU_ERCRR_ERRCOL_RD(src)	((src) & 0x00000FFF)
119*4882a593Smuzhiyun #define MCUSBECNT0			0x0324
120*4882a593Smuzhiyun #define MCU_SBECNT_COUNT(src)		((src) & 0xFFFF)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define CSW_CSWCR			0x0000
123*4882a593Smuzhiyun #define  CSW_CSWCR_DUALMCB_MASK		BIT(0)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define MCBADDRMR			0x0000
126*4882a593Smuzhiyun #define  MCBADDRMR_MCU_INTLV_MODE_MASK	BIT(3)
127*4882a593Smuzhiyun #define  MCBADDRMR_DUALMCU_MODE_MASK	BIT(2)
128*4882a593Smuzhiyun #define  MCBADDRMR_MCB_INTLV_MODE_MASK	BIT(1)
129*4882a593Smuzhiyun #define  MCBADDRMR_ADDRESS_MODE_MASK	BIT(0)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun struct xgene_edac_mc_ctx {
132*4882a593Smuzhiyun 	struct list_head	next;
133*4882a593Smuzhiyun 	char			*name;
134*4882a593Smuzhiyun 	struct mem_ctl_info	*mci;
135*4882a593Smuzhiyun 	struct xgene_edac	*edac;
136*4882a593Smuzhiyun 	void __iomem		*mcu_csr;
137*4882a593Smuzhiyun 	u32			mcu_id;
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
xgene_edac_mc_err_inject_write(struct file * file,const char __user * data,size_t count,loff_t * ppos)140*4882a593Smuzhiyun static ssize_t xgene_edac_mc_err_inject_write(struct file *file,
141*4882a593Smuzhiyun 					      const char __user *data,
142*4882a593Smuzhiyun 					      size_t count, loff_t *ppos)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	struct mem_ctl_info *mci = file->private_data;
145*4882a593Smuzhiyun 	struct xgene_edac_mc_ctx *ctx = mci->pvt_info;
146*4882a593Smuzhiyun 	int i;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	for (i = 0; i < MCU_MAX_RANK; i++) {
149*4882a593Smuzhiyun 		writel(MCU_ESRR_MULTUCERR_MASK | MCU_ESRR_BACKUCERR_MASK |
150*4882a593Smuzhiyun 		       MCU_ESRR_DEMANDUCERR_MASK | MCU_ESRR_CERR_MASK,
151*4882a593Smuzhiyun 		       ctx->mcu_csr + MCUESRRA0 + i * MCU_RANK_STRIDE);
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 	return count;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static const struct file_operations xgene_edac_mc_debug_inject_fops = {
157*4882a593Smuzhiyun 	.open = simple_open,
158*4882a593Smuzhiyun 	.write = xgene_edac_mc_err_inject_write,
159*4882a593Smuzhiyun 	.llseek = generic_file_llseek,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
xgene_edac_mc_create_debugfs_node(struct mem_ctl_info * mci)162*4882a593Smuzhiyun static void xgene_edac_mc_create_debugfs_node(struct mem_ctl_info *mci)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_EDAC_DEBUG))
165*4882a593Smuzhiyun 		return;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (!mci->debugfs)
168*4882a593Smuzhiyun 		return;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	edac_debugfs_create_file("inject_ctrl", S_IWUSR, mci->debugfs, mci,
171*4882a593Smuzhiyun 				 &xgene_edac_mc_debug_inject_fops);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
xgene_edac_mc_check(struct mem_ctl_info * mci)174*4882a593Smuzhiyun static void xgene_edac_mc_check(struct mem_ctl_info *mci)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct xgene_edac_mc_ctx *ctx = mci->pvt_info;
177*4882a593Smuzhiyun 	unsigned int pcp_hp_stat;
178*4882a593Smuzhiyun 	unsigned int pcp_lp_stat;
179*4882a593Smuzhiyun 	u32 reg;
180*4882a593Smuzhiyun 	u32 rank;
181*4882a593Smuzhiyun 	u32 bank;
182*4882a593Smuzhiyun 	u32 count;
183*4882a593Smuzhiyun 	u32 col_row;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	xgene_edac_pcp_rd(ctx->edac, PCPHPERRINTSTS, &pcp_hp_stat);
186*4882a593Smuzhiyun 	xgene_edac_pcp_rd(ctx->edac, PCPLPERRINTSTS, &pcp_lp_stat);
187*4882a593Smuzhiyun 	if (!((MCU_UNCORR_ERR_MASK & pcp_hp_stat) ||
188*4882a593Smuzhiyun 	      (MCU_CTL_ERR_MASK & pcp_hp_stat) ||
189*4882a593Smuzhiyun 	      (MCU_CORR_ERR_MASK & pcp_lp_stat)))
190*4882a593Smuzhiyun 		return;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	for (rank = 0; rank < MCU_MAX_RANK; rank++) {
193*4882a593Smuzhiyun 		reg = readl(ctx->mcu_csr + MCUESRR0 + rank * MCU_RANK_STRIDE);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 		/* Detect uncorrectable memory error */
196*4882a593Smuzhiyun 		if (reg & (MCU_ESRR_DEMANDUCERR_MASK |
197*4882a593Smuzhiyun 			   MCU_ESRR_BACKUCERR_MASK)) {
198*4882a593Smuzhiyun 			/* Detected uncorrectable memory error */
199*4882a593Smuzhiyun 			edac_mc_chipset_printk(mci, KERN_ERR, "X-Gene",
200*4882a593Smuzhiyun 				"MCU uncorrectable error at rank %d\n", rank);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 			edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci,
203*4882a593Smuzhiyun 				1, 0, 0, 0, 0, 0, -1, mci->ctl_name, "");
204*4882a593Smuzhiyun 		}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 		/* Detect correctable memory error */
207*4882a593Smuzhiyun 		if (reg & MCU_ESRR_CERR_MASK) {
208*4882a593Smuzhiyun 			bank = readl(ctx->mcu_csr + MCUEBLRR0 +
209*4882a593Smuzhiyun 				     rank * MCU_RANK_STRIDE);
210*4882a593Smuzhiyun 			col_row = readl(ctx->mcu_csr + MCUERCRR0 +
211*4882a593Smuzhiyun 					rank * MCU_RANK_STRIDE);
212*4882a593Smuzhiyun 			count = readl(ctx->mcu_csr + MCUSBECNT0 +
213*4882a593Smuzhiyun 				      rank * MCU_RANK_STRIDE);
214*4882a593Smuzhiyun 			edac_mc_chipset_printk(mci, KERN_WARNING, "X-Gene",
215*4882a593Smuzhiyun 				"MCU correctable error at rank %d bank %d column %d row %d count %d\n",
216*4882a593Smuzhiyun 				rank, MCU_EBLRR_ERRBANK_RD(bank),
217*4882a593Smuzhiyun 				MCU_ERCRR_ERRCOL_RD(col_row),
218*4882a593Smuzhiyun 				MCU_ERCRR_ERRROW_RD(col_row),
219*4882a593Smuzhiyun 				MCU_SBECNT_COUNT(count));
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 			edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci,
222*4882a593Smuzhiyun 				1, 0, 0, 0, 0, 0, -1, mci->ctl_name, "");
223*4882a593Smuzhiyun 		}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 		/* Clear all error registers */
226*4882a593Smuzhiyun 		writel(0x0, ctx->mcu_csr + MCUEBLRR0 + rank * MCU_RANK_STRIDE);
227*4882a593Smuzhiyun 		writel(0x0, ctx->mcu_csr + MCUERCRR0 + rank * MCU_RANK_STRIDE);
228*4882a593Smuzhiyun 		writel(0x0, ctx->mcu_csr + MCUSBECNT0 +
229*4882a593Smuzhiyun 		       rank * MCU_RANK_STRIDE);
230*4882a593Smuzhiyun 		writel(reg, ctx->mcu_csr + MCUESRR0 + rank * MCU_RANK_STRIDE);
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* Detect memory controller error */
234*4882a593Smuzhiyun 	reg = readl(ctx->mcu_csr + MCUGESR);
235*4882a593Smuzhiyun 	if (reg) {
236*4882a593Smuzhiyun 		if (reg & MCU_GESR_ADDRNOMATCH_ERR_MASK)
237*4882a593Smuzhiyun 			edac_mc_chipset_printk(mci, KERN_WARNING, "X-Gene",
238*4882a593Smuzhiyun 				"MCU address miss-match error\n");
239*4882a593Smuzhiyun 		if (reg & MCU_GESR_ADDRMULTIMATCH_ERR_MASK)
240*4882a593Smuzhiyun 			edac_mc_chipset_printk(mci, KERN_WARNING, "X-Gene",
241*4882a593Smuzhiyun 				"MCU address multi-match error\n");
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 		writel(reg, ctx->mcu_csr + MCUGESR);
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
xgene_edac_mc_irq_ctl(struct mem_ctl_info * mci,bool enable)247*4882a593Smuzhiyun static void xgene_edac_mc_irq_ctl(struct mem_ctl_info *mci, bool enable)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	struct xgene_edac_mc_ctx *ctx = mci->pvt_info;
250*4882a593Smuzhiyun 	unsigned int val;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (edac_op_state != EDAC_OPSTATE_INT)
253*4882a593Smuzhiyun 		return;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	mutex_lock(&ctx->edac->mc_lock);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/*
258*4882a593Smuzhiyun 	 * As there is only single bit for enable error and interrupt mask,
259*4882a593Smuzhiyun 	 * we must only enable top level interrupt after all MCUs are
260*4882a593Smuzhiyun 	 * registered. Otherwise, if there is an error and the corresponding
261*4882a593Smuzhiyun 	 * MCU has not registered, the interrupt will never get cleared. To
262*4882a593Smuzhiyun 	 * determine all MCU have registered, we will keep track of active
263*4882a593Smuzhiyun 	 * MCUs and registered MCUs.
264*4882a593Smuzhiyun 	 */
265*4882a593Smuzhiyun 	if (enable) {
266*4882a593Smuzhiyun 		/* Set registered MCU bit */
267*4882a593Smuzhiyun 		ctx->edac->mc_registered_mask |= 1 << ctx->mcu_id;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 		/* Enable interrupt after all active MCU registered */
270*4882a593Smuzhiyun 		if (ctx->edac->mc_registered_mask ==
271*4882a593Smuzhiyun 		    ctx->edac->mc_active_mask) {
272*4882a593Smuzhiyun 			/* Enable memory controller top level interrupt */
273*4882a593Smuzhiyun 			xgene_edac_pcp_clrbits(ctx->edac, PCPHPERRINTMSK,
274*4882a593Smuzhiyun 					       MCU_UNCORR_ERR_MASK |
275*4882a593Smuzhiyun 					       MCU_CTL_ERR_MASK);
276*4882a593Smuzhiyun 			xgene_edac_pcp_clrbits(ctx->edac, PCPLPERRINTMSK,
277*4882a593Smuzhiyun 					       MCU_CORR_ERR_MASK);
278*4882a593Smuzhiyun 		}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		/* Enable MCU interrupt and error reporting */
281*4882a593Smuzhiyun 		val = readl(ctx->mcu_csr + MCUGECR);
282*4882a593Smuzhiyun 		val |= MCU_GECR_DEMANDUCINTREN_MASK |
283*4882a593Smuzhiyun 		       MCU_GECR_BACKUCINTREN_MASK |
284*4882a593Smuzhiyun 		       MCU_GECR_CINTREN_MASK |
285*4882a593Smuzhiyun 		       MUC_GECR_MCUADDRERREN_MASK;
286*4882a593Smuzhiyun 		writel(val, ctx->mcu_csr + MCUGECR);
287*4882a593Smuzhiyun 	} else {
288*4882a593Smuzhiyun 		/* Disable MCU interrupt */
289*4882a593Smuzhiyun 		val = readl(ctx->mcu_csr + MCUGECR);
290*4882a593Smuzhiyun 		val &= ~(MCU_GECR_DEMANDUCINTREN_MASK |
291*4882a593Smuzhiyun 			 MCU_GECR_BACKUCINTREN_MASK |
292*4882a593Smuzhiyun 			 MCU_GECR_CINTREN_MASK |
293*4882a593Smuzhiyun 			 MUC_GECR_MCUADDRERREN_MASK);
294*4882a593Smuzhiyun 		writel(val, ctx->mcu_csr + MCUGECR);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 		/* Disable memory controller top level interrupt */
297*4882a593Smuzhiyun 		xgene_edac_pcp_setbits(ctx->edac, PCPHPERRINTMSK,
298*4882a593Smuzhiyun 				       MCU_UNCORR_ERR_MASK | MCU_CTL_ERR_MASK);
299*4882a593Smuzhiyun 		xgene_edac_pcp_setbits(ctx->edac, PCPLPERRINTMSK,
300*4882a593Smuzhiyun 				       MCU_CORR_ERR_MASK);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 		/* Clear registered MCU bit */
303*4882a593Smuzhiyun 		ctx->edac->mc_registered_mask &= ~(1 << ctx->mcu_id);
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	mutex_unlock(&ctx->edac->mc_lock);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
xgene_edac_mc_is_active(struct xgene_edac_mc_ctx * ctx,int mc_idx)309*4882a593Smuzhiyun static int xgene_edac_mc_is_active(struct xgene_edac_mc_ctx *ctx, int mc_idx)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	unsigned int reg;
312*4882a593Smuzhiyun 	u32 mcu_mask;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (regmap_read(ctx->edac->csw_map, CSW_CSWCR, &reg))
315*4882a593Smuzhiyun 		return 0;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	if (reg & CSW_CSWCR_DUALMCB_MASK) {
318*4882a593Smuzhiyun 		/*
319*4882a593Smuzhiyun 		 * Dual MCB active - Determine if all 4 active or just MCU0
320*4882a593Smuzhiyun 		 * and MCU2 active
321*4882a593Smuzhiyun 		 */
322*4882a593Smuzhiyun 		if (regmap_read(ctx->edac->mcbb_map, MCBADDRMR, &reg))
323*4882a593Smuzhiyun 			return 0;
324*4882a593Smuzhiyun 		mcu_mask = (reg & MCBADDRMR_DUALMCU_MODE_MASK) ? 0xF : 0x5;
325*4882a593Smuzhiyun 	} else {
326*4882a593Smuzhiyun 		/*
327*4882a593Smuzhiyun 		 * Single MCB active - Determine if MCU0/MCU1 or just MCU0
328*4882a593Smuzhiyun 		 * active
329*4882a593Smuzhiyun 		 */
330*4882a593Smuzhiyun 		if (regmap_read(ctx->edac->mcba_map, MCBADDRMR, &reg))
331*4882a593Smuzhiyun 			return 0;
332*4882a593Smuzhiyun 		mcu_mask = (reg & MCBADDRMR_DUALMCU_MODE_MASK) ? 0x3 : 0x1;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* Save active MC mask if hasn't set already */
336*4882a593Smuzhiyun 	if (!ctx->edac->mc_active_mask)
337*4882a593Smuzhiyun 		ctx->edac->mc_active_mask = mcu_mask;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return (mcu_mask & (1 << mc_idx)) ? 1 : 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
xgene_edac_mc_add(struct xgene_edac * edac,struct device_node * np)342*4882a593Smuzhiyun static int xgene_edac_mc_add(struct xgene_edac *edac, struct device_node *np)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	struct mem_ctl_info *mci;
345*4882a593Smuzhiyun 	struct edac_mc_layer layers[2];
346*4882a593Smuzhiyun 	struct xgene_edac_mc_ctx tmp_ctx;
347*4882a593Smuzhiyun 	struct xgene_edac_mc_ctx *ctx;
348*4882a593Smuzhiyun 	struct resource res;
349*4882a593Smuzhiyun 	int rc;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	memset(&tmp_ctx, 0, sizeof(tmp_ctx));
352*4882a593Smuzhiyun 	tmp_ctx.edac = edac;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (!devres_open_group(edac->dev, xgene_edac_mc_add, GFP_KERNEL))
355*4882a593Smuzhiyun 		return -ENOMEM;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	rc = of_address_to_resource(np, 0, &res);
358*4882a593Smuzhiyun 	if (rc < 0) {
359*4882a593Smuzhiyun 		dev_err(edac->dev, "no MCU resource address\n");
360*4882a593Smuzhiyun 		goto err_group;
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 	tmp_ctx.mcu_csr = devm_ioremap_resource(edac->dev, &res);
363*4882a593Smuzhiyun 	if (IS_ERR(tmp_ctx.mcu_csr)) {
364*4882a593Smuzhiyun 		dev_err(edac->dev, "unable to map MCU resource\n");
365*4882a593Smuzhiyun 		rc = PTR_ERR(tmp_ctx.mcu_csr);
366*4882a593Smuzhiyun 		goto err_group;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* Ignore non-active MCU */
370*4882a593Smuzhiyun 	if (of_property_read_u32(np, "memory-controller", &tmp_ctx.mcu_id)) {
371*4882a593Smuzhiyun 		dev_err(edac->dev, "no memory-controller property\n");
372*4882a593Smuzhiyun 		rc = -ENODEV;
373*4882a593Smuzhiyun 		goto err_group;
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 	if (!xgene_edac_mc_is_active(&tmp_ctx, tmp_ctx.mcu_id)) {
376*4882a593Smuzhiyun 		rc = -ENODEV;
377*4882a593Smuzhiyun 		goto err_group;
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
381*4882a593Smuzhiyun 	layers[0].size = 4;
382*4882a593Smuzhiyun 	layers[0].is_virt_csrow = true;
383*4882a593Smuzhiyun 	layers[1].type = EDAC_MC_LAYER_CHANNEL;
384*4882a593Smuzhiyun 	layers[1].size = 2;
385*4882a593Smuzhiyun 	layers[1].is_virt_csrow = false;
386*4882a593Smuzhiyun 	mci = edac_mc_alloc(tmp_ctx.mcu_id, ARRAY_SIZE(layers), layers,
387*4882a593Smuzhiyun 			    sizeof(*ctx));
388*4882a593Smuzhiyun 	if (!mci) {
389*4882a593Smuzhiyun 		rc = -ENOMEM;
390*4882a593Smuzhiyun 		goto err_group;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	ctx = mci->pvt_info;
394*4882a593Smuzhiyun 	*ctx = tmp_ctx;		/* Copy over resource value */
395*4882a593Smuzhiyun 	ctx->name = "xgene_edac_mc_err";
396*4882a593Smuzhiyun 	ctx->mci = mci;
397*4882a593Smuzhiyun 	mci->pdev = &mci->dev;
398*4882a593Smuzhiyun 	mci->ctl_name = ctx->name;
399*4882a593Smuzhiyun 	mci->dev_name = ctx->name;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_RDDR2 | MEM_FLAG_RDDR3 |
402*4882a593Smuzhiyun 			 MEM_FLAG_DDR | MEM_FLAG_DDR2 | MEM_FLAG_DDR3;
403*4882a593Smuzhiyun 	mci->edac_ctl_cap = EDAC_FLAG_SECDED;
404*4882a593Smuzhiyun 	mci->edac_cap = EDAC_FLAG_SECDED;
405*4882a593Smuzhiyun 	mci->mod_name = EDAC_MOD_STR;
406*4882a593Smuzhiyun 	mci->ctl_page_to_phys = NULL;
407*4882a593Smuzhiyun 	mci->scrub_cap = SCRUB_FLAG_HW_SRC;
408*4882a593Smuzhiyun 	mci->scrub_mode = SCRUB_HW_SRC;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	if (edac_op_state == EDAC_OPSTATE_POLL)
411*4882a593Smuzhiyun 		mci->edac_check = xgene_edac_mc_check;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	if (edac_mc_add_mc(mci)) {
414*4882a593Smuzhiyun 		dev_err(edac->dev, "edac_mc_add_mc failed\n");
415*4882a593Smuzhiyun 		rc = -EINVAL;
416*4882a593Smuzhiyun 		goto err_free;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	xgene_edac_mc_create_debugfs_node(mci);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	list_add(&ctx->next, &edac->mcus);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	xgene_edac_mc_irq_ctl(mci, true);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	devres_remove_group(edac->dev, xgene_edac_mc_add);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	dev_info(edac->dev, "X-Gene EDAC MC registered\n");
428*4882a593Smuzhiyun 	return 0;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun err_free:
431*4882a593Smuzhiyun 	edac_mc_free(mci);
432*4882a593Smuzhiyun err_group:
433*4882a593Smuzhiyun 	devres_release_group(edac->dev, xgene_edac_mc_add);
434*4882a593Smuzhiyun 	return rc;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
xgene_edac_mc_remove(struct xgene_edac_mc_ctx * mcu)437*4882a593Smuzhiyun static int xgene_edac_mc_remove(struct xgene_edac_mc_ctx *mcu)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	xgene_edac_mc_irq_ctl(mcu->mci, false);
440*4882a593Smuzhiyun 	edac_mc_del_mc(&mcu->mci->dev);
441*4882a593Smuzhiyun 	edac_mc_free(mcu->mci);
442*4882a593Smuzhiyun 	return 0;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun /* CPU L1/L2 error CSR */
446*4882a593Smuzhiyun #define MAX_CPU_PER_PMD				2
447*4882a593Smuzhiyun #define CPU_CSR_STRIDE				0x00100000
448*4882a593Smuzhiyun #define CPU_L2C_PAGE				0x000D0000
449*4882a593Smuzhiyun #define CPU_MEMERR_L2C_PAGE			0x000E0000
450*4882a593Smuzhiyun #define CPU_MEMERR_CPU_PAGE			0x000F0000
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun #define MEMERR_CPU_ICFECR_PAGE_OFFSET		0x0000
453*4882a593Smuzhiyun #define MEMERR_CPU_ICFESR_PAGE_OFFSET		0x0004
454*4882a593Smuzhiyun #define  MEMERR_CPU_ICFESR_ERRWAY_RD(src)	(((src) & 0xFF000000) >> 24)
455*4882a593Smuzhiyun #define  MEMERR_CPU_ICFESR_ERRINDEX_RD(src)	(((src) & 0x003F0000) >> 16)
456*4882a593Smuzhiyun #define  MEMERR_CPU_ICFESR_ERRINFO_RD(src)	(((src) & 0x0000FF00) >> 8)
457*4882a593Smuzhiyun #define  MEMERR_CPU_ICFESR_ERRTYPE_RD(src)	(((src) & 0x00000070) >> 4)
458*4882a593Smuzhiyun #define  MEMERR_CPU_ICFESR_MULTCERR_MASK	BIT(2)
459*4882a593Smuzhiyun #define  MEMERR_CPU_ICFESR_CERR_MASK		BIT(0)
460*4882a593Smuzhiyun #define MEMERR_CPU_LSUESR_PAGE_OFFSET		0x000c
461*4882a593Smuzhiyun #define  MEMERR_CPU_LSUESR_ERRWAY_RD(src)	(((src) & 0xFF000000) >> 24)
462*4882a593Smuzhiyun #define  MEMERR_CPU_LSUESR_ERRINDEX_RD(src)	(((src) & 0x003F0000) >> 16)
463*4882a593Smuzhiyun #define  MEMERR_CPU_LSUESR_ERRINFO_RD(src)	(((src) & 0x0000FF00) >> 8)
464*4882a593Smuzhiyun #define  MEMERR_CPU_LSUESR_ERRTYPE_RD(src)	(((src) & 0x00000070) >> 4)
465*4882a593Smuzhiyun #define  MEMERR_CPU_LSUESR_MULTCERR_MASK	BIT(2)
466*4882a593Smuzhiyun #define  MEMERR_CPU_LSUESR_CERR_MASK		BIT(0)
467*4882a593Smuzhiyun #define MEMERR_CPU_LSUECR_PAGE_OFFSET		0x0008
468*4882a593Smuzhiyun #define MEMERR_CPU_MMUECR_PAGE_OFFSET		0x0010
469*4882a593Smuzhiyun #define MEMERR_CPU_MMUESR_PAGE_OFFSET		0x0014
470*4882a593Smuzhiyun #define  MEMERR_CPU_MMUESR_ERRWAY_RD(src)	(((src) & 0xFF000000) >> 24)
471*4882a593Smuzhiyun #define  MEMERR_CPU_MMUESR_ERRINDEX_RD(src)	(((src) & 0x007F0000) >> 16)
472*4882a593Smuzhiyun #define  MEMERR_CPU_MMUESR_ERRINFO_RD(src)	(((src) & 0x0000FF00) >> 8)
473*4882a593Smuzhiyun #define  MEMERR_CPU_MMUESR_ERRREQSTR_LSU_MASK	BIT(7)
474*4882a593Smuzhiyun #define  MEMERR_CPU_MMUESR_ERRTYPE_RD(src)	(((src) & 0x00000070) >> 4)
475*4882a593Smuzhiyun #define  MEMERR_CPU_MMUESR_MULTCERR_MASK	BIT(2)
476*4882a593Smuzhiyun #define  MEMERR_CPU_MMUESR_CERR_MASK		BIT(0)
477*4882a593Smuzhiyun #define MEMERR_CPU_ICFESRA_PAGE_OFFSET		0x0804
478*4882a593Smuzhiyun #define MEMERR_CPU_LSUESRA_PAGE_OFFSET		0x080c
479*4882a593Smuzhiyun #define MEMERR_CPU_MMUESRA_PAGE_OFFSET		0x0814
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun #define MEMERR_L2C_L2ECR_PAGE_OFFSET		0x0000
482*4882a593Smuzhiyun #define MEMERR_L2C_L2ESR_PAGE_OFFSET		0x0004
483*4882a593Smuzhiyun #define  MEMERR_L2C_L2ESR_ERRSYN_RD(src)	(((src) & 0xFF000000) >> 24)
484*4882a593Smuzhiyun #define  MEMERR_L2C_L2ESR_ERRWAY_RD(src)	(((src) & 0x00FC0000) >> 18)
485*4882a593Smuzhiyun #define  MEMERR_L2C_L2ESR_ERRCPU_RD(src)	(((src) & 0x00020000) >> 17)
486*4882a593Smuzhiyun #define  MEMERR_L2C_L2ESR_ERRGROUP_RD(src)	(((src) & 0x0000E000) >> 13)
487*4882a593Smuzhiyun #define  MEMERR_L2C_L2ESR_ERRACTION_RD(src)	(((src) & 0x00001C00) >> 10)
488*4882a593Smuzhiyun #define  MEMERR_L2C_L2ESR_ERRTYPE_RD(src)	(((src) & 0x00000300) >> 8)
489*4882a593Smuzhiyun #define  MEMERR_L2C_L2ESR_MULTUCERR_MASK	BIT(3)
490*4882a593Smuzhiyun #define  MEMERR_L2C_L2ESR_MULTICERR_MASK	BIT(2)
491*4882a593Smuzhiyun #define  MEMERR_L2C_L2ESR_UCERR_MASK		BIT(1)
492*4882a593Smuzhiyun #define  MEMERR_L2C_L2ESR_ERR_MASK		BIT(0)
493*4882a593Smuzhiyun #define MEMERR_L2C_L2EALR_PAGE_OFFSET		0x0008
494*4882a593Smuzhiyun #define CPUX_L2C_L2RTOCR_PAGE_OFFSET		0x0010
495*4882a593Smuzhiyun #define MEMERR_L2C_L2EAHR_PAGE_OFFSET		0x000c
496*4882a593Smuzhiyun #define CPUX_L2C_L2RTOSR_PAGE_OFFSET		0x0014
497*4882a593Smuzhiyun #define  MEMERR_L2C_L2RTOSR_MULTERR_MASK	BIT(1)
498*4882a593Smuzhiyun #define  MEMERR_L2C_L2RTOSR_ERR_MASK		BIT(0)
499*4882a593Smuzhiyun #define CPUX_L2C_L2RTOALR_PAGE_OFFSET		0x0018
500*4882a593Smuzhiyun #define CPUX_L2C_L2RTOAHR_PAGE_OFFSET		0x001c
501*4882a593Smuzhiyun #define MEMERR_L2C_L2ESRA_PAGE_OFFSET		0x0804
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun /*
504*4882a593Smuzhiyun  * Processor Module Domain (PMD) context - Context for a pair of processsors.
505*4882a593Smuzhiyun  * Each PMD consists of 2 CPUs and a shared L2 cache. Each CPU consists of
506*4882a593Smuzhiyun  * its own L1 cache.
507*4882a593Smuzhiyun  */
508*4882a593Smuzhiyun struct xgene_edac_pmd_ctx {
509*4882a593Smuzhiyun 	struct list_head	next;
510*4882a593Smuzhiyun 	struct device		ddev;
511*4882a593Smuzhiyun 	char			*name;
512*4882a593Smuzhiyun 	struct xgene_edac	*edac;
513*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev;
514*4882a593Smuzhiyun 	void __iomem		*pmd_csr;
515*4882a593Smuzhiyun 	u32			pmd;
516*4882a593Smuzhiyun 	int			version;
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun 
xgene_edac_pmd_l1_check(struct edac_device_ctl_info * edac_dev,int cpu_idx)519*4882a593Smuzhiyun static void xgene_edac_pmd_l1_check(struct edac_device_ctl_info *edac_dev,
520*4882a593Smuzhiyun 				    int cpu_idx)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	struct xgene_edac_pmd_ctx *ctx = edac_dev->pvt_info;
523*4882a593Smuzhiyun 	void __iomem *pg_f;
524*4882a593Smuzhiyun 	u32 val;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	pg_f = ctx->pmd_csr + cpu_idx * CPU_CSR_STRIDE + CPU_MEMERR_CPU_PAGE;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	val = readl(pg_f + MEMERR_CPU_ICFESR_PAGE_OFFSET);
529*4882a593Smuzhiyun 	if (!val)
530*4882a593Smuzhiyun 		goto chk_lsu;
531*4882a593Smuzhiyun 	dev_err(edac_dev->dev,
532*4882a593Smuzhiyun 		"CPU%d L1 memory error ICF 0x%08X Way 0x%02X Index 0x%02X Info 0x%02X\n",
533*4882a593Smuzhiyun 		ctx->pmd * MAX_CPU_PER_PMD + cpu_idx, val,
534*4882a593Smuzhiyun 		MEMERR_CPU_ICFESR_ERRWAY_RD(val),
535*4882a593Smuzhiyun 		MEMERR_CPU_ICFESR_ERRINDEX_RD(val),
536*4882a593Smuzhiyun 		MEMERR_CPU_ICFESR_ERRINFO_RD(val));
537*4882a593Smuzhiyun 	if (val & MEMERR_CPU_ICFESR_CERR_MASK)
538*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "One or more correctable error\n");
539*4882a593Smuzhiyun 	if (val & MEMERR_CPU_ICFESR_MULTCERR_MASK)
540*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Multiple correctable error\n");
541*4882a593Smuzhiyun 	switch (MEMERR_CPU_ICFESR_ERRTYPE_RD(val)) {
542*4882a593Smuzhiyun 	case 1:
543*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "L1 TLB multiple hit\n");
544*4882a593Smuzhiyun 		break;
545*4882a593Smuzhiyun 	case 2:
546*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Way select multiple hit\n");
547*4882a593Smuzhiyun 		break;
548*4882a593Smuzhiyun 	case 3:
549*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Physical tag parity error\n");
550*4882a593Smuzhiyun 		break;
551*4882a593Smuzhiyun 	case 4:
552*4882a593Smuzhiyun 	case 5:
553*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "L1 data parity error\n");
554*4882a593Smuzhiyun 		break;
555*4882a593Smuzhiyun 	case 6:
556*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "L1 pre-decode parity error\n");
557*4882a593Smuzhiyun 		break;
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	/* Clear any HW errors */
561*4882a593Smuzhiyun 	writel(val, pg_f + MEMERR_CPU_ICFESR_PAGE_OFFSET);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	if (val & (MEMERR_CPU_ICFESR_CERR_MASK |
564*4882a593Smuzhiyun 		   MEMERR_CPU_ICFESR_MULTCERR_MASK))
565*4882a593Smuzhiyun 		edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun chk_lsu:
568*4882a593Smuzhiyun 	val = readl(pg_f + MEMERR_CPU_LSUESR_PAGE_OFFSET);
569*4882a593Smuzhiyun 	if (!val)
570*4882a593Smuzhiyun 		goto chk_mmu;
571*4882a593Smuzhiyun 	dev_err(edac_dev->dev,
572*4882a593Smuzhiyun 		"CPU%d memory error LSU 0x%08X Way 0x%02X Index 0x%02X Info 0x%02X\n",
573*4882a593Smuzhiyun 		ctx->pmd * MAX_CPU_PER_PMD + cpu_idx, val,
574*4882a593Smuzhiyun 		MEMERR_CPU_LSUESR_ERRWAY_RD(val),
575*4882a593Smuzhiyun 		MEMERR_CPU_LSUESR_ERRINDEX_RD(val),
576*4882a593Smuzhiyun 		MEMERR_CPU_LSUESR_ERRINFO_RD(val));
577*4882a593Smuzhiyun 	if (val & MEMERR_CPU_LSUESR_CERR_MASK)
578*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "One or more correctable error\n");
579*4882a593Smuzhiyun 	if (val & MEMERR_CPU_LSUESR_MULTCERR_MASK)
580*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Multiple correctable error\n");
581*4882a593Smuzhiyun 	switch (MEMERR_CPU_LSUESR_ERRTYPE_RD(val)) {
582*4882a593Smuzhiyun 	case 0:
583*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Load tag error\n");
584*4882a593Smuzhiyun 		break;
585*4882a593Smuzhiyun 	case 1:
586*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Load data error\n");
587*4882a593Smuzhiyun 		break;
588*4882a593Smuzhiyun 	case 2:
589*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "WSL multihit error\n");
590*4882a593Smuzhiyun 		break;
591*4882a593Smuzhiyun 	case 3:
592*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Store tag error\n");
593*4882a593Smuzhiyun 		break;
594*4882a593Smuzhiyun 	case 4:
595*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
596*4882a593Smuzhiyun 			"DTB multihit from load pipeline error\n");
597*4882a593Smuzhiyun 		break;
598*4882a593Smuzhiyun 	case 5:
599*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
600*4882a593Smuzhiyun 			"DTB multihit from store pipeline error\n");
601*4882a593Smuzhiyun 		break;
602*4882a593Smuzhiyun 	}
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	/* Clear any HW errors */
605*4882a593Smuzhiyun 	writel(val, pg_f + MEMERR_CPU_LSUESR_PAGE_OFFSET);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	if (val & (MEMERR_CPU_LSUESR_CERR_MASK |
608*4882a593Smuzhiyun 		   MEMERR_CPU_LSUESR_MULTCERR_MASK))
609*4882a593Smuzhiyun 		edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun chk_mmu:
612*4882a593Smuzhiyun 	val = readl(pg_f + MEMERR_CPU_MMUESR_PAGE_OFFSET);
613*4882a593Smuzhiyun 	if (!val)
614*4882a593Smuzhiyun 		return;
615*4882a593Smuzhiyun 	dev_err(edac_dev->dev,
616*4882a593Smuzhiyun 		"CPU%d memory error MMU 0x%08X Way 0x%02X Index 0x%02X Info 0x%02X %s\n",
617*4882a593Smuzhiyun 		ctx->pmd * MAX_CPU_PER_PMD + cpu_idx, val,
618*4882a593Smuzhiyun 		MEMERR_CPU_MMUESR_ERRWAY_RD(val),
619*4882a593Smuzhiyun 		MEMERR_CPU_MMUESR_ERRINDEX_RD(val),
620*4882a593Smuzhiyun 		MEMERR_CPU_MMUESR_ERRINFO_RD(val),
621*4882a593Smuzhiyun 		val & MEMERR_CPU_MMUESR_ERRREQSTR_LSU_MASK ? "LSU" : "ICF");
622*4882a593Smuzhiyun 	if (val & MEMERR_CPU_MMUESR_CERR_MASK)
623*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "One or more correctable error\n");
624*4882a593Smuzhiyun 	if (val & MEMERR_CPU_MMUESR_MULTCERR_MASK)
625*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Multiple correctable error\n");
626*4882a593Smuzhiyun 	switch (MEMERR_CPU_MMUESR_ERRTYPE_RD(val)) {
627*4882a593Smuzhiyun 	case 0:
628*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Stage 1 UTB hit error\n");
629*4882a593Smuzhiyun 		break;
630*4882a593Smuzhiyun 	case 1:
631*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Stage 1 UTB miss error\n");
632*4882a593Smuzhiyun 		break;
633*4882a593Smuzhiyun 	case 2:
634*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Stage 1 UTB allocate error\n");
635*4882a593Smuzhiyun 		break;
636*4882a593Smuzhiyun 	case 3:
637*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "TMO operation single bank error\n");
638*4882a593Smuzhiyun 		break;
639*4882a593Smuzhiyun 	case 4:
640*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Stage 2 UTB error\n");
641*4882a593Smuzhiyun 		break;
642*4882a593Smuzhiyun 	case 5:
643*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Stage 2 UTB miss error\n");
644*4882a593Smuzhiyun 		break;
645*4882a593Smuzhiyun 	case 6:
646*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Stage 2 UTB allocate error\n");
647*4882a593Smuzhiyun 		break;
648*4882a593Smuzhiyun 	case 7:
649*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "TMO operation multiple bank error\n");
650*4882a593Smuzhiyun 		break;
651*4882a593Smuzhiyun 	}
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	/* Clear any HW errors */
654*4882a593Smuzhiyun 	writel(val, pg_f + MEMERR_CPU_MMUESR_PAGE_OFFSET);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
xgene_edac_pmd_l2_check(struct edac_device_ctl_info * edac_dev)659*4882a593Smuzhiyun static void xgene_edac_pmd_l2_check(struct edac_device_ctl_info *edac_dev)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	struct xgene_edac_pmd_ctx *ctx = edac_dev->pvt_info;
662*4882a593Smuzhiyun 	void __iomem *pg_d;
663*4882a593Smuzhiyun 	void __iomem *pg_e;
664*4882a593Smuzhiyun 	u32 val_hi;
665*4882a593Smuzhiyun 	u32 val_lo;
666*4882a593Smuzhiyun 	u32 val;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	/* Check L2 */
669*4882a593Smuzhiyun 	pg_e = ctx->pmd_csr + CPU_MEMERR_L2C_PAGE;
670*4882a593Smuzhiyun 	val = readl(pg_e + MEMERR_L2C_L2ESR_PAGE_OFFSET);
671*4882a593Smuzhiyun 	if (!val)
672*4882a593Smuzhiyun 		goto chk_l2c;
673*4882a593Smuzhiyun 	val_lo = readl(pg_e + MEMERR_L2C_L2EALR_PAGE_OFFSET);
674*4882a593Smuzhiyun 	val_hi = readl(pg_e + MEMERR_L2C_L2EAHR_PAGE_OFFSET);
675*4882a593Smuzhiyun 	dev_err(edac_dev->dev,
676*4882a593Smuzhiyun 		"PMD%d memory error L2C L2ESR 0x%08X @ 0x%08X.%08X\n",
677*4882a593Smuzhiyun 		ctx->pmd, val, val_hi, val_lo);
678*4882a593Smuzhiyun 	dev_err(edac_dev->dev,
679*4882a593Smuzhiyun 		"ErrSyndrome 0x%02X ErrWay 0x%02X ErrCpu %d ErrGroup 0x%02X ErrAction 0x%02X\n",
680*4882a593Smuzhiyun 		MEMERR_L2C_L2ESR_ERRSYN_RD(val),
681*4882a593Smuzhiyun 		MEMERR_L2C_L2ESR_ERRWAY_RD(val),
682*4882a593Smuzhiyun 		MEMERR_L2C_L2ESR_ERRCPU_RD(val),
683*4882a593Smuzhiyun 		MEMERR_L2C_L2ESR_ERRGROUP_RD(val),
684*4882a593Smuzhiyun 		MEMERR_L2C_L2ESR_ERRACTION_RD(val));
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	if (val & MEMERR_L2C_L2ESR_ERR_MASK)
687*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "One or more correctable error\n");
688*4882a593Smuzhiyun 	if (val & MEMERR_L2C_L2ESR_MULTICERR_MASK)
689*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Multiple correctable error\n");
690*4882a593Smuzhiyun 	if (val & MEMERR_L2C_L2ESR_UCERR_MASK)
691*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "One or more uncorrectable error\n");
692*4882a593Smuzhiyun 	if (val & MEMERR_L2C_L2ESR_MULTUCERR_MASK)
693*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Multiple uncorrectable error\n");
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	switch (MEMERR_L2C_L2ESR_ERRTYPE_RD(val)) {
696*4882a593Smuzhiyun 	case 0:
697*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Outbound SDB parity error\n");
698*4882a593Smuzhiyun 		break;
699*4882a593Smuzhiyun 	case 1:
700*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Inbound SDB parity error\n");
701*4882a593Smuzhiyun 		break;
702*4882a593Smuzhiyun 	case 2:
703*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Tag ECC error\n");
704*4882a593Smuzhiyun 		break;
705*4882a593Smuzhiyun 	case 3:
706*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Data ECC error\n");
707*4882a593Smuzhiyun 		break;
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	/* Clear any HW errors */
711*4882a593Smuzhiyun 	writel(val, pg_e + MEMERR_L2C_L2ESR_PAGE_OFFSET);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if (val & (MEMERR_L2C_L2ESR_ERR_MASK |
714*4882a593Smuzhiyun 		   MEMERR_L2C_L2ESR_MULTICERR_MASK))
715*4882a593Smuzhiyun 		edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
716*4882a593Smuzhiyun 	if (val & (MEMERR_L2C_L2ESR_UCERR_MASK |
717*4882a593Smuzhiyun 		   MEMERR_L2C_L2ESR_MULTUCERR_MASK))
718*4882a593Smuzhiyun 		edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun chk_l2c:
721*4882a593Smuzhiyun 	/* Check if any memory request timed out on L2 cache */
722*4882a593Smuzhiyun 	pg_d = ctx->pmd_csr + CPU_L2C_PAGE;
723*4882a593Smuzhiyun 	val = readl(pg_d + CPUX_L2C_L2RTOSR_PAGE_OFFSET);
724*4882a593Smuzhiyun 	if (val) {
725*4882a593Smuzhiyun 		val_lo = readl(pg_d + CPUX_L2C_L2RTOALR_PAGE_OFFSET);
726*4882a593Smuzhiyun 		val_hi = readl(pg_d + CPUX_L2C_L2RTOAHR_PAGE_OFFSET);
727*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
728*4882a593Smuzhiyun 			"PMD%d L2C error L2C RTOSR 0x%08X @ 0x%08X.%08X\n",
729*4882a593Smuzhiyun 			ctx->pmd, val, val_hi, val_lo);
730*4882a593Smuzhiyun 		writel(val, pg_d + CPUX_L2C_L2RTOSR_PAGE_OFFSET);
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
xgene_edac_pmd_check(struct edac_device_ctl_info * edac_dev)734*4882a593Smuzhiyun static void xgene_edac_pmd_check(struct edac_device_ctl_info *edac_dev)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	struct xgene_edac_pmd_ctx *ctx = edac_dev->pvt_info;
737*4882a593Smuzhiyun 	unsigned int pcp_hp_stat;
738*4882a593Smuzhiyun 	int i;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	xgene_edac_pcp_rd(ctx->edac, PCPHPERRINTSTS, &pcp_hp_stat);
741*4882a593Smuzhiyun 	if (!((PMD0_MERR_MASK << ctx->pmd) & pcp_hp_stat))
742*4882a593Smuzhiyun 		return;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	/* Check CPU L1 error */
745*4882a593Smuzhiyun 	for (i = 0; i < MAX_CPU_PER_PMD; i++)
746*4882a593Smuzhiyun 		xgene_edac_pmd_l1_check(edac_dev, i);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	/* Check CPU L2 error */
749*4882a593Smuzhiyun 	xgene_edac_pmd_l2_check(edac_dev);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
xgene_edac_pmd_cpu_hw_cfg(struct edac_device_ctl_info * edac_dev,int cpu)752*4882a593Smuzhiyun static void xgene_edac_pmd_cpu_hw_cfg(struct edac_device_ctl_info *edac_dev,
753*4882a593Smuzhiyun 				      int cpu)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun 	struct xgene_edac_pmd_ctx *ctx = edac_dev->pvt_info;
756*4882a593Smuzhiyun 	void __iomem *pg_f = ctx->pmd_csr + cpu * CPU_CSR_STRIDE +
757*4882a593Smuzhiyun 			     CPU_MEMERR_CPU_PAGE;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	/*
760*4882a593Smuzhiyun 	 * Enable CPU memory error:
761*4882a593Smuzhiyun 	 *  MEMERR_CPU_ICFESRA, MEMERR_CPU_LSUESRA, and MEMERR_CPU_MMUESRA
762*4882a593Smuzhiyun 	 */
763*4882a593Smuzhiyun 	writel(0x00000301, pg_f + MEMERR_CPU_ICFECR_PAGE_OFFSET);
764*4882a593Smuzhiyun 	writel(0x00000301, pg_f + MEMERR_CPU_LSUECR_PAGE_OFFSET);
765*4882a593Smuzhiyun 	writel(0x00000101, pg_f + MEMERR_CPU_MMUECR_PAGE_OFFSET);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
xgene_edac_pmd_hw_cfg(struct edac_device_ctl_info * edac_dev)768*4882a593Smuzhiyun static void xgene_edac_pmd_hw_cfg(struct edac_device_ctl_info *edac_dev)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	struct xgene_edac_pmd_ctx *ctx = edac_dev->pvt_info;
771*4882a593Smuzhiyun 	void __iomem *pg_d = ctx->pmd_csr + CPU_L2C_PAGE;
772*4882a593Smuzhiyun 	void __iomem *pg_e = ctx->pmd_csr + CPU_MEMERR_L2C_PAGE;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	/* Enable PMD memory error - MEMERR_L2C_L2ECR and L2C_L2RTOCR */
775*4882a593Smuzhiyun 	writel(0x00000703, pg_e + MEMERR_L2C_L2ECR_PAGE_OFFSET);
776*4882a593Smuzhiyun 	/* Configure L2C HW request time out feature if supported */
777*4882a593Smuzhiyun 	if (ctx->version > 1)
778*4882a593Smuzhiyun 		writel(0x00000119, pg_d + CPUX_L2C_L2RTOCR_PAGE_OFFSET);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
xgene_edac_pmd_hw_ctl(struct edac_device_ctl_info * edac_dev,bool enable)781*4882a593Smuzhiyun static void xgene_edac_pmd_hw_ctl(struct edac_device_ctl_info *edac_dev,
782*4882a593Smuzhiyun 				  bool enable)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	struct xgene_edac_pmd_ctx *ctx = edac_dev->pvt_info;
785*4882a593Smuzhiyun 	int i;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	/* Enable PMD error interrupt */
788*4882a593Smuzhiyun 	if (edac_dev->op_state == OP_RUNNING_INTERRUPT) {
789*4882a593Smuzhiyun 		if (enable)
790*4882a593Smuzhiyun 			xgene_edac_pcp_clrbits(ctx->edac, PCPHPERRINTMSK,
791*4882a593Smuzhiyun 					       PMD0_MERR_MASK << ctx->pmd);
792*4882a593Smuzhiyun 		else
793*4882a593Smuzhiyun 			xgene_edac_pcp_setbits(ctx->edac, PCPHPERRINTMSK,
794*4882a593Smuzhiyun 					       PMD0_MERR_MASK << ctx->pmd);
795*4882a593Smuzhiyun 	}
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	if (enable) {
798*4882a593Smuzhiyun 		xgene_edac_pmd_hw_cfg(edac_dev);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 		/* Two CPUs per a PMD */
801*4882a593Smuzhiyun 		for (i = 0; i < MAX_CPU_PER_PMD; i++)
802*4882a593Smuzhiyun 			xgene_edac_pmd_cpu_hw_cfg(edac_dev, i);
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun 
xgene_edac_pmd_l1_inject_ctrl_write(struct file * file,const char __user * data,size_t count,loff_t * ppos)806*4882a593Smuzhiyun static ssize_t xgene_edac_pmd_l1_inject_ctrl_write(struct file *file,
807*4882a593Smuzhiyun 						   const char __user *data,
808*4882a593Smuzhiyun 						   size_t count, loff_t *ppos)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev = file->private_data;
811*4882a593Smuzhiyun 	struct xgene_edac_pmd_ctx *ctx = edac_dev->pvt_info;
812*4882a593Smuzhiyun 	void __iomem *cpux_pg_f;
813*4882a593Smuzhiyun 	int i;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	for (i = 0; i < MAX_CPU_PER_PMD; i++) {
816*4882a593Smuzhiyun 		cpux_pg_f = ctx->pmd_csr + i * CPU_CSR_STRIDE +
817*4882a593Smuzhiyun 			    CPU_MEMERR_CPU_PAGE;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 		writel(MEMERR_CPU_ICFESR_MULTCERR_MASK |
820*4882a593Smuzhiyun 		       MEMERR_CPU_ICFESR_CERR_MASK,
821*4882a593Smuzhiyun 		       cpux_pg_f + MEMERR_CPU_ICFESRA_PAGE_OFFSET);
822*4882a593Smuzhiyun 		writel(MEMERR_CPU_LSUESR_MULTCERR_MASK |
823*4882a593Smuzhiyun 		       MEMERR_CPU_LSUESR_CERR_MASK,
824*4882a593Smuzhiyun 		       cpux_pg_f + MEMERR_CPU_LSUESRA_PAGE_OFFSET);
825*4882a593Smuzhiyun 		writel(MEMERR_CPU_MMUESR_MULTCERR_MASK |
826*4882a593Smuzhiyun 		       MEMERR_CPU_MMUESR_CERR_MASK,
827*4882a593Smuzhiyun 		       cpux_pg_f + MEMERR_CPU_MMUESRA_PAGE_OFFSET);
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 	return count;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun 
xgene_edac_pmd_l2_inject_ctrl_write(struct file * file,const char __user * data,size_t count,loff_t * ppos)832*4882a593Smuzhiyun static ssize_t xgene_edac_pmd_l2_inject_ctrl_write(struct file *file,
833*4882a593Smuzhiyun 						   const char __user *data,
834*4882a593Smuzhiyun 						   size_t count, loff_t *ppos)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev = file->private_data;
837*4882a593Smuzhiyun 	struct xgene_edac_pmd_ctx *ctx = edac_dev->pvt_info;
838*4882a593Smuzhiyun 	void __iomem *pg_e = ctx->pmd_csr + CPU_MEMERR_L2C_PAGE;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	writel(MEMERR_L2C_L2ESR_MULTUCERR_MASK |
841*4882a593Smuzhiyun 	       MEMERR_L2C_L2ESR_MULTICERR_MASK |
842*4882a593Smuzhiyun 	       MEMERR_L2C_L2ESR_UCERR_MASK |
843*4882a593Smuzhiyun 	       MEMERR_L2C_L2ESR_ERR_MASK,
844*4882a593Smuzhiyun 	       pg_e + MEMERR_L2C_L2ESRA_PAGE_OFFSET);
845*4882a593Smuzhiyun 	return count;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun static const struct file_operations xgene_edac_pmd_debug_inject_fops[] = {
849*4882a593Smuzhiyun 	{
850*4882a593Smuzhiyun 	.open = simple_open,
851*4882a593Smuzhiyun 	.write = xgene_edac_pmd_l1_inject_ctrl_write,
852*4882a593Smuzhiyun 	.llseek = generic_file_llseek, },
853*4882a593Smuzhiyun 	{
854*4882a593Smuzhiyun 	.open = simple_open,
855*4882a593Smuzhiyun 	.write = xgene_edac_pmd_l2_inject_ctrl_write,
856*4882a593Smuzhiyun 	.llseek = generic_file_llseek, },
857*4882a593Smuzhiyun 	{ }
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun static void
xgene_edac_pmd_create_debugfs_nodes(struct edac_device_ctl_info * edac_dev)861*4882a593Smuzhiyun xgene_edac_pmd_create_debugfs_nodes(struct edac_device_ctl_info *edac_dev)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	struct xgene_edac_pmd_ctx *ctx = edac_dev->pvt_info;
864*4882a593Smuzhiyun 	struct dentry *dbgfs_dir;
865*4882a593Smuzhiyun 	char name[10];
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_EDAC_DEBUG) || !ctx->edac->dfs)
868*4882a593Smuzhiyun 		return;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	snprintf(name, sizeof(name), "PMD%d", ctx->pmd);
871*4882a593Smuzhiyun 	dbgfs_dir = edac_debugfs_create_dir_at(name, ctx->edac->dfs);
872*4882a593Smuzhiyun 	if (!dbgfs_dir)
873*4882a593Smuzhiyun 		return;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	edac_debugfs_create_file("l1_inject_ctrl", S_IWUSR, dbgfs_dir, edac_dev,
876*4882a593Smuzhiyun 				 &xgene_edac_pmd_debug_inject_fops[0]);
877*4882a593Smuzhiyun 	edac_debugfs_create_file("l2_inject_ctrl", S_IWUSR, dbgfs_dir, edac_dev,
878*4882a593Smuzhiyun 				 &xgene_edac_pmd_debug_inject_fops[1]);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
xgene_edac_pmd_available(u32 efuse,int pmd)881*4882a593Smuzhiyun static int xgene_edac_pmd_available(u32 efuse, int pmd)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	return (efuse & (1 << pmd)) ? 0 : 1;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun 
xgene_edac_pmd_add(struct xgene_edac * edac,struct device_node * np,int version)886*4882a593Smuzhiyun static int xgene_edac_pmd_add(struct xgene_edac *edac, struct device_node *np,
887*4882a593Smuzhiyun 			      int version)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev;
890*4882a593Smuzhiyun 	struct xgene_edac_pmd_ctx *ctx;
891*4882a593Smuzhiyun 	struct resource res;
892*4882a593Smuzhiyun 	char edac_name[10];
893*4882a593Smuzhiyun 	u32 pmd;
894*4882a593Smuzhiyun 	int rc;
895*4882a593Smuzhiyun 	u32 val;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	if (!devres_open_group(edac->dev, xgene_edac_pmd_add, GFP_KERNEL))
898*4882a593Smuzhiyun 		return -ENOMEM;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/* Determine if this PMD is disabled */
901*4882a593Smuzhiyun 	if (of_property_read_u32(np, "pmd-controller", &pmd)) {
902*4882a593Smuzhiyun 		dev_err(edac->dev, "no pmd-controller property\n");
903*4882a593Smuzhiyun 		rc = -ENODEV;
904*4882a593Smuzhiyun 		goto err_group;
905*4882a593Smuzhiyun 	}
906*4882a593Smuzhiyun 	rc = regmap_read(edac->efuse_map, 0, &val);
907*4882a593Smuzhiyun 	if (rc)
908*4882a593Smuzhiyun 		goto err_group;
909*4882a593Smuzhiyun 	if (!xgene_edac_pmd_available(val, pmd)) {
910*4882a593Smuzhiyun 		rc = -ENODEV;
911*4882a593Smuzhiyun 		goto err_group;
912*4882a593Smuzhiyun 	}
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	snprintf(edac_name, sizeof(edac_name), "l2c%d", pmd);
915*4882a593Smuzhiyun 	edac_dev = edac_device_alloc_ctl_info(sizeof(*ctx),
916*4882a593Smuzhiyun 					      edac_name, 1, "l2c", 1, 2, NULL,
917*4882a593Smuzhiyun 					      0, edac_device_alloc_index());
918*4882a593Smuzhiyun 	if (!edac_dev) {
919*4882a593Smuzhiyun 		rc = -ENOMEM;
920*4882a593Smuzhiyun 		goto err_group;
921*4882a593Smuzhiyun 	}
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	ctx = edac_dev->pvt_info;
924*4882a593Smuzhiyun 	ctx->name = "xgene_pmd_err";
925*4882a593Smuzhiyun 	ctx->pmd = pmd;
926*4882a593Smuzhiyun 	ctx->edac = edac;
927*4882a593Smuzhiyun 	ctx->edac_dev = edac_dev;
928*4882a593Smuzhiyun 	ctx->ddev = *edac->dev;
929*4882a593Smuzhiyun 	ctx->version = version;
930*4882a593Smuzhiyun 	edac_dev->dev = &ctx->ddev;
931*4882a593Smuzhiyun 	edac_dev->ctl_name = ctx->name;
932*4882a593Smuzhiyun 	edac_dev->dev_name = ctx->name;
933*4882a593Smuzhiyun 	edac_dev->mod_name = EDAC_MOD_STR;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	rc = of_address_to_resource(np, 0, &res);
936*4882a593Smuzhiyun 	if (rc < 0) {
937*4882a593Smuzhiyun 		dev_err(edac->dev, "no PMD resource address\n");
938*4882a593Smuzhiyun 		goto err_free;
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 	ctx->pmd_csr = devm_ioremap_resource(edac->dev, &res);
941*4882a593Smuzhiyun 	if (IS_ERR(ctx->pmd_csr)) {
942*4882a593Smuzhiyun 		dev_err(edac->dev,
943*4882a593Smuzhiyun 			"devm_ioremap_resource failed for PMD resource address\n");
944*4882a593Smuzhiyun 		rc = PTR_ERR(ctx->pmd_csr);
945*4882a593Smuzhiyun 		goto err_free;
946*4882a593Smuzhiyun 	}
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	if (edac_op_state == EDAC_OPSTATE_POLL)
949*4882a593Smuzhiyun 		edac_dev->edac_check = xgene_edac_pmd_check;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	xgene_edac_pmd_create_debugfs_nodes(edac_dev);
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	rc = edac_device_add_device(edac_dev);
954*4882a593Smuzhiyun 	if (rc > 0) {
955*4882a593Smuzhiyun 		dev_err(edac->dev, "edac_device_add_device failed\n");
956*4882a593Smuzhiyun 		rc = -ENOMEM;
957*4882a593Smuzhiyun 		goto err_free;
958*4882a593Smuzhiyun 	}
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	if (edac_op_state == EDAC_OPSTATE_INT)
961*4882a593Smuzhiyun 		edac_dev->op_state = OP_RUNNING_INTERRUPT;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	list_add(&ctx->next, &edac->pmds);
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	xgene_edac_pmd_hw_ctl(edac_dev, 1);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	devres_remove_group(edac->dev, xgene_edac_pmd_add);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	dev_info(edac->dev, "X-Gene EDAC PMD%d registered\n", ctx->pmd);
970*4882a593Smuzhiyun 	return 0;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun err_free:
973*4882a593Smuzhiyun 	edac_device_free_ctl_info(edac_dev);
974*4882a593Smuzhiyun err_group:
975*4882a593Smuzhiyun 	devres_release_group(edac->dev, xgene_edac_pmd_add);
976*4882a593Smuzhiyun 	return rc;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun 
xgene_edac_pmd_remove(struct xgene_edac_pmd_ctx * pmd)979*4882a593Smuzhiyun static int xgene_edac_pmd_remove(struct xgene_edac_pmd_ctx *pmd)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev = pmd->edac_dev;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	xgene_edac_pmd_hw_ctl(edac_dev, 0);
984*4882a593Smuzhiyun 	edac_device_del_device(edac_dev->dev);
985*4882a593Smuzhiyun 	edac_device_free_ctl_info(edac_dev);
986*4882a593Smuzhiyun 	return 0;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun /* L3 Error device */
990*4882a593Smuzhiyun #define L3C_ESR				(0x0A * 4)
991*4882a593Smuzhiyun #define  L3C_ESR_DATATAG_MASK		BIT(9)
992*4882a593Smuzhiyun #define  L3C_ESR_MULTIHIT_MASK		BIT(8)
993*4882a593Smuzhiyun #define  L3C_ESR_UCEVICT_MASK		BIT(6)
994*4882a593Smuzhiyun #define  L3C_ESR_MULTIUCERR_MASK	BIT(5)
995*4882a593Smuzhiyun #define  L3C_ESR_MULTICERR_MASK		BIT(4)
996*4882a593Smuzhiyun #define  L3C_ESR_UCERR_MASK		BIT(3)
997*4882a593Smuzhiyun #define  L3C_ESR_CERR_MASK		BIT(2)
998*4882a593Smuzhiyun #define  L3C_ESR_UCERRINTR_MASK		BIT(1)
999*4882a593Smuzhiyun #define  L3C_ESR_CERRINTR_MASK		BIT(0)
1000*4882a593Smuzhiyun #define L3C_ECR				(0x0B * 4)
1001*4882a593Smuzhiyun #define  L3C_ECR_UCINTREN		BIT(3)
1002*4882a593Smuzhiyun #define  L3C_ECR_CINTREN		BIT(2)
1003*4882a593Smuzhiyun #define  L3C_UCERREN			BIT(1)
1004*4882a593Smuzhiyun #define  L3C_CERREN			BIT(0)
1005*4882a593Smuzhiyun #define L3C_ELR				(0x0C * 4)
1006*4882a593Smuzhiyun #define  L3C_ELR_ERRSYN(src)		((src & 0xFF800000) >> 23)
1007*4882a593Smuzhiyun #define  L3C_ELR_ERRWAY(src)		((src & 0x007E0000) >> 17)
1008*4882a593Smuzhiyun #define  L3C_ELR_AGENTID(src)		((src & 0x0001E000) >> 13)
1009*4882a593Smuzhiyun #define  L3C_ELR_ERRGRP(src)		((src & 0x00000F00) >> 8)
1010*4882a593Smuzhiyun #define  L3C_ELR_OPTYPE(src)		((src & 0x000000F0) >> 4)
1011*4882a593Smuzhiyun #define  L3C_ELR_PADDRHIGH(src)		(src & 0x0000000F)
1012*4882a593Smuzhiyun #define L3C_AELR			(0x0D * 4)
1013*4882a593Smuzhiyun #define L3C_BELR			(0x0E * 4)
1014*4882a593Smuzhiyun #define  L3C_BELR_BANK(src)		(src & 0x0000000F)
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun struct xgene_edac_dev_ctx {
1017*4882a593Smuzhiyun 	struct list_head	next;
1018*4882a593Smuzhiyun 	struct device		ddev;
1019*4882a593Smuzhiyun 	char			*name;
1020*4882a593Smuzhiyun 	struct xgene_edac	*edac;
1021*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev;
1022*4882a593Smuzhiyun 	int			edac_idx;
1023*4882a593Smuzhiyun 	void __iomem		*dev_csr;
1024*4882a593Smuzhiyun 	int			version;
1025*4882a593Smuzhiyun };
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun /*
1028*4882a593Smuzhiyun  * Version 1 of the L3 controller has broken single bit correctable logic for
1029*4882a593Smuzhiyun  * certain error syndromes. Log them as uncorrectable in that case.
1030*4882a593Smuzhiyun  */
xgene_edac_l3_promote_to_uc_err(u32 l3cesr,u32 l3celr)1031*4882a593Smuzhiyun static bool xgene_edac_l3_promote_to_uc_err(u32 l3cesr, u32 l3celr)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun 	if (l3cesr & L3C_ESR_DATATAG_MASK) {
1034*4882a593Smuzhiyun 		switch (L3C_ELR_ERRSYN(l3celr)) {
1035*4882a593Smuzhiyun 		case 0x13C:
1036*4882a593Smuzhiyun 		case 0x0B4:
1037*4882a593Smuzhiyun 		case 0x007:
1038*4882a593Smuzhiyun 		case 0x00D:
1039*4882a593Smuzhiyun 		case 0x00E:
1040*4882a593Smuzhiyun 		case 0x019:
1041*4882a593Smuzhiyun 		case 0x01A:
1042*4882a593Smuzhiyun 		case 0x01C:
1043*4882a593Smuzhiyun 		case 0x04E:
1044*4882a593Smuzhiyun 		case 0x041:
1045*4882a593Smuzhiyun 			return true;
1046*4882a593Smuzhiyun 		}
1047*4882a593Smuzhiyun 	} else if (L3C_ELR_ERRWAY(l3celr) == 9)
1048*4882a593Smuzhiyun 		return true;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	return false;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun 
xgene_edac_l3_check(struct edac_device_ctl_info * edac_dev)1053*4882a593Smuzhiyun static void xgene_edac_l3_check(struct edac_device_ctl_info *edac_dev)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *ctx = edac_dev->pvt_info;
1056*4882a593Smuzhiyun 	u32 l3cesr;
1057*4882a593Smuzhiyun 	u32 l3celr;
1058*4882a593Smuzhiyun 	u32 l3caelr;
1059*4882a593Smuzhiyun 	u32 l3cbelr;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	l3cesr = readl(ctx->dev_csr + L3C_ESR);
1062*4882a593Smuzhiyun 	if (!(l3cesr & (L3C_ESR_UCERR_MASK | L3C_ESR_CERR_MASK)))
1063*4882a593Smuzhiyun 		return;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	if (l3cesr & L3C_ESR_UCERR_MASK)
1066*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "L3C uncorrectable error\n");
1067*4882a593Smuzhiyun 	if (l3cesr & L3C_ESR_CERR_MASK)
1068*4882a593Smuzhiyun 		dev_warn(edac_dev->dev, "L3C correctable error\n");
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	l3celr = readl(ctx->dev_csr + L3C_ELR);
1071*4882a593Smuzhiyun 	l3caelr = readl(ctx->dev_csr + L3C_AELR);
1072*4882a593Smuzhiyun 	l3cbelr = readl(ctx->dev_csr + L3C_BELR);
1073*4882a593Smuzhiyun 	if (l3cesr & L3C_ESR_MULTIHIT_MASK)
1074*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "L3C multiple hit error\n");
1075*4882a593Smuzhiyun 	if (l3cesr & L3C_ESR_UCEVICT_MASK)
1076*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1077*4882a593Smuzhiyun 			"L3C dropped eviction of line with error\n");
1078*4882a593Smuzhiyun 	if (l3cesr & L3C_ESR_MULTIUCERR_MASK)
1079*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "L3C multiple uncorrectable error\n");
1080*4882a593Smuzhiyun 	if (l3cesr & L3C_ESR_DATATAG_MASK)
1081*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1082*4882a593Smuzhiyun 			"L3C data error syndrome 0x%X group 0x%X\n",
1083*4882a593Smuzhiyun 			L3C_ELR_ERRSYN(l3celr), L3C_ELR_ERRGRP(l3celr));
1084*4882a593Smuzhiyun 	else
1085*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1086*4882a593Smuzhiyun 			"L3C tag error syndrome 0x%X Way of Tag 0x%X Agent ID 0x%X Operation type 0x%X\n",
1087*4882a593Smuzhiyun 			L3C_ELR_ERRSYN(l3celr), L3C_ELR_ERRWAY(l3celr),
1088*4882a593Smuzhiyun 			L3C_ELR_AGENTID(l3celr), L3C_ELR_OPTYPE(l3celr));
1089*4882a593Smuzhiyun 	/*
1090*4882a593Smuzhiyun 	 * NOTE: Address [41:38] in L3C_ELR_PADDRHIGH(l3celr).
1091*4882a593Smuzhiyun 	 *       Address [37:6] in l3caelr. Lower 6 bits are zero.
1092*4882a593Smuzhiyun 	 */
1093*4882a593Smuzhiyun 	dev_err(edac_dev->dev, "L3C error address 0x%08X.%08X bank %d\n",
1094*4882a593Smuzhiyun 		L3C_ELR_PADDRHIGH(l3celr) << 6 | (l3caelr >> 26),
1095*4882a593Smuzhiyun 		(l3caelr & 0x3FFFFFFF) << 6, L3C_BELR_BANK(l3cbelr));
1096*4882a593Smuzhiyun 	dev_err(edac_dev->dev,
1097*4882a593Smuzhiyun 		"L3C error status register value 0x%X\n", l3cesr);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	/* Clear L3C error interrupt */
1100*4882a593Smuzhiyun 	writel(0, ctx->dev_csr + L3C_ESR);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	if (ctx->version <= 1 &&
1103*4882a593Smuzhiyun 	    xgene_edac_l3_promote_to_uc_err(l3cesr, l3celr)) {
1104*4882a593Smuzhiyun 		edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
1105*4882a593Smuzhiyun 		return;
1106*4882a593Smuzhiyun 	}
1107*4882a593Smuzhiyun 	if (l3cesr & L3C_ESR_CERR_MASK)
1108*4882a593Smuzhiyun 		edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
1109*4882a593Smuzhiyun 	if (l3cesr & L3C_ESR_UCERR_MASK)
1110*4882a593Smuzhiyun 		edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun 
xgene_edac_l3_hw_init(struct edac_device_ctl_info * edac_dev,bool enable)1113*4882a593Smuzhiyun static void xgene_edac_l3_hw_init(struct edac_device_ctl_info *edac_dev,
1114*4882a593Smuzhiyun 				  bool enable)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *ctx = edac_dev->pvt_info;
1117*4882a593Smuzhiyun 	u32 val;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	val = readl(ctx->dev_csr + L3C_ECR);
1120*4882a593Smuzhiyun 	val |= L3C_UCERREN | L3C_CERREN;
1121*4882a593Smuzhiyun 	/* On disable, we just disable interrupt but keep error enabled */
1122*4882a593Smuzhiyun 	if (edac_dev->op_state == OP_RUNNING_INTERRUPT) {
1123*4882a593Smuzhiyun 		if (enable)
1124*4882a593Smuzhiyun 			val |= L3C_ECR_UCINTREN | L3C_ECR_CINTREN;
1125*4882a593Smuzhiyun 		else
1126*4882a593Smuzhiyun 			val &= ~(L3C_ECR_UCINTREN | L3C_ECR_CINTREN);
1127*4882a593Smuzhiyun 	}
1128*4882a593Smuzhiyun 	writel(val, ctx->dev_csr + L3C_ECR);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	if (edac_dev->op_state == OP_RUNNING_INTERRUPT) {
1131*4882a593Smuzhiyun 		/* Enable/disable L3 error top level interrupt */
1132*4882a593Smuzhiyun 		if (enable) {
1133*4882a593Smuzhiyun 			xgene_edac_pcp_clrbits(ctx->edac, PCPHPERRINTMSK,
1134*4882a593Smuzhiyun 					       L3C_UNCORR_ERR_MASK);
1135*4882a593Smuzhiyun 			xgene_edac_pcp_clrbits(ctx->edac, PCPLPERRINTMSK,
1136*4882a593Smuzhiyun 					       L3C_CORR_ERR_MASK);
1137*4882a593Smuzhiyun 		} else {
1138*4882a593Smuzhiyun 			xgene_edac_pcp_setbits(ctx->edac, PCPHPERRINTMSK,
1139*4882a593Smuzhiyun 					       L3C_UNCORR_ERR_MASK);
1140*4882a593Smuzhiyun 			xgene_edac_pcp_setbits(ctx->edac, PCPLPERRINTMSK,
1141*4882a593Smuzhiyun 					       L3C_CORR_ERR_MASK);
1142*4882a593Smuzhiyun 		}
1143*4882a593Smuzhiyun 	}
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun 
xgene_edac_l3_inject_ctrl_write(struct file * file,const char __user * data,size_t count,loff_t * ppos)1146*4882a593Smuzhiyun static ssize_t xgene_edac_l3_inject_ctrl_write(struct file *file,
1147*4882a593Smuzhiyun 					       const char __user *data,
1148*4882a593Smuzhiyun 					       size_t count, loff_t *ppos)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev = file->private_data;
1151*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *ctx = edac_dev->pvt_info;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	/* Generate all errors */
1154*4882a593Smuzhiyun 	writel(0xFFFFFFFF, ctx->dev_csr + L3C_ESR);
1155*4882a593Smuzhiyun 	return count;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun static const struct file_operations xgene_edac_l3_debug_inject_fops = {
1159*4882a593Smuzhiyun 	.open = simple_open,
1160*4882a593Smuzhiyun 	.write = xgene_edac_l3_inject_ctrl_write,
1161*4882a593Smuzhiyun 	.llseek = generic_file_llseek
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun static void
xgene_edac_l3_create_debugfs_nodes(struct edac_device_ctl_info * edac_dev)1165*4882a593Smuzhiyun xgene_edac_l3_create_debugfs_nodes(struct edac_device_ctl_info *edac_dev)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *ctx = edac_dev->pvt_info;
1168*4882a593Smuzhiyun 	struct dentry *dbgfs_dir;
1169*4882a593Smuzhiyun 	char name[10];
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_EDAC_DEBUG) || !ctx->edac->dfs)
1172*4882a593Smuzhiyun 		return;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	snprintf(name, sizeof(name), "l3c%d", ctx->edac_idx);
1175*4882a593Smuzhiyun 	dbgfs_dir = edac_debugfs_create_dir_at(name, ctx->edac->dfs);
1176*4882a593Smuzhiyun 	if (!dbgfs_dir)
1177*4882a593Smuzhiyun 		return;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	debugfs_create_file("l3_inject_ctrl", S_IWUSR, dbgfs_dir, edac_dev,
1180*4882a593Smuzhiyun 			    &xgene_edac_l3_debug_inject_fops);
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
xgene_edac_l3_add(struct xgene_edac * edac,struct device_node * np,int version)1183*4882a593Smuzhiyun static int xgene_edac_l3_add(struct xgene_edac *edac, struct device_node *np,
1184*4882a593Smuzhiyun 			     int version)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev;
1187*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *ctx;
1188*4882a593Smuzhiyun 	struct resource res;
1189*4882a593Smuzhiyun 	void __iomem *dev_csr;
1190*4882a593Smuzhiyun 	int edac_idx;
1191*4882a593Smuzhiyun 	int rc = 0;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	if (!devres_open_group(edac->dev, xgene_edac_l3_add, GFP_KERNEL))
1194*4882a593Smuzhiyun 		return -ENOMEM;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	rc = of_address_to_resource(np, 0, &res);
1197*4882a593Smuzhiyun 	if (rc < 0) {
1198*4882a593Smuzhiyun 		dev_err(edac->dev, "no L3 resource address\n");
1199*4882a593Smuzhiyun 		goto err_release_group;
1200*4882a593Smuzhiyun 	}
1201*4882a593Smuzhiyun 	dev_csr = devm_ioremap_resource(edac->dev, &res);
1202*4882a593Smuzhiyun 	if (IS_ERR(dev_csr)) {
1203*4882a593Smuzhiyun 		dev_err(edac->dev,
1204*4882a593Smuzhiyun 			"devm_ioremap_resource failed for L3 resource address\n");
1205*4882a593Smuzhiyun 		rc = PTR_ERR(dev_csr);
1206*4882a593Smuzhiyun 		goto err_release_group;
1207*4882a593Smuzhiyun 	}
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	edac_idx = edac_device_alloc_index();
1210*4882a593Smuzhiyun 	edac_dev = edac_device_alloc_ctl_info(sizeof(*ctx),
1211*4882a593Smuzhiyun 					      "l3c", 1, "l3c", 1, 0, NULL, 0,
1212*4882a593Smuzhiyun 					      edac_idx);
1213*4882a593Smuzhiyun 	if (!edac_dev) {
1214*4882a593Smuzhiyun 		rc = -ENOMEM;
1215*4882a593Smuzhiyun 		goto err_release_group;
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	ctx = edac_dev->pvt_info;
1219*4882a593Smuzhiyun 	ctx->dev_csr = dev_csr;
1220*4882a593Smuzhiyun 	ctx->name = "xgene_l3_err";
1221*4882a593Smuzhiyun 	ctx->edac_idx = edac_idx;
1222*4882a593Smuzhiyun 	ctx->edac = edac;
1223*4882a593Smuzhiyun 	ctx->edac_dev = edac_dev;
1224*4882a593Smuzhiyun 	ctx->ddev = *edac->dev;
1225*4882a593Smuzhiyun 	ctx->version = version;
1226*4882a593Smuzhiyun 	edac_dev->dev = &ctx->ddev;
1227*4882a593Smuzhiyun 	edac_dev->ctl_name = ctx->name;
1228*4882a593Smuzhiyun 	edac_dev->dev_name = ctx->name;
1229*4882a593Smuzhiyun 	edac_dev->mod_name = EDAC_MOD_STR;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	if (edac_op_state == EDAC_OPSTATE_POLL)
1232*4882a593Smuzhiyun 		edac_dev->edac_check = xgene_edac_l3_check;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	xgene_edac_l3_create_debugfs_nodes(edac_dev);
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	rc = edac_device_add_device(edac_dev);
1237*4882a593Smuzhiyun 	if (rc > 0) {
1238*4882a593Smuzhiyun 		dev_err(edac->dev, "failed edac_device_add_device()\n");
1239*4882a593Smuzhiyun 		rc = -ENOMEM;
1240*4882a593Smuzhiyun 		goto err_ctl_free;
1241*4882a593Smuzhiyun 	}
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	if (edac_op_state == EDAC_OPSTATE_INT)
1244*4882a593Smuzhiyun 		edac_dev->op_state = OP_RUNNING_INTERRUPT;
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	list_add(&ctx->next, &edac->l3s);
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	xgene_edac_l3_hw_init(edac_dev, 1);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	devres_remove_group(edac->dev, xgene_edac_l3_add);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	dev_info(edac->dev, "X-Gene EDAC L3 registered\n");
1253*4882a593Smuzhiyun 	return 0;
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun err_ctl_free:
1256*4882a593Smuzhiyun 	edac_device_free_ctl_info(edac_dev);
1257*4882a593Smuzhiyun err_release_group:
1258*4882a593Smuzhiyun 	devres_release_group(edac->dev, xgene_edac_l3_add);
1259*4882a593Smuzhiyun 	return rc;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun 
xgene_edac_l3_remove(struct xgene_edac_dev_ctx * l3)1262*4882a593Smuzhiyun static int xgene_edac_l3_remove(struct xgene_edac_dev_ctx *l3)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev = l3->edac_dev;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	xgene_edac_l3_hw_init(edac_dev, 0);
1267*4882a593Smuzhiyun 	edac_device_del_device(l3->edac->dev);
1268*4882a593Smuzhiyun 	edac_device_free_ctl_info(edac_dev);
1269*4882a593Smuzhiyun 	return 0;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun /* SoC error device */
1273*4882a593Smuzhiyun #define IOBAXIS0TRANSERRINTSTS		0x0000
1274*4882a593Smuzhiyun #define  IOBAXIS0_M_ILLEGAL_ACCESS_MASK	BIT(1)
1275*4882a593Smuzhiyun #define  IOBAXIS0_ILLEGAL_ACCESS_MASK	BIT(0)
1276*4882a593Smuzhiyun #define IOBAXIS0TRANSERRINTMSK		0x0004
1277*4882a593Smuzhiyun #define IOBAXIS0TRANSERRREQINFOL	0x0008
1278*4882a593Smuzhiyun #define IOBAXIS0TRANSERRREQINFOH	0x000c
1279*4882a593Smuzhiyun #define  REQTYPE_RD(src)		(((src) & BIT(0)))
1280*4882a593Smuzhiyun #define  ERRADDRH_RD(src)		(((src) & 0xffc00000) >> 22)
1281*4882a593Smuzhiyun #define IOBAXIS1TRANSERRINTSTS		0x0010
1282*4882a593Smuzhiyun #define IOBAXIS1TRANSERRINTMSK		0x0014
1283*4882a593Smuzhiyun #define IOBAXIS1TRANSERRREQINFOL	0x0018
1284*4882a593Smuzhiyun #define IOBAXIS1TRANSERRREQINFOH	0x001c
1285*4882a593Smuzhiyun #define IOBPATRANSERRINTSTS		0x0020
1286*4882a593Smuzhiyun #define  IOBPA_M_REQIDRAM_CORRUPT_MASK	BIT(7)
1287*4882a593Smuzhiyun #define  IOBPA_REQIDRAM_CORRUPT_MASK	BIT(6)
1288*4882a593Smuzhiyun #define  IOBPA_M_TRANS_CORRUPT_MASK	BIT(5)
1289*4882a593Smuzhiyun #define  IOBPA_TRANS_CORRUPT_MASK	BIT(4)
1290*4882a593Smuzhiyun #define  IOBPA_M_WDATA_CORRUPT_MASK	BIT(3)
1291*4882a593Smuzhiyun #define  IOBPA_WDATA_CORRUPT_MASK	BIT(2)
1292*4882a593Smuzhiyun #define  IOBPA_M_RDATA_CORRUPT_MASK	BIT(1)
1293*4882a593Smuzhiyun #define  IOBPA_RDATA_CORRUPT_MASK	BIT(0)
1294*4882a593Smuzhiyun #define IOBBATRANSERRINTSTS		0x0030
1295*4882a593Smuzhiyun #define  M_ILLEGAL_ACCESS_MASK		BIT(15)
1296*4882a593Smuzhiyun #define  ILLEGAL_ACCESS_MASK		BIT(14)
1297*4882a593Smuzhiyun #define  M_WIDRAM_CORRUPT_MASK		BIT(13)
1298*4882a593Smuzhiyun #define  WIDRAM_CORRUPT_MASK		BIT(12)
1299*4882a593Smuzhiyun #define  M_RIDRAM_CORRUPT_MASK		BIT(11)
1300*4882a593Smuzhiyun #define  RIDRAM_CORRUPT_MASK		BIT(10)
1301*4882a593Smuzhiyun #define  M_TRANS_CORRUPT_MASK		BIT(9)
1302*4882a593Smuzhiyun #define  TRANS_CORRUPT_MASK		BIT(8)
1303*4882a593Smuzhiyun #define  M_WDATA_CORRUPT_MASK		BIT(7)
1304*4882a593Smuzhiyun #define  WDATA_CORRUPT_MASK		BIT(6)
1305*4882a593Smuzhiyun #define  M_RBM_POISONED_REQ_MASK	BIT(5)
1306*4882a593Smuzhiyun #define  RBM_POISONED_REQ_MASK		BIT(4)
1307*4882a593Smuzhiyun #define  M_XGIC_POISONED_REQ_MASK	BIT(3)
1308*4882a593Smuzhiyun #define  XGIC_POISONED_REQ_MASK		BIT(2)
1309*4882a593Smuzhiyun #define  M_WRERR_RESP_MASK		BIT(1)
1310*4882a593Smuzhiyun #define  WRERR_RESP_MASK		BIT(0)
1311*4882a593Smuzhiyun #define IOBBATRANSERRREQINFOL		0x0038
1312*4882a593Smuzhiyun #define IOBBATRANSERRREQINFOH		0x003c
1313*4882a593Smuzhiyun #define  REQTYPE_F2_RD(src)		((src) & BIT(0))
1314*4882a593Smuzhiyun #define  ERRADDRH_F2_RD(src)		(((src) & 0xffc00000) >> 22)
1315*4882a593Smuzhiyun #define IOBBATRANSERRCSWREQID		0x0040
1316*4882a593Smuzhiyun #define XGICTRANSERRINTSTS		0x0050
1317*4882a593Smuzhiyun #define  M_WR_ACCESS_ERR_MASK		BIT(3)
1318*4882a593Smuzhiyun #define  WR_ACCESS_ERR_MASK		BIT(2)
1319*4882a593Smuzhiyun #define  M_RD_ACCESS_ERR_MASK		BIT(1)
1320*4882a593Smuzhiyun #define  RD_ACCESS_ERR_MASK		BIT(0)
1321*4882a593Smuzhiyun #define XGICTRANSERRINTMSK		0x0054
1322*4882a593Smuzhiyun #define XGICTRANSERRREQINFO		0x0058
1323*4882a593Smuzhiyun #define  REQTYPE_MASK			BIT(26)
1324*4882a593Smuzhiyun #define  ERRADDR_RD(src)		((src) & 0x03ffffff)
1325*4882a593Smuzhiyun #define GLBL_ERR_STS			0x0800
1326*4882a593Smuzhiyun #define  MDED_ERR_MASK			BIT(3)
1327*4882a593Smuzhiyun #define  DED_ERR_MASK			BIT(2)
1328*4882a593Smuzhiyun #define  MSEC_ERR_MASK			BIT(1)
1329*4882a593Smuzhiyun #define  SEC_ERR_MASK			BIT(0)
1330*4882a593Smuzhiyun #define GLBL_SEC_ERRL			0x0810
1331*4882a593Smuzhiyun #define GLBL_SEC_ERRH			0x0818
1332*4882a593Smuzhiyun #define GLBL_MSEC_ERRL			0x0820
1333*4882a593Smuzhiyun #define GLBL_MSEC_ERRH			0x0828
1334*4882a593Smuzhiyun #define GLBL_DED_ERRL			0x0830
1335*4882a593Smuzhiyun #define GLBL_DED_ERRLMASK		0x0834
1336*4882a593Smuzhiyun #define GLBL_DED_ERRH			0x0838
1337*4882a593Smuzhiyun #define GLBL_DED_ERRHMASK		0x083c
1338*4882a593Smuzhiyun #define GLBL_MDED_ERRL			0x0840
1339*4882a593Smuzhiyun #define GLBL_MDED_ERRLMASK		0x0844
1340*4882a593Smuzhiyun #define GLBL_MDED_ERRH			0x0848
1341*4882a593Smuzhiyun #define GLBL_MDED_ERRHMASK		0x084c
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun /* IO Bus Registers */
1344*4882a593Smuzhiyun #define RBCSR				0x0000
1345*4882a593Smuzhiyun #define STICKYERR_MASK			BIT(0)
1346*4882a593Smuzhiyun #define RBEIR				0x0008
1347*4882a593Smuzhiyun #define AGENT_OFFLINE_ERR_MASK		BIT(30)
1348*4882a593Smuzhiyun #define UNIMPL_RBPAGE_ERR_MASK		BIT(29)
1349*4882a593Smuzhiyun #define WORD_ALIGNED_ERR_MASK		BIT(28)
1350*4882a593Smuzhiyun #define PAGE_ACCESS_ERR_MASK		BIT(27)
1351*4882a593Smuzhiyun #define WRITE_ACCESS_MASK		BIT(26)
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun static const char * const soc_mem_err_v1[] = {
1354*4882a593Smuzhiyun 	"10GbE0",
1355*4882a593Smuzhiyun 	"10GbE1",
1356*4882a593Smuzhiyun 	"Security",
1357*4882a593Smuzhiyun 	"SATA45",
1358*4882a593Smuzhiyun 	"SATA23/ETH23",
1359*4882a593Smuzhiyun 	"SATA01/ETH01",
1360*4882a593Smuzhiyun 	"USB1",
1361*4882a593Smuzhiyun 	"USB0",
1362*4882a593Smuzhiyun 	"QML",
1363*4882a593Smuzhiyun 	"QM0",
1364*4882a593Smuzhiyun 	"QM1 (XGbE01)",
1365*4882a593Smuzhiyun 	"PCIE4",
1366*4882a593Smuzhiyun 	"PCIE3",
1367*4882a593Smuzhiyun 	"PCIE2",
1368*4882a593Smuzhiyun 	"PCIE1",
1369*4882a593Smuzhiyun 	"PCIE0",
1370*4882a593Smuzhiyun 	"CTX Manager",
1371*4882a593Smuzhiyun 	"OCM",
1372*4882a593Smuzhiyun 	"1GbE",
1373*4882a593Smuzhiyun 	"CLE",
1374*4882a593Smuzhiyun 	"AHBC",
1375*4882a593Smuzhiyun 	"PktDMA",
1376*4882a593Smuzhiyun 	"GFC",
1377*4882a593Smuzhiyun 	"MSLIM",
1378*4882a593Smuzhiyun 	"10GbE2",
1379*4882a593Smuzhiyun 	"10GbE3",
1380*4882a593Smuzhiyun 	"QM2 (XGbE23)",
1381*4882a593Smuzhiyun 	"IOB",
1382*4882a593Smuzhiyun 	"unknown",
1383*4882a593Smuzhiyun 	"unknown",
1384*4882a593Smuzhiyun 	"unknown",
1385*4882a593Smuzhiyun 	"unknown",
1386*4882a593Smuzhiyun };
1387*4882a593Smuzhiyun 
xgene_edac_iob_gic_report(struct edac_device_ctl_info * edac_dev)1388*4882a593Smuzhiyun static void xgene_edac_iob_gic_report(struct edac_device_ctl_info *edac_dev)
1389*4882a593Smuzhiyun {
1390*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *ctx = edac_dev->pvt_info;
1391*4882a593Smuzhiyun 	u32 err_addr_lo;
1392*4882a593Smuzhiyun 	u32 err_addr_hi;
1393*4882a593Smuzhiyun 	u32 reg;
1394*4882a593Smuzhiyun 	u32 info;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	/* GIC transaction error interrupt */
1397*4882a593Smuzhiyun 	reg = readl(ctx->dev_csr + XGICTRANSERRINTSTS);
1398*4882a593Smuzhiyun 	if (!reg)
1399*4882a593Smuzhiyun 		goto chk_iob_err;
1400*4882a593Smuzhiyun 	dev_err(edac_dev->dev, "XGIC transaction error\n");
1401*4882a593Smuzhiyun 	if (reg & RD_ACCESS_ERR_MASK)
1402*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "XGIC read size error\n");
1403*4882a593Smuzhiyun 	if (reg & M_RD_ACCESS_ERR_MASK)
1404*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Multiple XGIC read size error\n");
1405*4882a593Smuzhiyun 	if (reg & WR_ACCESS_ERR_MASK)
1406*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "XGIC write size error\n");
1407*4882a593Smuzhiyun 	if (reg & M_WR_ACCESS_ERR_MASK)
1408*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Multiple XGIC write size error\n");
1409*4882a593Smuzhiyun 	info = readl(ctx->dev_csr + XGICTRANSERRREQINFO);
1410*4882a593Smuzhiyun 	dev_err(edac_dev->dev, "XGIC %s access @ 0x%08X (0x%08X)\n",
1411*4882a593Smuzhiyun 		info & REQTYPE_MASK ? "read" : "write", ERRADDR_RD(info),
1412*4882a593Smuzhiyun 		info);
1413*4882a593Smuzhiyun 	writel(reg, ctx->dev_csr + XGICTRANSERRINTSTS);
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun chk_iob_err:
1416*4882a593Smuzhiyun 	/* IOB memory error */
1417*4882a593Smuzhiyun 	reg = readl(ctx->dev_csr + GLBL_ERR_STS);
1418*4882a593Smuzhiyun 	if (!reg)
1419*4882a593Smuzhiyun 		return;
1420*4882a593Smuzhiyun 	if (reg & SEC_ERR_MASK) {
1421*4882a593Smuzhiyun 		err_addr_lo = readl(ctx->dev_csr + GLBL_SEC_ERRL);
1422*4882a593Smuzhiyun 		err_addr_hi = readl(ctx->dev_csr + GLBL_SEC_ERRH);
1423*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1424*4882a593Smuzhiyun 			"IOB single-bit correctable memory at 0x%08X.%08X error\n",
1425*4882a593Smuzhiyun 			err_addr_lo, err_addr_hi);
1426*4882a593Smuzhiyun 		writel(err_addr_lo, ctx->dev_csr + GLBL_SEC_ERRL);
1427*4882a593Smuzhiyun 		writel(err_addr_hi, ctx->dev_csr + GLBL_SEC_ERRH);
1428*4882a593Smuzhiyun 	}
1429*4882a593Smuzhiyun 	if (reg & MSEC_ERR_MASK) {
1430*4882a593Smuzhiyun 		err_addr_lo = readl(ctx->dev_csr + GLBL_MSEC_ERRL);
1431*4882a593Smuzhiyun 		err_addr_hi = readl(ctx->dev_csr + GLBL_MSEC_ERRH);
1432*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1433*4882a593Smuzhiyun 			"IOB multiple single-bit correctable memory at 0x%08X.%08X error\n",
1434*4882a593Smuzhiyun 			err_addr_lo, err_addr_hi);
1435*4882a593Smuzhiyun 		writel(err_addr_lo, ctx->dev_csr + GLBL_MSEC_ERRL);
1436*4882a593Smuzhiyun 		writel(err_addr_hi, ctx->dev_csr + GLBL_MSEC_ERRH);
1437*4882a593Smuzhiyun 	}
1438*4882a593Smuzhiyun 	if (reg & (SEC_ERR_MASK | MSEC_ERR_MASK))
1439*4882a593Smuzhiyun 		edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	if (reg & DED_ERR_MASK) {
1442*4882a593Smuzhiyun 		err_addr_lo = readl(ctx->dev_csr + GLBL_DED_ERRL);
1443*4882a593Smuzhiyun 		err_addr_hi = readl(ctx->dev_csr + GLBL_DED_ERRH);
1444*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1445*4882a593Smuzhiyun 			"IOB double-bit uncorrectable memory at 0x%08X.%08X error\n",
1446*4882a593Smuzhiyun 			err_addr_lo, err_addr_hi);
1447*4882a593Smuzhiyun 		writel(err_addr_lo, ctx->dev_csr + GLBL_DED_ERRL);
1448*4882a593Smuzhiyun 		writel(err_addr_hi, ctx->dev_csr + GLBL_DED_ERRH);
1449*4882a593Smuzhiyun 	}
1450*4882a593Smuzhiyun 	if (reg & MDED_ERR_MASK) {
1451*4882a593Smuzhiyun 		err_addr_lo = readl(ctx->dev_csr + GLBL_MDED_ERRL);
1452*4882a593Smuzhiyun 		err_addr_hi = readl(ctx->dev_csr + GLBL_MDED_ERRH);
1453*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1454*4882a593Smuzhiyun 			"Multiple IOB double-bit uncorrectable memory at 0x%08X.%08X error\n",
1455*4882a593Smuzhiyun 			err_addr_lo, err_addr_hi);
1456*4882a593Smuzhiyun 		writel(err_addr_lo, ctx->dev_csr + GLBL_MDED_ERRL);
1457*4882a593Smuzhiyun 		writel(err_addr_hi, ctx->dev_csr + GLBL_MDED_ERRH);
1458*4882a593Smuzhiyun 	}
1459*4882a593Smuzhiyun 	if (reg & (DED_ERR_MASK | MDED_ERR_MASK))
1460*4882a593Smuzhiyun 		edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun 
xgene_edac_rb_report(struct edac_device_ctl_info * edac_dev)1463*4882a593Smuzhiyun static void xgene_edac_rb_report(struct edac_device_ctl_info *edac_dev)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *ctx = edac_dev->pvt_info;
1466*4882a593Smuzhiyun 	u32 err_addr_lo;
1467*4882a593Smuzhiyun 	u32 err_addr_hi;
1468*4882a593Smuzhiyun 	u32 reg;
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	/* If the register bus resource isn't available, just skip it */
1471*4882a593Smuzhiyun 	if (!ctx->edac->rb_map)
1472*4882a593Smuzhiyun 		goto rb_skip;
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	/*
1475*4882a593Smuzhiyun 	 * Check RB access errors
1476*4882a593Smuzhiyun 	 * 1. Out of range
1477*4882a593Smuzhiyun 	 * 2. Un-implemented page
1478*4882a593Smuzhiyun 	 * 3. Un-aligned access
1479*4882a593Smuzhiyun 	 * 4. Offline slave IP
1480*4882a593Smuzhiyun 	 */
1481*4882a593Smuzhiyun 	if (regmap_read(ctx->edac->rb_map, RBCSR, &reg))
1482*4882a593Smuzhiyun 		return;
1483*4882a593Smuzhiyun 	if (reg & STICKYERR_MASK) {
1484*4882a593Smuzhiyun 		bool write;
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "IOB bus access error(s)\n");
1487*4882a593Smuzhiyun 		if (regmap_read(ctx->edac->rb_map, RBEIR, &reg))
1488*4882a593Smuzhiyun 			return;
1489*4882a593Smuzhiyun 		write = reg & WRITE_ACCESS_MASK ? 1 : 0;
1490*4882a593Smuzhiyun 		if (reg & AGENT_OFFLINE_ERR_MASK)
1491*4882a593Smuzhiyun 			dev_err(edac_dev->dev,
1492*4882a593Smuzhiyun 				"IOB bus %s access to offline agent error\n",
1493*4882a593Smuzhiyun 				write ? "write" : "read");
1494*4882a593Smuzhiyun 		if (reg & UNIMPL_RBPAGE_ERR_MASK)
1495*4882a593Smuzhiyun 			dev_err(edac_dev->dev,
1496*4882a593Smuzhiyun 				"IOB bus %s access to unimplemented page error\n",
1497*4882a593Smuzhiyun 				write ? "write" : "read");
1498*4882a593Smuzhiyun 		if (reg & WORD_ALIGNED_ERR_MASK)
1499*4882a593Smuzhiyun 			dev_err(edac_dev->dev,
1500*4882a593Smuzhiyun 				"IOB bus %s word aligned access error\n",
1501*4882a593Smuzhiyun 				write ? "write" : "read");
1502*4882a593Smuzhiyun 		if (reg & PAGE_ACCESS_ERR_MASK)
1503*4882a593Smuzhiyun 			dev_err(edac_dev->dev,
1504*4882a593Smuzhiyun 				"IOB bus %s to page out of range access error\n",
1505*4882a593Smuzhiyun 				write ? "write" : "read");
1506*4882a593Smuzhiyun 		if (regmap_write(ctx->edac->rb_map, RBEIR, 0))
1507*4882a593Smuzhiyun 			return;
1508*4882a593Smuzhiyun 		if (regmap_write(ctx->edac->rb_map, RBCSR, 0))
1509*4882a593Smuzhiyun 			return;
1510*4882a593Smuzhiyun 	}
1511*4882a593Smuzhiyun rb_skip:
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	/* IOB Bridge agent transaction error interrupt */
1514*4882a593Smuzhiyun 	reg = readl(ctx->dev_csr + IOBBATRANSERRINTSTS);
1515*4882a593Smuzhiyun 	if (!reg)
1516*4882a593Smuzhiyun 		return;
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	dev_err(edac_dev->dev, "IOB bridge agent (BA) transaction error\n");
1519*4882a593Smuzhiyun 	if (reg & WRERR_RESP_MASK)
1520*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "IOB BA write response error\n");
1521*4882a593Smuzhiyun 	if (reg & M_WRERR_RESP_MASK)
1522*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1523*4882a593Smuzhiyun 			"Multiple IOB BA write response error\n");
1524*4882a593Smuzhiyun 	if (reg & XGIC_POISONED_REQ_MASK)
1525*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "IOB BA XGIC poisoned write error\n");
1526*4882a593Smuzhiyun 	if (reg & M_XGIC_POISONED_REQ_MASK)
1527*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1528*4882a593Smuzhiyun 			"Multiple IOB BA XGIC poisoned write error\n");
1529*4882a593Smuzhiyun 	if (reg & RBM_POISONED_REQ_MASK)
1530*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "IOB BA RBM poisoned write error\n");
1531*4882a593Smuzhiyun 	if (reg & M_RBM_POISONED_REQ_MASK)
1532*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1533*4882a593Smuzhiyun 			"Multiple IOB BA RBM poisoned write error\n");
1534*4882a593Smuzhiyun 	if (reg & WDATA_CORRUPT_MASK)
1535*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "IOB BA write error\n");
1536*4882a593Smuzhiyun 	if (reg & M_WDATA_CORRUPT_MASK)
1537*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Multiple IOB BA write error\n");
1538*4882a593Smuzhiyun 	if (reg & TRANS_CORRUPT_MASK)
1539*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "IOB BA transaction error\n");
1540*4882a593Smuzhiyun 	if (reg & M_TRANS_CORRUPT_MASK)
1541*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Multiple IOB BA transaction error\n");
1542*4882a593Smuzhiyun 	if (reg & RIDRAM_CORRUPT_MASK)
1543*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1544*4882a593Smuzhiyun 			"IOB BA RDIDRAM read transaction ID error\n");
1545*4882a593Smuzhiyun 	if (reg & M_RIDRAM_CORRUPT_MASK)
1546*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1547*4882a593Smuzhiyun 			"Multiple IOB BA RDIDRAM read transaction ID error\n");
1548*4882a593Smuzhiyun 	if (reg & WIDRAM_CORRUPT_MASK)
1549*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1550*4882a593Smuzhiyun 			"IOB BA RDIDRAM write transaction ID error\n");
1551*4882a593Smuzhiyun 	if (reg & M_WIDRAM_CORRUPT_MASK)
1552*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1553*4882a593Smuzhiyun 			"Multiple IOB BA RDIDRAM write transaction ID error\n");
1554*4882a593Smuzhiyun 	if (reg & ILLEGAL_ACCESS_MASK)
1555*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1556*4882a593Smuzhiyun 			"IOB BA XGIC/RB illegal access error\n");
1557*4882a593Smuzhiyun 	if (reg & M_ILLEGAL_ACCESS_MASK)
1558*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1559*4882a593Smuzhiyun 			"Multiple IOB BA XGIC/RB illegal access error\n");
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	err_addr_lo = readl(ctx->dev_csr + IOBBATRANSERRREQINFOL);
1562*4882a593Smuzhiyun 	err_addr_hi = readl(ctx->dev_csr + IOBBATRANSERRREQINFOH);
1563*4882a593Smuzhiyun 	dev_err(edac_dev->dev, "IOB BA %s access at 0x%02X.%08X (0x%08X)\n",
1564*4882a593Smuzhiyun 		REQTYPE_F2_RD(err_addr_hi) ? "read" : "write",
1565*4882a593Smuzhiyun 		ERRADDRH_F2_RD(err_addr_hi), err_addr_lo, err_addr_hi);
1566*4882a593Smuzhiyun 	if (reg & WRERR_RESP_MASK)
1567*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "IOB BA requestor ID 0x%08X\n",
1568*4882a593Smuzhiyun 			readl(ctx->dev_csr + IOBBATRANSERRCSWREQID));
1569*4882a593Smuzhiyun 	writel(reg, ctx->dev_csr + IOBBATRANSERRINTSTS);
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun 
xgene_edac_pa_report(struct edac_device_ctl_info * edac_dev)1572*4882a593Smuzhiyun static void xgene_edac_pa_report(struct edac_device_ctl_info *edac_dev)
1573*4882a593Smuzhiyun {
1574*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *ctx = edac_dev->pvt_info;
1575*4882a593Smuzhiyun 	u32 err_addr_lo;
1576*4882a593Smuzhiyun 	u32 err_addr_hi;
1577*4882a593Smuzhiyun 	u32 reg;
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	/* IOB Processing agent transaction error interrupt */
1580*4882a593Smuzhiyun 	reg = readl(ctx->dev_csr + IOBPATRANSERRINTSTS);
1581*4882a593Smuzhiyun 	if (!reg)
1582*4882a593Smuzhiyun 		goto chk_iob_axi0;
1583*4882a593Smuzhiyun 	dev_err(edac_dev->dev, "IOB processing agent (PA) transaction error\n");
1584*4882a593Smuzhiyun 	if (reg & IOBPA_RDATA_CORRUPT_MASK)
1585*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "IOB PA read data RAM error\n");
1586*4882a593Smuzhiyun 	if (reg & IOBPA_M_RDATA_CORRUPT_MASK)
1587*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1588*4882a593Smuzhiyun 			"Multiple IOB PA read data RAM error\n");
1589*4882a593Smuzhiyun 	if (reg & IOBPA_WDATA_CORRUPT_MASK)
1590*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "IOB PA write data RAM error\n");
1591*4882a593Smuzhiyun 	if (reg & IOBPA_M_WDATA_CORRUPT_MASK)
1592*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1593*4882a593Smuzhiyun 			"Multiple IOB PA write data RAM error\n");
1594*4882a593Smuzhiyun 	if (reg & IOBPA_TRANS_CORRUPT_MASK)
1595*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "IOB PA transaction error\n");
1596*4882a593Smuzhiyun 	if (reg & IOBPA_M_TRANS_CORRUPT_MASK)
1597*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "Multiple IOB PA transaction error\n");
1598*4882a593Smuzhiyun 	if (reg & IOBPA_REQIDRAM_CORRUPT_MASK)
1599*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "IOB PA transaction ID RAM error\n");
1600*4882a593Smuzhiyun 	if (reg & IOBPA_M_REQIDRAM_CORRUPT_MASK)
1601*4882a593Smuzhiyun 		dev_err(edac_dev->dev,
1602*4882a593Smuzhiyun 			"Multiple IOB PA transaction ID RAM error\n");
1603*4882a593Smuzhiyun 	writel(reg, ctx->dev_csr + IOBPATRANSERRINTSTS);
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun chk_iob_axi0:
1606*4882a593Smuzhiyun 	/* IOB AXI0 Error */
1607*4882a593Smuzhiyun 	reg = readl(ctx->dev_csr + IOBAXIS0TRANSERRINTSTS);
1608*4882a593Smuzhiyun 	if (!reg)
1609*4882a593Smuzhiyun 		goto chk_iob_axi1;
1610*4882a593Smuzhiyun 	err_addr_lo = readl(ctx->dev_csr + IOBAXIS0TRANSERRREQINFOL);
1611*4882a593Smuzhiyun 	err_addr_hi = readl(ctx->dev_csr + IOBAXIS0TRANSERRREQINFOH);
1612*4882a593Smuzhiyun 	dev_err(edac_dev->dev,
1613*4882a593Smuzhiyun 		"%sAXI slave 0 illegal %s access @ 0x%02X.%08X (0x%08X)\n",
1614*4882a593Smuzhiyun 		reg & IOBAXIS0_M_ILLEGAL_ACCESS_MASK ? "Multiple " : "",
1615*4882a593Smuzhiyun 		REQTYPE_RD(err_addr_hi) ? "read" : "write",
1616*4882a593Smuzhiyun 		ERRADDRH_RD(err_addr_hi), err_addr_lo, err_addr_hi);
1617*4882a593Smuzhiyun 	writel(reg, ctx->dev_csr + IOBAXIS0TRANSERRINTSTS);
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun chk_iob_axi1:
1620*4882a593Smuzhiyun 	/* IOB AXI1 Error */
1621*4882a593Smuzhiyun 	reg = readl(ctx->dev_csr + IOBAXIS1TRANSERRINTSTS);
1622*4882a593Smuzhiyun 	if (!reg)
1623*4882a593Smuzhiyun 		return;
1624*4882a593Smuzhiyun 	err_addr_lo = readl(ctx->dev_csr + IOBAXIS1TRANSERRREQINFOL);
1625*4882a593Smuzhiyun 	err_addr_hi = readl(ctx->dev_csr + IOBAXIS1TRANSERRREQINFOH);
1626*4882a593Smuzhiyun 	dev_err(edac_dev->dev,
1627*4882a593Smuzhiyun 		"%sAXI slave 1 illegal %s access @ 0x%02X.%08X (0x%08X)\n",
1628*4882a593Smuzhiyun 		reg & IOBAXIS0_M_ILLEGAL_ACCESS_MASK ? "Multiple " : "",
1629*4882a593Smuzhiyun 		REQTYPE_RD(err_addr_hi) ? "read" : "write",
1630*4882a593Smuzhiyun 		ERRADDRH_RD(err_addr_hi), err_addr_lo, err_addr_hi);
1631*4882a593Smuzhiyun 	writel(reg, ctx->dev_csr + IOBAXIS1TRANSERRINTSTS);
1632*4882a593Smuzhiyun }
1633*4882a593Smuzhiyun 
xgene_edac_soc_check(struct edac_device_ctl_info * edac_dev)1634*4882a593Smuzhiyun static void xgene_edac_soc_check(struct edac_device_ctl_info *edac_dev)
1635*4882a593Smuzhiyun {
1636*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *ctx = edac_dev->pvt_info;
1637*4882a593Smuzhiyun 	const char * const *soc_mem_err = NULL;
1638*4882a593Smuzhiyun 	u32 pcp_hp_stat;
1639*4882a593Smuzhiyun 	u32 pcp_lp_stat;
1640*4882a593Smuzhiyun 	u32 reg;
1641*4882a593Smuzhiyun 	int i;
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun 	xgene_edac_pcp_rd(ctx->edac, PCPHPERRINTSTS, &pcp_hp_stat);
1644*4882a593Smuzhiyun 	xgene_edac_pcp_rd(ctx->edac, PCPLPERRINTSTS, &pcp_lp_stat);
1645*4882a593Smuzhiyun 	xgene_edac_pcp_rd(ctx->edac, MEMERRINTSTS, &reg);
1646*4882a593Smuzhiyun 	if (!((pcp_hp_stat & (IOB_PA_ERR_MASK | IOB_BA_ERR_MASK |
1647*4882a593Smuzhiyun 			      IOB_XGIC_ERR_MASK | IOB_RB_ERR_MASK)) ||
1648*4882a593Smuzhiyun 	      (pcp_lp_stat & CSW_SWITCH_TRACE_ERR_MASK) || reg))
1649*4882a593Smuzhiyun 		return;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	if (pcp_hp_stat & IOB_XGIC_ERR_MASK)
1652*4882a593Smuzhiyun 		xgene_edac_iob_gic_report(edac_dev);
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	if (pcp_hp_stat & (IOB_RB_ERR_MASK | IOB_BA_ERR_MASK))
1655*4882a593Smuzhiyun 		xgene_edac_rb_report(edac_dev);
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	if (pcp_hp_stat & IOB_PA_ERR_MASK)
1658*4882a593Smuzhiyun 		xgene_edac_pa_report(edac_dev);
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	if (pcp_lp_stat & CSW_SWITCH_TRACE_ERR_MASK) {
1661*4882a593Smuzhiyun 		dev_info(edac_dev->dev,
1662*4882a593Smuzhiyun 			 "CSW switch trace correctable memory parity error\n");
1663*4882a593Smuzhiyun 		edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
1664*4882a593Smuzhiyun 	}
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	if (!reg)
1667*4882a593Smuzhiyun 		return;
1668*4882a593Smuzhiyun 	if (ctx->version == 1)
1669*4882a593Smuzhiyun 		soc_mem_err = soc_mem_err_v1;
1670*4882a593Smuzhiyun 	if (!soc_mem_err) {
1671*4882a593Smuzhiyun 		dev_err(edac_dev->dev, "SoC memory parity error 0x%08X\n",
1672*4882a593Smuzhiyun 			reg);
1673*4882a593Smuzhiyun 		edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
1674*4882a593Smuzhiyun 		return;
1675*4882a593Smuzhiyun 	}
1676*4882a593Smuzhiyun 	for (i = 0; i < 31; i++) {
1677*4882a593Smuzhiyun 		if (reg & (1 << i)) {
1678*4882a593Smuzhiyun 			dev_err(edac_dev->dev, "%s memory parity error\n",
1679*4882a593Smuzhiyun 				soc_mem_err[i]);
1680*4882a593Smuzhiyun 			edac_device_handle_ue(edac_dev, 0, 0,
1681*4882a593Smuzhiyun 					      edac_dev->ctl_name);
1682*4882a593Smuzhiyun 		}
1683*4882a593Smuzhiyun 	}
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun 
xgene_edac_soc_hw_init(struct edac_device_ctl_info * edac_dev,bool enable)1686*4882a593Smuzhiyun static void xgene_edac_soc_hw_init(struct edac_device_ctl_info *edac_dev,
1687*4882a593Smuzhiyun 				   bool enable)
1688*4882a593Smuzhiyun {
1689*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *ctx = edac_dev->pvt_info;
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 	/* Enable SoC IP error interrupt */
1692*4882a593Smuzhiyun 	if (edac_dev->op_state == OP_RUNNING_INTERRUPT) {
1693*4882a593Smuzhiyun 		if (enable) {
1694*4882a593Smuzhiyun 			xgene_edac_pcp_clrbits(ctx->edac, PCPHPERRINTMSK,
1695*4882a593Smuzhiyun 					       IOB_PA_ERR_MASK |
1696*4882a593Smuzhiyun 					       IOB_BA_ERR_MASK |
1697*4882a593Smuzhiyun 					       IOB_XGIC_ERR_MASK |
1698*4882a593Smuzhiyun 					       IOB_RB_ERR_MASK);
1699*4882a593Smuzhiyun 			xgene_edac_pcp_clrbits(ctx->edac, PCPLPERRINTMSK,
1700*4882a593Smuzhiyun 					       CSW_SWITCH_TRACE_ERR_MASK);
1701*4882a593Smuzhiyun 		} else {
1702*4882a593Smuzhiyun 			xgene_edac_pcp_setbits(ctx->edac, PCPHPERRINTMSK,
1703*4882a593Smuzhiyun 					       IOB_PA_ERR_MASK |
1704*4882a593Smuzhiyun 					       IOB_BA_ERR_MASK |
1705*4882a593Smuzhiyun 					       IOB_XGIC_ERR_MASK |
1706*4882a593Smuzhiyun 					       IOB_RB_ERR_MASK);
1707*4882a593Smuzhiyun 			xgene_edac_pcp_setbits(ctx->edac, PCPLPERRINTMSK,
1708*4882a593Smuzhiyun 					       CSW_SWITCH_TRACE_ERR_MASK);
1709*4882a593Smuzhiyun 		}
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 		writel(enable ? 0x0 : 0xFFFFFFFF,
1712*4882a593Smuzhiyun 		       ctx->dev_csr + IOBAXIS0TRANSERRINTMSK);
1713*4882a593Smuzhiyun 		writel(enable ? 0x0 : 0xFFFFFFFF,
1714*4882a593Smuzhiyun 		       ctx->dev_csr + IOBAXIS1TRANSERRINTMSK);
1715*4882a593Smuzhiyun 		writel(enable ? 0x0 : 0xFFFFFFFF,
1716*4882a593Smuzhiyun 		       ctx->dev_csr + XGICTRANSERRINTMSK);
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 		xgene_edac_pcp_setbits(ctx->edac, MEMERRINTMSK,
1719*4882a593Smuzhiyun 				       enable ? 0x0 : 0xFFFFFFFF);
1720*4882a593Smuzhiyun 	}
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun 
xgene_edac_soc_add(struct xgene_edac * edac,struct device_node * np,int version)1723*4882a593Smuzhiyun static int xgene_edac_soc_add(struct xgene_edac *edac, struct device_node *np,
1724*4882a593Smuzhiyun 			      int version)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev;
1727*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *ctx;
1728*4882a593Smuzhiyun 	void __iomem *dev_csr;
1729*4882a593Smuzhiyun 	struct resource res;
1730*4882a593Smuzhiyun 	int edac_idx;
1731*4882a593Smuzhiyun 	int rc;
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	if (!devres_open_group(edac->dev, xgene_edac_soc_add, GFP_KERNEL))
1734*4882a593Smuzhiyun 		return -ENOMEM;
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	rc = of_address_to_resource(np, 0, &res);
1737*4882a593Smuzhiyun 	if (rc < 0) {
1738*4882a593Smuzhiyun 		dev_err(edac->dev, "no SoC resource address\n");
1739*4882a593Smuzhiyun 		goto err_release_group;
1740*4882a593Smuzhiyun 	}
1741*4882a593Smuzhiyun 	dev_csr = devm_ioremap_resource(edac->dev, &res);
1742*4882a593Smuzhiyun 	if (IS_ERR(dev_csr)) {
1743*4882a593Smuzhiyun 		dev_err(edac->dev,
1744*4882a593Smuzhiyun 			"devm_ioremap_resource failed for soc resource address\n");
1745*4882a593Smuzhiyun 		rc = PTR_ERR(dev_csr);
1746*4882a593Smuzhiyun 		goto err_release_group;
1747*4882a593Smuzhiyun 	}
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	edac_idx = edac_device_alloc_index();
1750*4882a593Smuzhiyun 	edac_dev = edac_device_alloc_ctl_info(sizeof(*ctx),
1751*4882a593Smuzhiyun 					      "SOC", 1, "SOC", 1, 2, NULL, 0,
1752*4882a593Smuzhiyun 					      edac_idx);
1753*4882a593Smuzhiyun 	if (!edac_dev) {
1754*4882a593Smuzhiyun 		rc = -ENOMEM;
1755*4882a593Smuzhiyun 		goto err_release_group;
1756*4882a593Smuzhiyun 	}
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	ctx = edac_dev->pvt_info;
1759*4882a593Smuzhiyun 	ctx->dev_csr = dev_csr;
1760*4882a593Smuzhiyun 	ctx->name = "xgene_soc_err";
1761*4882a593Smuzhiyun 	ctx->edac_idx = edac_idx;
1762*4882a593Smuzhiyun 	ctx->edac = edac;
1763*4882a593Smuzhiyun 	ctx->edac_dev = edac_dev;
1764*4882a593Smuzhiyun 	ctx->ddev = *edac->dev;
1765*4882a593Smuzhiyun 	ctx->version = version;
1766*4882a593Smuzhiyun 	edac_dev->dev = &ctx->ddev;
1767*4882a593Smuzhiyun 	edac_dev->ctl_name = ctx->name;
1768*4882a593Smuzhiyun 	edac_dev->dev_name = ctx->name;
1769*4882a593Smuzhiyun 	edac_dev->mod_name = EDAC_MOD_STR;
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	if (edac_op_state == EDAC_OPSTATE_POLL)
1772*4882a593Smuzhiyun 		edac_dev->edac_check = xgene_edac_soc_check;
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	rc = edac_device_add_device(edac_dev);
1775*4882a593Smuzhiyun 	if (rc > 0) {
1776*4882a593Smuzhiyun 		dev_err(edac->dev, "failed edac_device_add_device()\n");
1777*4882a593Smuzhiyun 		rc = -ENOMEM;
1778*4882a593Smuzhiyun 		goto err_ctl_free;
1779*4882a593Smuzhiyun 	}
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	if (edac_op_state == EDAC_OPSTATE_INT)
1782*4882a593Smuzhiyun 		edac_dev->op_state = OP_RUNNING_INTERRUPT;
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	list_add(&ctx->next, &edac->socs);
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	xgene_edac_soc_hw_init(edac_dev, 1);
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	devres_remove_group(edac->dev, xgene_edac_soc_add);
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	dev_info(edac->dev, "X-Gene EDAC SoC registered\n");
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	return 0;
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun err_ctl_free:
1795*4882a593Smuzhiyun 	edac_device_free_ctl_info(edac_dev);
1796*4882a593Smuzhiyun err_release_group:
1797*4882a593Smuzhiyun 	devres_release_group(edac->dev, xgene_edac_soc_add);
1798*4882a593Smuzhiyun 	return rc;
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun 
xgene_edac_soc_remove(struct xgene_edac_dev_ctx * soc)1801*4882a593Smuzhiyun static int xgene_edac_soc_remove(struct xgene_edac_dev_ctx *soc)
1802*4882a593Smuzhiyun {
1803*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev = soc->edac_dev;
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 	xgene_edac_soc_hw_init(edac_dev, 0);
1806*4882a593Smuzhiyun 	edac_device_del_device(soc->edac->dev);
1807*4882a593Smuzhiyun 	edac_device_free_ctl_info(edac_dev);
1808*4882a593Smuzhiyun 	return 0;
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun 
xgene_edac_isr(int irq,void * dev_id)1811*4882a593Smuzhiyun static irqreturn_t xgene_edac_isr(int irq, void *dev_id)
1812*4882a593Smuzhiyun {
1813*4882a593Smuzhiyun 	struct xgene_edac *ctx = dev_id;
1814*4882a593Smuzhiyun 	struct xgene_edac_pmd_ctx *pmd;
1815*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *node;
1816*4882a593Smuzhiyun 	unsigned int pcp_hp_stat;
1817*4882a593Smuzhiyun 	unsigned int pcp_lp_stat;
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	xgene_edac_pcp_rd(ctx, PCPHPERRINTSTS, &pcp_hp_stat);
1820*4882a593Smuzhiyun 	xgene_edac_pcp_rd(ctx, PCPLPERRINTSTS, &pcp_lp_stat);
1821*4882a593Smuzhiyun 	if ((MCU_UNCORR_ERR_MASK & pcp_hp_stat) ||
1822*4882a593Smuzhiyun 	    (MCU_CTL_ERR_MASK & pcp_hp_stat) ||
1823*4882a593Smuzhiyun 	    (MCU_CORR_ERR_MASK & pcp_lp_stat)) {
1824*4882a593Smuzhiyun 		struct xgene_edac_mc_ctx *mcu;
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 		list_for_each_entry(mcu, &ctx->mcus, next)
1827*4882a593Smuzhiyun 			xgene_edac_mc_check(mcu->mci);
1828*4882a593Smuzhiyun 	}
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	list_for_each_entry(pmd, &ctx->pmds, next) {
1831*4882a593Smuzhiyun 		if ((PMD0_MERR_MASK << pmd->pmd) & pcp_hp_stat)
1832*4882a593Smuzhiyun 			xgene_edac_pmd_check(pmd->edac_dev);
1833*4882a593Smuzhiyun 	}
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	list_for_each_entry(node, &ctx->l3s, next)
1836*4882a593Smuzhiyun 		xgene_edac_l3_check(node->edac_dev);
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	list_for_each_entry(node, &ctx->socs, next)
1839*4882a593Smuzhiyun 		xgene_edac_soc_check(node->edac_dev);
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	return IRQ_HANDLED;
1842*4882a593Smuzhiyun }
1843*4882a593Smuzhiyun 
xgene_edac_probe(struct platform_device * pdev)1844*4882a593Smuzhiyun static int xgene_edac_probe(struct platform_device *pdev)
1845*4882a593Smuzhiyun {
1846*4882a593Smuzhiyun 	struct xgene_edac *edac;
1847*4882a593Smuzhiyun 	struct device_node *child;
1848*4882a593Smuzhiyun 	struct resource *res;
1849*4882a593Smuzhiyun 	int rc;
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	edac = devm_kzalloc(&pdev->dev, sizeof(*edac), GFP_KERNEL);
1852*4882a593Smuzhiyun 	if (!edac)
1853*4882a593Smuzhiyun 		return -ENOMEM;
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	edac->dev = &pdev->dev;
1856*4882a593Smuzhiyun 	platform_set_drvdata(pdev, edac);
1857*4882a593Smuzhiyun 	INIT_LIST_HEAD(&edac->mcus);
1858*4882a593Smuzhiyun 	INIT_LIST_HEAD(&edac->pmds);
1859*4882a593Smuzhiyun 	INIT_LIST_HEAD(&edac->l3s);
1860*4882a593Smuzhiyun 	INIT_LIST_HEAD(&edac->socs);
1861*4882a593Smuzhiyun 	spin_lock_init(&edac->lock);
1862*4882a593Smuzhiyun 	mutex_init(&edac->mc_lock);
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	edac->csw_map = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
1865*4882a593Smuzhiyun 							"regmap-csw");
1866*4882a593Smuzhiyun 	if (IS_ERR(edac->csw_map)) {
1867*4882a593Smuzhiyun 		dev_err(edac->dev, "unable to get syscon regmap csw\n");
1868*4882a593Smuzhiyun 		rc = PTR_ERR(edac->csw_map);
1869*4882a593Smuzhiyun 		goto out_err;
1870*4882a593Smuzhiyun 	}
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	edac->mcba_map = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
1873*4882a593Smuzhiyun 							 "regmap-mcba");
1874*4882a593Smuzhiyun 	if (IS_ERR(edac->mcba_map)) {
1875*4882a593Smuzhiyun 		dev_err(edac->dev, "unable to get syscon regmap mcba\n");
1876*4882a593Smuzhiyun 		rc = PTR_ERR(edac->mcba_map);
1877*4882a593Smuzhiyun 		goto out_err;
1878*4882a593Smuzhiyun 	}
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun 	edac->mcbb_map = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
1881*4882a593Smuzhiyun 							 "regmap-mcbb");
1882*4882a593Smuzhiyun 	if (IS_ERR(edac->mcbb_map)) {
1883*4882a593Smuzhiyun 		dev_err(edac->dev, "unable to get syscon regmap mcbb\n");
1884*4882a593Smuzhiyun 		rc = PTR_ERR(edac->mcbb_map);
1885*4882a593Smuzhiyun 		goto out_err;
1886*4882a593Smuzhiyun 	}
1887*4882a593Smuzhiyun 	edac->efuse_map = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
1888*4882a593Smuzhiyun 							  "regmap-efuse");
1889*4882a593Smuzhiyun 	if (IS_ERR(edac->efuse_map)) {
1890*4882a593Smuzhiyun 		dev_err(edac->dev, "unable to get syscon regmap efuse\n");
1891*4882a593Smuzhiyun 		rc = PTR_ERR(edac->efuse_map);
1892*4882a593Smuzhiyun 		goto out_err;
1893*4882a593Smuzhiyun 	}
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	/*
1896*4882a593Smuzhiyun 	 * NOTE: The register bus resource is optional for compatibility
1897*4882a593Smuzhiyun 	 * reason.
1898*4882a593Smuzhiyun 	 */
1899*4882a593Smuzhiyun 	edac->rb_map = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
1900*4882a593Smuzhiyun 						       "regmap-rb");
1901*4882a593Smuzhiyun 	if (IS_ERR(edac->rb_map)) {
1902*4882a593Smuzhiyun 		dev_warn(edac->dev, "missing syscon regmap rb\n");
1903*4882a593Smuzhiyun 		edac->rb_map = NULL;
1904*4882a593Smuzhiyun 	}
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1907*4882a593Smuzhiyun 	edac->pcp_csr = devm_ioremap_resource(&pdev->dev, res);
1908*4882a593Smuzhiyun 	if (IS_ERR(edac->pcp_csr)) {
1909*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no PCP resource address\n");
1910*4882a593Smuzhiyun 		rc = PTR_ERR(edac->pcp_csr);
1911*4882a593Smuzhiyun 		goto out_err;
1912*4882a593Smuzhiyun 	}
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	if (edac_op_state == EDAC_OPSTATE_INT) {
1915*4882a593Smuzhiyun 		int irq;
1916*4882a593Smuzhiyun 		int i;
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 		for (i = 0; i < 3; i++) {
1919*4882a593Smuzhiyun 			irq = platform_get_irq(pdev, i);
1920*4882a593Smuzhiyun 			if (irq < 0) {
1921*4882a593Smuzhiyun 				dev_err(&pdev->dev, "No IRQ resource\n");
1922*4882a593Smuzhiyun 				rc = irq;
1923*4882a593Smuzhiyun 				goto out_err;
1924*4882a593Smuzhiyun 			}
1925*4882a593Smuzhiyun 			rc = devm_request_irq(&pdev->dev, irq,
1926*4882a593Smuzhiyun 					      xgene_edac_isr, IRQF_SHARED,
1927*4882a593Smuzhiyun 					      dev_name(&pdev->dev), edac);
1928*4882a593Smuzhiyun 			if (rc) {
1929*4882a593Smuzhiyun 				dev_err(&pdev->dev,
1930*4882a593Smuzhiyun 					"Could not request IRQ %d\n", irq);
1931*4882a593Smuzhiyun 				goto out_err;
1932*4882a593Smuzhiyun 			}
1933*4882a593Smuzhiyun 		}
1934*4882a593Smuzhiyun 	}
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 	edac->dfs = edac_debugfs_create_dir(pdev->dev.kobj.name);
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	for_each_child_of_node(pdev->dev.of_node, child) {
1939*4882a593Smuzhiyun 		if (!of_device_is_available(child))
1940*4882a593Smuzhiyun 			continue;
1941*4882a593Smuzhiyun 		if (of_device_is_compatible(child, "apm,xgene-edac-mc"))
1942*4882a593Smuzhiyun 			xgene_edac_mc_add(edac, child);
1943*4882a593Smuzhiyun 		if (of_device_is_compatible(child, "apm,xgene-edac-pmd"))
1944*4882a593Smuzhiyun 			xgene_edac_pmd_add(edac, child, 1);
1945*4882a593Smuzhiyun 		if (of_device_is_compatible(child, "apm,xgene-edac-pmd-v2"))
1946*4882a593Smuzhiyun 			xgene_edac_pmd_add(edac, child, 2);
1947*4882a593Smuzhiyun 		if (of_device_is_compatible(child, "apm,xgene-edac-l3"))
1948*4882a593Smuzhiyun 			xgene_edac_l3_add(edac, child, 1);
1949*4882a593Smuzhiyun 		if (of_device_is_compatible(child, "apm,xgene-edac-l3-v2"))
1950*4882a593Smuzhiyun 			xgene_edac_l3_add(edac, child, 2);
1951*4882a593Smuzhiyun 		if (of_device_is_compatible(child, "apm,xgene-edac-soc"))
1952*4882a593Smuzhiyun 			xgene_edac_soc_add(edac, child, 0);
1953*4882a593Smuzhiyun 		if (of_device_is_compatible(child, "apm,xgene-edac-soc-v1"))
1954*4882a593Smuzhiyun 			xgene_edac_soc_add(edac, child, 1);
1955*4882a593Smuzhiyun 	}
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	return 0;
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun out_err:
1960*4882a593Smuzhiyun 	return rc;
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun 
xgene_edac_remove(struct platform_device * pdev)1963*4882a593Smuzhiyun static int xgene_edac_remove(struct platform_device *pdev)
1964*4882a593Smuzhiyun {
1965*4882a593Smuzhiyun 	struct xgene_edac *edac = dev_get_drvdata(&pdev->dev);
1966*4882a593Smuzhiyun 	struct xgene_edac_mc_ctx *mcu;
1967*4882a593Smuzhiyun 	struct xgene_edac_mc_ctx *temp_mcu;
1968*4882a593Smuzhiyun 	struct xgene_edac_pmd_ctx *pmd;
1969*4882a593Smuzhiyun 	struct xgene_edac_pmd_ctx *temp_pmd;
1970*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *node;
1971*4882a593Smuzhiyun 	struct xgene_edac_dev_ctx *temp_node;
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	list_for_each_entry_safe(mcu, temp_mcu, &edac->mcus, next)
1974*4882a593Smuzhiyun 		xgene_edac_mc_remove(mcu);
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	list_for_each_entry_safe(pmd, temp_pmd, &edac->pmds, next)
1977*4882a593Smuzhiyun 		xgene_edac_pmd_remove(pmd);
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 	list_for_each_entry_safe(node, temp_node, &edac->l3s, next)
1980*4882a593Smuzhiyun 		xgene_edac_l3_remove(node);
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun 	list_for_each_entry_safe(node, temp_node, &edac->socs, next)
1983*4882a593Smuzhiyun 		xgene_edac_soc_remove(node);
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	return 0;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun static const struct of_device_id xgene_edac_of_match[] = {
1989*4882a593Smuzhiyun 	{ .compatible = "apm,xgene-edac" },
1990*4882a593Smuzhiyun 	{},
1991*4882a593Smuzhiyun };
1992*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xgene_edac_of_match);
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun static struct platform_driver xgene_edac_driver = {
1995*4882a593Smuzhiyun 	.probe = xgene_edac_probe,
1996*4882a593Smuzhiyun 	.remove = xgene_edac_remove,
1997*4882a593Smuzhiyun 	.driver = {
1998*4882a593Smuzhiyun 		.name = "xgene-edac",
1999*4882a593Smuzhiyun 		.of_match_table = xgene_edac_of_match,
2000*4882a593Smuzhiyun 	},
2001*4882a593Smuzhiyun };
2002*4882a593Smuzhiyun 
xgene_edac_init(void)2003*4882a593Smuzhiyun static int __init xgene_edac_init(void)
2004*4882a593Smuzhiyun {
2005*4882a593Smuzhiyun 	int rc;
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	/* Make sure error reporting method is sane */
2008*4882a593Smuzhiyun 	switch (edac_op_state) {
2009*4882a593Smuzhiyun 	case EDAC_OPSTATE_POLL:
2010*4882a593Smuzhiyun 	case EDAC_OPSTATE_INT:
2011*4882a593Smuzhiyun 		break;
2012*4882a593Smuzhiyun 	default:
2013*4882a593Smuzhiyun 		edac_op_state = EDAC_OPSTATE_INT;
2014*4882a593Smuzhiyun 		break;
2015*4882a593Smuzhiyun 	}
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	rc = platform_driver_register(&xgene_edac_driver);
2018*4882a593Smuzhiyun 	if (rc) {
2019*4882a593Smuzhiyun 		edac_printk(KERN_ERR, EDAC_MOD_STR,
2020*4882a593Smuzhiyun 			    "EDAC fails to register\n");
2021*4882a593Smuzhiyun 		goto reg_failed;
2022*4882a593Smuzhiyun 	}
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	return 0;
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun reg_failed:
2027*4882a593Smuzhiyun 	return rc;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun module_init(xgene_edac_init);
2030*4882a593Smuzhiyun 
xgene_edac_exit(void)2031*4882a593Smuzhiyun static void __exit xgene_edac_exit(void)
2032*4882a593Smuzhiyun {
2033*4882a593Smuzhiyun 	platform_driver_unregister(&xgene_edac_driver);
2034*4882a593Smuzhiyun }
2035*4882a593Smuzhiyun module_exit(xgene_edac_exit);
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2038*4882a593Smuzhiyun MODULE_AUTHOR("Feng Kan <fkan@apm.com>");
2039*4882a593Smuzhiyun MODULE_DESCRIPTION("APM X-Gene EDAC driver");
2040*4882a593Smuzhiyun module_param(edac_op_state, int, 0444);
2041*4882a593Smuzhiyun MODULE_PARM_DESC(edac_op_state,
2042*4882a593Smuzhiyun 		 "EDAC error reporting state: 0=Poll, 2=Interrupt");
2043