xref: /OK3568_Linux_fs/kernel/drivers/edac/ti_edac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2017 Texas Instruments Incorporated - https://www.ti.com/
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Texas Instruments DDR3 ECC error correction and detection driver
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
8*4882a593Smuzhiyun  * under the terms and conditions of the GNU General Public License,
9*4882a593Smuzhiyun  * version 2, as published by the Free Software Foundation.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This program is distributed in the hope it will be useful, but WITHOUT
12*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
14*4882a593Smuzhiyun  * more details.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License along with
17*4882a593Smuzhiyun  * this program.  If not, see <http://www.gnu.org/licenses/>.
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <linux/init.h>
21*4882a593Smuzhiyun #include <linux/edac.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/of_address.h>
25*4882a593Smuzhiyun #include <linux/of_device.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "edac_module.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* EMIF controller registers */
31*4882a593Smuzhiyun #define EMIF_SDRAM_CONFIG		0x008
32*4882a593Smuzhiyun #define EMIF_IRQ_STATUS			0x0ac
33*4882a593Smuzhiyun #define EMIF_IRQ_ENABLE_SET		0x0b4
34*4882a593Smuzhiyun #define EMIF_ECC_CTRL			0x110
35*4882a593Smuzhiyun #define EMIF_1B_ECC_ERR_CNT		0x130
36*4882a593Smuzhiyun #define EMIF_1B_ECC_ERR_THRSH		0x134
37*4882a593Smuzhiyun #define EMIF_1B_ECC_ERR_ADDR_LOG	0x13c
38*4882a593Smuzhiyun #define EMIF_2B_ECC_ERR_ADDR_LOG	0x140
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* Bit definitions for EMIF_SDRAM_CONFIG */
41*4882a593Smuzhiyun #define SDRAM_TYPE_SHIFT		29
42*4882a593Smuzhiyun #define SDRAM_TYPE_MASK			GENMASK(31, 29)
43*4882a593Smuzhiyun #define SDRAM_TYPE_DDR3			(3 << SDRAM_TYPE_SHIFT)
44*4882a593Smuzhiyun #define SDRAM_TYPE_DDR2			(2 << SDRAM_TYPE_SHIFT)
45*4882a593Smuzhiyun #define SDRAM_NARROW_MODE_MASK		GENMASK(15, 14)
46*4882a593Smuzhiyun #define SDRAM_K2_NARROW_MODE_SHIFT	12
47*4882a593Smuzhiyun #define SDRAM_K2_NARROW_MODE_MASK	GENMASK(13, 12)
48*4882a593Smuzhiyun #define SDRAM_ROWSIZE_SHIFT		7
49*4882a593Smuzhiyun #define SDRAM_ROWSIZE_MASK		GENMASK(9, 7)
50*4882a593Smuzhiyun #define SDRAM_IBANK_SHIFT		4
51*4882a593Smuzhiyun #define SDRAM_IBANK_MASK		GENMASK(6, 4)
52*4882a593Smuzhiyun #define SDRAM_K2_IBANK_SHIFT		5
53*4882a593Smuzhiyun #define SDRAM_K2_IBANK_MASK		GENMASK(6, 5)
54*4882a593Smuzhiyun #define SDRAM_K2_EBANK_SHIFT		3
55*4882a593Smuzhiyun #define SDRAM_K2_EBANK_MASK		BIT(SDRAM_K2_EBANK_SHIFT)
56*4882a593Smuzhiyun #define SDRAM_PAGESIZE_SHIFT		0
57*4882a593Smuzhiyun #define SDRAM_PAGESIZE_MASK		GENMASK(2, 0)
58*4882a593Smuzhiyun #define SDRAM_K2_PAGESIZE_SHIFT		0
59*4882a593Smuzhiyun #define SDRAM_K2_PAGESIZE_MASK		GENMASK(1, 0)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define EMIF_1B_ECC_ERR_THRSH_SHIFT	24
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* IRQ bit definitions */
64*4882a593Smuzhiyun #define EMIF_1B_ECC_ERR			BIT(5)
65*4882a593Smuzhiyun #define EMIF_2B_ECC_ERR			BIT(4)
66*4882a593Smuzhiyun #define EMIF_WR_ECC_ERR			BIT(3)
67*4882a593Smuzhiyun #define EMIF_SYS_ERR			BIT(0)
68*4882a593Smuzhiyun /* Bit 31 enables ECC and 28 enables RMW */
69*4882a593Smuzhiyun #define ECC_ENABLED			(BIT(31) | BIT(28))
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define EDAC_MOD_NAME			"ti-emif-edac"
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun enum {
74*4882a593Smuzhiyun 	EMIF_TYPE_DRA7,
75*4882a593Smuzhiyun 	EMIF_TYPE_K2
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun struct ti_edac {
79*4882a593Smuzhiyun 	void __iomem *reg;
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
ti_edac_readl(struct ti_edac * edac,u16 offset)82*4882a593Smuzhiyun static u32 ti_edac_readl(struct ti_edac *edac, u16 offset)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	return readl_relaxed(edac->reg + offset);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
ti_edac_writel(struct ti_edac * edac,u32 val,u16 offset)87*4882a593Smuzhiyun static void ti_edac_writel(struct ti_edac *edac, u32 val, u16 offset)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	writel_relaxed(val, edac->reg + offset);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
ti_edac_isr(int irq,void * data)92*4882a593Smuzhiyun static irqreturn_t ti_edac_isr(int irq, void *data)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	struct mem_ctl_info *mci = data;
95*4882a593Smuzhiyun 	struct ti_edac *edac = mci->pvt_info;
96*4882a593Smuzhiyun 	u32 irq_status;
97*4882a593Smuzhiyun 	u32 err_addr;
98*4882a593Smuzhiyun 	int err_count;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	irq_status = ti_edac_readl(edac, EMIF_IRQ_STATUS);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (irq_status & EMIF_1B_ECC_ERR) {
103*4882a593Smuzhiyun 		err_addr = ti_edac_readl(edac, EMIF_1B_ECC_ERR_ADDR_LOG);
104*4882a593Smuzhiyun 		err_count = ti_edac_readl(edac, EMIF_1B_ECC_ERR_CNT);
105*4882a593Smuzhiyun 		ti_edac_writel(edac, err_count, EMIF_1B_ECC_ERR_CNT);
106*4882a593Smuzhiyun 		edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, err_count,
107*4882a593Smuzhiyun 				     err_addr >> PAGE_SHIFT,
108*4882a593Smuzhiyun 				     err_addr & ~PAGE_MASK, -1, 0, 0, 0,
109*4882a593Smuzhiyun 				     mci->ctl_name, "1B");
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (irq_status & EMIF_2B_ECC_ERR) {
113*4882a593Smuzhiyun 		err_addr = ti_edac_readl(edac, EMIF_2B_ECC_ERR_ADDR_LOG);
114*4882a593Smuzhiyun 		edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
115*4882a593Smuzhiyun 				     err_addr >> PAGE_SHIFT,
116*4882a593Smuzhiyun 				     err_addr & ~PAGE_MASK, -1, 0, 0, 0,
117*4882a593Smuzhiyun 				     mci->ctl_name, "2B");
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (irq_status & EMIF_WR_ECC_ERR)
121*4882a593Smuzhiyun 		edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
122*4882a593Smuzhiyun 				     0, 0, -1, 0, 0, 0,
123*4882a593Smuzhiyun 				     mci->ctl_name, "WR");
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	ti_edac_writel(edac, irq_status, EMIF_IRQ_STATUS);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	return IRQ_HANDLED;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
ti_edac_setup_dimm(struct mem_ctl_info * mci,u32 type)130*4882a593Smuzhiyun static void ti_edac_setup_dimm(struct mem_ctl_info *mci, u32 type)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	struct dimm_info *dimm;
133*4882a593Smuzhiyun 	struct ti_edac *edac = mci->pvt_info;
134*4882a593Smuzhiyun 	int bits;
135*4882a593Smuzhiyun 	u32 val;
136*4882a593Smuzhiyun 	u32 memsize;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	dimm = edac_get_dimm(mci, 0, 0, 0);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	val = ti_edac_readl(edac, EMIF_SDRAM_CONFIG);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	if (type == EMIF_TYPE_DRA7) {
143*4882a593Smuzhiyun 		bits = ((val & SDRAM_PAGESIZE_MASK) >> SDRAM_PAGESIZE_SHIFT) + 8;
144*4882a593Smuzhiyun 		bits += ((val & SDRAM_ROWSIZE_MASK) >> SDRAM_ROWSIZE_SHIFT) + 9;
145*4882a593Smuzhiyun 		bits += (val & SDRAM_IBANK_MASK) >> SDRAM_IBANK_SHIFT;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 		if (val & SDRAM_NARROW_MODE_MASK) {
148*4882a593Smuzhiyun 			bits++;
149*4882a593Smuzhiyun 			dimm->dtype = DEV_X16;
150*4882a593Smuzhiyun 		} else {
151*4882a593Smuzhiyun 			bits += 2;
152*4882a593Smuzhiyun 			dimm->dtype = DEV_X32;
153*4882a593Smuzhiyun 		}
154*4882a593Smuzhiyun 	} else {
155*4882a593Smuzhiyun 		bits = 16;
156*4882a593Smuzhiyun 		bits += ((val & SDRAM_K2_PAGESIZE_MASK) >>
157*4882a593Smuzhiyun 			SDRAM_K2_PAGESIZE_SHIFT) + 8;
158*4882a593Smuzhiyun 		bits += (val & SDRAM_K2_IBANK_MASK) >> SDRAM_K2_IBANK_SHIFT;
159*4882a593Smuzhiyun 		bits += (val & SDRAM_K2_EBANK_MASK) >> SDRAM_K2_EBANK_SHIFT;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 		val = (val & SDRAM_K2_NARROW_MODE_MASK) >>
162*4882a593Smuzhiyun 			SDRAM_K2_NARROW_MODE_SHIFT;
163*4882a593Smuzhiyun 		switch (val) {
164*4882a593Smuzhiyun 		case 0:
165*4882a593Smuzhiyun 			bits += 3;
166*4882a593Smuzhiyun 			dimm->dtype = DEV_X64;
167*4882a593Smuzhiyun 			break;
168*4882a593Smuzhiyun 		case 1:
169*4882a593Smuzhiyun 			bits += 2;
170*4882a593Smuzhiyun 			dimm->dtype = DEV_X32;
171*4882a593Smuzhiyun 			break;
172*4882a593Smuzhiyun 		case 2:
173*4882a593Smuzhiyun 			bits++;
174*4882a593Smuzhiyun 			dimm->dtype = DEV_X16;
175*4882a593Smuzhiyun 			break;
176*4882a593Smuzhiyun 		}
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	memsize = 1 << bits;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	dimm->nr_pages = memsize >> PAGE_SHIFT;
182*4882a593Smuzhiyun 	dimm->grain = 4;
183*4882a593Smuzhiyun 	if ((val & SDRAM_TYPE_MASK) == SDRAM_TYPE_DDR2)
184*4882a593Smuzhiyun 		dimm->mtype = MEM_DDR2;
185*4882a593Smuzhiyun 	else
186*4882a593Smuzhiyun 		dimm->mtype = MEM_DDR3;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	val = ti_edac_readl(edac, EMIF_ECC_CTRL);
189*4882a593Smuzhiyun 	if (val & ECC_ENABLED)
190*4882a593Smuzhiyun 		dimm->edac_mode = EDAC_SECDED;
191*4882a593Smuzhiyun 	else
192*4882a593Smuzhiyun 		dimm->edac_mode = EDAC_NONE;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun static const struct of_device_id ti_edac_of_match[] = {
196*4882a593Smuzhiyun 	{ .compatible = "ti,emif-keystone", .data = (void *)EMIF_TYPE_K2 },
197*4882a593Smuzhiyun 	{ .compatible = "ti,emif-dra7xx", .data = (void *)EMIF_TYPE_DRA7 },
198*4882a593Smuzhiyun 	{},
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ti_edac_of_match);
201*4882a593Smuzhiyun 
_emif_get_id(struct device_node * node)202*4882a593Smuzhiyun static int _emif_get_id(struct device_node *node)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	struct device_node *np;
205*4882a593Smuzhiyun 	const __be32 *addrp;
206*4882a593Smuzhiyun 	u32 addr, my_addr;
207*4882a593Smuzhiyun 	int my_id = 0;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	addrp = of_get_address(node, 0, NULL, NULL);
210*4882a593Smuzhiyun 	my_addr = (u32)of_translate_address(node, addrp);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	for_each_matching_node(np, ti_edac_of_match) {
213*4882a593Smuzhiyun 		if (np == node)
214*4882a593Smuzhiyun 			continue;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		addrp = of_get_address(np, 0, NULL, NULL);
217*4882a593Smuzhiyun 		addr = (u32)of_translate_address(np, addrp);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 		edac_printk(KERN_INFO, EDAC_MOD_NAME,
220*4882a593Smuzhiyun 			    "addr=%x, my_addr=%x\n",
221*4882a593Smuzhiyun 			    addr, my_addr);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 		if (addr < my_addr)
224*4882a593Smuzhiyun 			my_id++;
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	return my_id;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
ti_edac_probe(struct platform_device * pdev)230*4882a593Smuzhiyun static int ti_edac_probe(struct platform_device *pdev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	int error_irq = 0, ret = -ENODEV;
233*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
234*4882a593Smuzhiyun 	struct resource *res;
235*4882a593Smuzhiyun 	void __iomem *reg;
236*4882a593Smuzhiyun 	struct mem_ctl_info *mci;
237*4882a593Smuzhiyun 	struct edac_mc_layer layers[1];
238*4882a593Smuzhiyun 	const struct of_device_id *id;
239*4882a593Smuzhiyun 	struct ti_edac *edac;
240*4882a593Smuzhiyun 	int emif_id;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	id = of_match_device(ti_edac_of_match, &pdev->dev);
243*4882a593Smuzhiyun 	if (!id)
244*4882a593Smuzhiyun 		return -ENODEV;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
247*4882a593Smuzhiyun 	reg = devm_ioremap_resource(dev, res);
248*4882a593Smuzhiyun 	if (IS_ERR(reg)) {
249*4882a593Smuzhiyun 		edac_printk(KERN_ERR, EDAC_MOD_NAME,
250*4882a593Smuzhiyun 			    "EMIF controller regs not defined\n");
251*4882a593Smuzhiyun 		return PTR_ERR(reg);
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	layers[0].type = EDAC_MC_LAYER_ALL_MEM;
255*4882a593Smuzhiyun 	layers[0].size = 1;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* Allocate ID number for our EMIF controller */
258*4882a593Smuzhiyun 	emif_id = _emif_get_id(pdev->dev.of_node);
259*4882a593Smuzhiyun 	if (emif_id < 0)
260*4882a593Smuzhiyun 		return -EINVAL;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	mci = edac_mc_alloc(emif_id, 1, layers, sizeof(*edac));
263*4882a593Smuzhiyun 	if (!mci)
264*4882a593Smuzhiyun 		return -ENOMEM;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	mci->pdev = &pdev->dev;
267*4882a593Smuzhiyun 	edac = mci->pvt_info;
268*4882a593Smuzhiyun 	edac->reg = reg;
269*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mci);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	mci->mtype_cap = MEM_FLAG_DDR3 | MEM_FLAG_DDR2;
272*4882a593Smuzhiyun 	mci->edac_ctl_cap = EDAC_FLAG_SECDED | EDAC_FLAG_NONE;
273*4882a593Smuzhiyun 	mci->mod_name = EDAC_MOD_NAME;
274*4882a593Smuzhiyun 	mci->ctl_name = id->compatible;
275*4882a593Smuzhiyun 	mci->dev_name = dev_name(&pdev->dev);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* Setup memory layout */
278*4882a593Smuzhiyun 	ti_edac_setup_dimm(mci, (u32)(id->data));
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* add EMIF ECC error handler */
281*4882a593Smuzhiyun 	error_irq = platform_get_irq(pdev, 0);
282*4882a593Smuzhiyun 	if (error_irq < 0) {
283*4882a593Smuzhiyun 		ret = error_irq;
284*4882a593Smuzhiyun 		edac_printk(KERN_ERR, EDAC_MOD_NAME,
285*4882a593Smuzhiyun 			    "EMIF irq number not defined.\n");
286*4882a593Smuzhiyun 		goto err;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	ret = devm_request_irq(dev, error_irq, ti_edac_isr, 0,
290*4882a593Smuzhiyun 			       "emif-edac-irq", mci);
291*4882a593Smuzhiyun 	if (ret) {
292*4882a593Smuzhiyun 		edac_printk(KERN_ERR, EDAC_MOD_NAME,
293*4882a593Smuzhiyun 			    "request_irq fail for EMIF EDAC irq\n");
294*4882a593Smuzhiyun 		goto err;
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	ret = edac_mc_add_mc(mci);
298*4882a593Smuzhiyun 	if (ret) {
299*4882a593Smuzhiyun 		edac_printk(KERN_ERR, EDAC_MOD_NAME,
300*4882a593Smuzhiyun 			    "Failed to register mci: %d.\n", ret);
301*4882a593Smuzhiyun 		goto err;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Generate an interrupt with each 1b error */
305*4882a593Smuzhiyun 	ti_edac_writel(edac, 1 << EMIF_1B_ECC_ERR_THRSH_SHIFT,
306*4882a593Smuzhiyun 		       EMIF_1B_ECC_ERR_THRSH);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* Enable interrupts */
309*4882a593Smuzhiyun 	ti_edac_writel(edac,
310*4882a593Smuzhiyun 		       EMIF_1B_ECC_ERR | EMIF_2B_ECC_ERR | EMIF_WR_ECC_ERR,
311*4882a593Smuzhiyun 		       EMIF_IRQ_ENABLE_SET);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	return 0;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun err:
316*4882a593Smuzhiyun 	edac_mc_free(mci);
317*4882a593Smuzhiyun 	return ret;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
ti_edac_remove(struct platform_device * pdev)320*4882a593Smuzhiyun static int ti_edac_remove(struct platform_device *pdev)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	struct mem_ctl_info *mci = platform_get_drvdata(pdev);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	edac_mc_del_mc(&pdev->dev);
325*4882a593Smuzhiyun 	edac_mc_free(mci);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return 0;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static struct platform_driver ti_edac_driver = {
331*4882a593Smuzhiyun 	.probe = ti_edac_probe,
332*4882a593Smuzhiyun 	.remove = ti_edac_remove,
333*4882a593Smuzhiyun 	.driver = {
334*4882a593Smuzhiyun 		   .name = EDAC_MOD_NAME,
335*4882a593Smuzhiyun 		   .of_match_table = ti_edac_of_match,
336*4882a593Smuzhiyun 	},
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun module_platform_driver(ti_edac_driver);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun MODULE_AUTHOR("Texas Instruments Inc.");
342*4882a593Smuzhiyun MODULE_DESCRIPTION("EDAC Driver for Texas Instruments DDR3 MC");
343*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
344