xref: /OK3568_Linux_fs/kernel/drivers/edac/thunderx_edac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Cavium ThunderX memory controller kernel module
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
5*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
6*4882a593Smuzhiyun  * for more details.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright Cavium, Inc. (C) 2015-2017. All rights reserved.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/edac.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/string.h>
17*4882a593Smuzhiyun #include <linux/stop_machine.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/sizes.h>
20*4882a593Smuzhiyun #include <linux/atomic.h>
21*4882a593Smuzhiyun #include <linux/bitfield.h>
22*4882a593Smuzhiyun #include <linux/circ_buf.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <asm/page.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "edac_module.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define phys_to_pfn(phys)	(PFN_DOWN(phys))
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define THUNDERX_NODE		GENMASK(45, 44)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun enum {
33*4882a593Smuzhiyun 	ERR_CORRECTED	= 1,
34*4882a593Smuzhiyun 	ERR_UNCORRECTED	= 2,
35*4882a593Smuzhiyun 	ERR_UNKNOWN	= 3,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define MAX_SYNDROME_REGS 4
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct error_syndrome {
41*4882a593Smuzhiyun 	u64 reg[MAX_SYNDROME_REGS];
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct error_descr {
45*4882a593Smuzhiyun 	int	type;
46*4882a593Smuzhiyun 	u64	mask;
47*4882a593Smuzhiyun 	char	*descr;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
decode_register(char * str,size_t size,const struct error_descr * descr,const uint64_t reg)50*4882a593Smuzhiyun static void decode_register(char *str, size_t size,
51*4882a593Smuzhiyun 			   const struct error_descr *descr,
52*4882a593Smuzhiyun 			   const uint64_t reg)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	int ret = 0;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	while (descr->type && descr->mask && descr->descr) {
57*4882a593Smuzhiyun 		if (reg & descr->mask) {
58*4882a593Smuzhiyun 			ret = snprintf(str, size, "\n\t%s, %s",
59*4882a593Smuzhiyun 				       descr->type == ERR_CORRECTED ?
60*4882a593Smuzhiyun 					 "Corrected" : "Uncorrected",
61*4882a593Smuzhiyun 				       descr->descr);
62*4882a593Smuzhiyun 			str += ret;
63*4882a593Smuzhiyun 			size -= ret;
64*4882a593Smuzhiyun 		}
65*4882a593Smuzhiyun 		descr++;
66*4882a593Smuzhiyun 	}
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
get_bits(unsigned long data,int pos,int width)69*4882a593Smuzhiyun static unsigned long get_bits(unsigned long data, int pos, int width)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	return (data >> pos) & ((1 << width) - 1);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define L2C_CTL			0x87E080800000
75*4882a593Smuzhiyun #define L2C_CTL_DISIDXALIAS	BIT(0)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define PCI_DEVICE_ID_THUNDER_LMC 0xa022
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define LMC_FADR		0x20
80*4882a593Smuzhiyun #define LMC_FADR_FDIMM(x)	((x >> 37) & 0x1)
81*4882a593Smuzhiyun #define LMC_FADR_FBUNK(x)	((x >> 36) & 0x1)
82*4882a593Smuzhiyun #define LMC_FADR_FBANK(x)	((x >> 32) & 0xf)
83*4882a593Smuzhiyun #define LMC_FADR_FROW(x)	((x >> 14) & 0xffff)
84*4882a593Smuzhiyun #define LMC_FADR_FCOL(x)	((x >> 0) & 0x1fff)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define LMC_NXM_FADR		0x28
87*4882a593Smuzhiyun #define LMC_ECC_SYND		0x38
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define LMC_ECC_PARITY_TEST	0x108
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define LMC_INT_W1S		0x150
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define LMC_INT_ENA_W1C		0x158
94*4882a593Smuzhiyun #define LMC_INT_ENA_W1S		0x160
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define LMC_CONFIG		0x188
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define LMC_CONFIG_BG2		BIT(62)
99*4882a593Smuzhiyun #define LMC_CONFIG_RANK_ENA	BIT(42)
100*4882a593Smuzhiyun #define LMC_CONFIG_PBANK_LSB(x)	(((x) >> 5) & 0xF)
101*4882a593Smuzhiyun #define LMC_CONFIG_ROW_LSB(x)	(((x) >> 2) & 0x7)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define LMC_CONTROL		0x190
104*4882a593Smuzhiyun #define LMC_CONTROL_XOR_BANK	BIT(16)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define LMC_INT			0x1F0
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define LMC_INT_DDR_ERR		BIT(11)
109*4882a593Smuzhiyun #define LMC_INT_DED_ERR		(0xFUL << 5)
110*4882a593Smuzhiyun #define LMC_INT_SEC_ERR         (0xFUL << 1)
111*4882a593Smuzhiyun #define LMC_INT_NXM_WR_MASK	BIT(0)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define LMC_DDR_PLL_CTL		0x258
114*4882a593Smuzhiyun #define LMC_DDR_PLL_CTL_DDR4	BIT(29)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define LMC_FADR_SCRAMBLED	0x330
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define LMC_INT_UE              (LMC_INT_DDR_ERR | LMC_INT_DED_ERR | \
119*4882a593Smuzhiyun 				 LMC_INT_NXM_WR_MASK)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define LMC_INT_CE		(LMC_INT_SEC_ERR)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static const struct error_descr lmc_errors[] = {
124*4882a593Smuzhiyun 	{
125*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
126*4882a593Smuzhiyun 		.mask  = LMC_INT_SEC_ERR,
127*4882a593Smuzhiyun 		.descr = "Single-bit ECC error",
128*4882a593Smuzhiyun 	},
129*4882a593Smuzhiyun 	{
130*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
131*4882a593Smuzhiyun 		.mask  = LMC_INT_DDR_ERR,
132*4882a593Smuzhiyun 		.descr = "DDR chip error",
133*4882a593Smuzhiyun 	},
134*4882a593Smuzhiyun 	{
135*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
136*4882a593Smuzhiyun 		.mask  = LMC_INT_DED_ERR,
137*4882a593Smuzhiyun 		.descr = "Double-bit ECC error",
138*4882a593Smuzhiyun 	},
139*4882a593Smuzhiyun 	{
140*4882a593Smuzhiyun 		.type = ERR_UNCORRECTED,
141*4882a593Smuzhiyun 		.mask = LMC_INT_NXM_WR_MASK,
142*4882a593Smuzhiyun 		.descr = "Non-existent memory write",
143*4882a593Smuzhiyun 	},
144*4882a593Smuzhiyun 	{0, 0, NULL},
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define LMC_INT_EN_DDR_ERROR_ALERT_ENA	BIT(5)
148*4882a593Smuzhiyun #define LMC_INT_EN_DLCRAM_DED_ERR	BIT(4)
149*4882a593Smuzhiyun #define LMC_INT_EN_DLCRAM_SEC_ERR	BIT(3)
150*4882a593Smuzhiyun #define LMC_INT_INTR_DED_ENA		BIT(2)
151*4882a593Smuzhiyun #define LMC_INT_INTR_SEC_ENA		BIT(1)
152*4882a593Smuzhiyun #define LMC_INT_INTR_NXM_WR_ENA		BIT(0)
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define LMC_INT_ENA_ALL			GENMASK(5, 0)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define LMC_DDR_PLL_CTL		0x258
157*4882a593Smuzhiyun #define LMC_DDR_PLL_CTL_DDR4	BIT(29)
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define LMC_CONTROL		0x190
160*4882a593Smuzhiyun #define LMC_CONTROL_RDIMM	BIT(0)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define LMC_SCRAM_FADR		0x330
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define LMC_CHAR_MASK0		0x228
165*4882a593Smuzhiyun #define LMC_CHAR_MASK2		0x238
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define RING_ENTRIES	8
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun struct debugfs_entry {
170*4882a593Smuzhiyun 	const char *name;
171*4882a593Smuzhiyun 	umode_t mode;
172*4882a593Smuzhiyun 	const struct file_operations fops;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun struct lmc_err_ctx {
176*4882a593Smuzhiyun 	u64 reg_int;
177*4882a593Smuzhiyun 	u64 reg_fadr;
178*4882a593Smuzhiyun 	u64 reg_nxm_fadr;
179*4882a593Smuzhiyun 	u64 reg_scram_fadr;
180*4882a593Smuzhiyun 	u64 reg_ecc_synd;
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun struct thunderx_lmc {
184*4882a593Smuzhiyun 	void __iomem *regs;
185*4882a593Smuzhiyun 	struct pci_dev *pdev;
186*4882a593Smuzhiyun 	struct msix_entry msix_ent;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	atomic_t ecc_int;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	u64 mask0;
191*4882a593Smuzhiyun 	u64 mask2;
192*4882a593Smuzhiyun 	u64 parity_test;
193*4882a593Smuzhiyun 	u64 node;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	int xbits;
196*4882a593Smuzhiyun 	int bank_width;
197*4882a593Smuzhiyun 	int pbank_lsb;
198*4882a593Smuzhiyun 	int dimm_lsb;
199*4882a593Smuzhiyun 	int rank_lsb;
200*4882a593Smuzhiyun 	int bank_lsb;
201*4882a593Smuzhiyun 	int row_lsb;
202*4882a593Smuzhiyun 	int col_hi_lsb;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	int xor_bank;
205*4882a593Smuzhiyun 	int l2c_alias;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	struct page *mem;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	struct lmc_err_ctx err_ctx[RING_ENTRIES];
210*4882a593Smuzhiyun 	unsigned long ring_head;
211*4882a593Smuzhiyun 	unsigned long ring_tail;
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define ring_pos(pos, size) ((pos) & (size - 1))
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define DEBUGFS_STRUCT(_name, _mode, _write, _read)			    \
217*4882a593Smuzhiyun static struct debugfs_entry debugfs_##_name = {				    \
218*4882a593Smuzhiyun 	.name = __stringify(_name),					    \
219*4882a593Smuzhiyun 	.mode = VERIFY_OCTAL_PERMISSIONS(_mode),			    \
220*4882a593Smuzhiyun 	.fops = {							    \
221*4882a593Smuzhiyun 		.open = simple_open,					    \
222*4882a593Smuzhiyun 		.write = _write,					    \
223*4882a593Smuzhiyun 		.read  = _read,						    \
224*4882a593Smuzhiyun 		.llseek = generic_file_llseek,				    \
225*4882a593Smuzhiyun 	},								    \
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define DEBUGFS_FIELD_ATTR(_type, _field)				    \
229*4882a593Smuzhiyun static ssize_t thunderx_##_type##_##_field##_read(struct file *file,	    \
230*4882a593Smuzhiyun 					    char __user *data,		    \
231*4882a593Smuzhiyun 					    size_t count, loff_t *ppos)	    \
232*4882a593Smuzhiyun {									    \
233*4882a593Smuzhiyun 	struct thunderx_##_type *pdata = file->private_data;		    \
234*4882a593Smuzhiyun 	char buf[20];							    \
235*4882a593Smuzhiyun 									    \
236*4882a593Smuzhiyun 	snprintf(buf, count, "0x%016llx", pdata->_field);		    \
237*4882a593Smuzhiyun 	return simple_read_from_buffer(data, count, ppos,		    \
238*4882a593Smuzhiyun 				       buf, sizeof(buf));		    \
239*4882a593Smuzhiyun }									    \
240*4882a593Smuzhiyun 									    \
241*4882a593Smuzhiyun static ssize_t thunderx_##_type##_##_field##_write(struct file *file,	    \
242*4882a593Smuzhiyun 					     const char __user *data,	    \
243*4882a593Smuzhiyun 					     size_t count, loff_t *ppos)    \
244*4882a593Smuzhiyun {									    \
245*4882a593Smuzhiyun 	struct thunderx_##_type *pdata = file->private_data;		    \
246*4882a593Smuzhiyun 	int res;							    \
247*4882a593Smuzhiyun 									    \
248*4882a593Smuzhiyun 	res = kstrtoull_from_user(data, count, 0, &pdata->_field);	    \
249*4882a593Smuzhiyun 									    \
250*4882a593Smuzhiyun 	return res ? res : count;					    \
251*4882a593Smuzhiyun }									    \
252*4882a593Smuzhiyun 									    \
253*4882a593Smuzhiyun DEBUGFS_STRUCT(_field, 0600,						    \
254*4882a593Smuzhiyun 		   thunderx_##_type##_##_field##_write,			    \
255*4882a593Smuzhiyun 		   thunderx_##_type##_##_field##_read)			    \
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define DEBUGFS_REG_ATTR(_type, _name, _reg)				    \
258*4882a593Smuzhiyun static ssize_t thunderx_##_type##_##_name##_read(struct file *file,	    \
259*4882a593Smuzhiyun 					   char __user *data,		    \
260*4882a593Smuzhiyun 					   size_t count, loff_t *ppos)      \
261*4882a593Smuzhiyun {									    \
262*4882a593Smuzhiyun 	struct thunderx_##_type *pdata = file->private_data;		    \
263*4882a593Smuzhiyun 	char buf[20];							    \
264*4882a593Smuzhiyun 									    \
265*4882a593Smuzhiyun 	sprintf(buf, "0x%016llx", readq(pdata->regs + _reg));		    \
266*4882a593Smuzhiyun 	return simple_read_from_buffer(data, count, ppos,		    \
267*4882a593Smuzhiyun 				       buf, sizeof(buf));		    \
268*4882a593Smuzhiyun }									    \
269*4882a593Smuzhiyun 									    \
270*4882a593Smuzhiyun static ssize_t thunderx_##_type##_##_name##_write(struct file *file,	    \
271*4882a593Smuzhiyun 					    const char __user *data,	    \
272*4882a593Smuzhiyun 					    size_t count, loff_t *ppos)     \
273*4882a593Smuzhiyun {									    \
274*4882a593Smuzhiyun 	struct thunderx_##_type *pdata = file->private_data;		    \
275*4882a593Smuzhiyun 	u64 val;							    \
276*4882a593Smuzhiyun 	int res;							    \
277*4882a593Smuzhiyun 									    \
278*4882a593Smuzhiyun 	res = kstrtoull_from_user(data, count, 0, &val);		    \
279*4882a593Smuzhiyun 									    \
280*4882a593Smuzhiyun 	if (!res) {							    \
281*4882a593Smuzhiyun 		writeq(val, pdata->regs + _reg);			    \
282*4882a593Smuzhiyun 		res = count;						    \
283*4882a593Smuzhiyun 	}								    \
284*4882a593Smuzhiyun 									    \
285*4882a593Smuzhiyun 	return res;							    \
286*4882a593Smuzhiyun }									    \
287*4882a593Smuzhiyun 									    \
288*4882a593Smuzhiyun DEBUGFS_STRUCT(_name, 0600,						    \
289*4882a593Smuzhiyun 	       thunderx_##_type##_##_name##_write,			    \
290*4882a593Smuzhiyun 	       thunderx_##_type##_##_name##_read)
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define LMC_DEBUGFS_ENT(_field)	DEBUGFS_FIELD_ATTR(lmc, _field)
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun  * To get an ECC error injected, the following steps are needed:
296*4882a593Smuzhiyun  * - Setup the ECC injection by writing the appropriate parameters:
297*4882a593Smuzhiyun  *	echo <bit mask value> > /sys/kernel/debug/<device number>/ecc_mask0
298*4882a593Smuzhiyun  *	echo <bit mask value> > /sys/kernel/debug/<device number>/ecc_mask2
299*4882a593Smuzhiyun  *	echo 0x802 > /sys/kernel/debug/<device number>/ecc_parity_test
300*4882a593Smuzhiyun  * - Do the actual injection:
301*4882a593Smuzhiyun  *	echo 1 > /sys/kernel/debug/<device number>/inject_ecc
302*4882a593Smuzhiyun  */
thunderx_lmc_inject_int_write(struct file * file,const char __user * data,size_t count,loff_t * ppos)303*4882a593Smuzhiyun static ssize_t thunderx_lmc_inject_int_write(struct file *file,
304*4882a593Smuzhiyun 					     const char __user *data,
305*4882a593Smuzhiyun 					     size_t count, loff_t *ppos)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct thunderx_lmc *lmc = file->private_data;
308*4882a593Smuzhiyun 	u64 val;
309*4882a593Smuzhiyun 	int res;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	res = kstrtoull_from_user(data, count, 0, &val);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (!res) {
314*4882a593Smuzhiyun 		/* Trigger the interrupt */
315*4882a593Smuzhiyun 		writeq(val, lmc->regs + LMC_INT_W1S);
316*4882a593Smuzhiyun 		res = count;
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	return res;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
thunderx_lmc_int_read(struct file * file,char __user * data,size_t count,loff_t * ppos)322*4882a593Smuzhiyun static ssize_t thunderx_lmc_int_read(struct file *file,
323*4882a593Smuzhiyun 				     char __user *data,
324*4882a593Smuzhiyun 				     size_t count, loff_t *ppos)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	struct thunderx_lmc *lmc = file->private_data;
327*4882a593Smuzhiyun 	char buf[20];
328*4882a593Smuzhiyun 	u64 lmc_int = readq(lmc->regs + LMC_INT);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	snprintf(buf, sizeof(buf), "0x%016llx", lmc_int);
331*4882a593Smuzhiyun 	return simple_read_from_buffer(data, count, ppos, buf, sizeof(buf));
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun #define TEST_PATTERN 0xa5
335*4882a593Smuzhiyun 
inject_ecc_fn(void * arg)336*4882a593Smuzhiyun static int inject_ecc_fn(void *arg)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct thunderx_lmc *lmc = arg;
339*4882a593Smuzhiyun 	uintptr_t addr, phys;
340*4882a593Smuzhiyun 	unsigned int cline_size = cache_line_size();
341*4882a593Smuzhiyun 	const unsigned int lines = PAGE_SIZE / cline_size;
342*4882a593Smuzhiyun 	unsigned int i, cl_idx;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	addr = (uintptr_t)page_address(lmc->mem);
345*4882a593Smuzhiyun 	phys = (uintptr_t)page_to_phys(lmc->mem);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	cl_idx = (phys & 0x7f) >> 4;
348*4882a593Smuzhiyun 	lmc->parity_test &= ~(7ULL << 8);
349*4882a593Smuzhiyun 	lmc->parity_test |= (cl_idx << 8);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	writeq(lmc->mask0, lmc->regs + LMC_CHAR_MASK0);
352*4882a593Smuzhiyun 	writeq(lmc->mask2, lmc->regs + LMC_CHAR_MASK2);
353*4882a593Smuzhiyun 	writeq(lmc->parity_test, lmc->regs + LMC_ECC_PARITY_TEST);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	readq(lmc->regs + LMC_CHAR_MASK0);
356*4882a593Smuzhiyun 	readq(lmc->regs + LMC_CHAR_MASK2);
357*4882a593Smuzhiyun 	readq(lmc->regs + LMC_ECC_PARITY_TEST);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	for (i = 0; i < lines; i++) {
360*4882a593Smuzhiyun 		memset((void *)addr, TEST_PATTERN, cline_size);
361*4882a593Smuzhiyun 		barrier();
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		/*
364*4882a593Smuzhiyun 		 * Flush L1 cachelines to the PoC (L2).
365*4882a593Smuzhiyun 		 * This will cause cacheline eviction to the L2.
366*4882a593Smuzhiyun 		 */
367*4882a593Smuzhiyun 		asm volatile("dc civac, %0\n"
368*4882a593Smuzhiyun 			     "dsb sy\n"
369*4882a593Smuzhiyun 			     : : "r"(addr + i * cline_size));
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	for (i = 0; i < lines; i++) {
373*4882a593Smuzhiyun 		/*
374*4882a593Smuzhiyun 		 * Flush L2 cachelines to the DRAM.
375*4882a593Smuzhiyun 		 * This will cause cacheline eviction to the DRAM
376*4882a593Smuzhiyun 		 * and ECC corruption according to the masks set.
377*4882a593Smuzhiyun 		 */
378*4882a593Smuzhiyun 		__asm__ volatile("sys #0,c11,C1,#2, %0\n"
379*4882a593Smuzhiyun 				 : : "r"(phys + i * cline_size));
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	for (i = 0; i < lines; i++) {
383*4882a593Smuzhiyun 		/*
384*4882a593Smuzhiyun 		 * Invalidate L2 cachelines.
385*4882a593Smuzhiyun 		 * The subsequent load will cause cacheline fetch
386*4882a593Smuzhiyun 		 * from the DRAM and an error interrupt
387*4882a593Smuzhiyun 		 */
388*4882a593Smuzhiyun 		__asm__ volatile("sys #0,c11,C1,#1, %0"
389*4882a593Smuzhiyun 				 : : "r"(phys + i * cline_size));
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	for (i = 0; i < lines; i++) {
393*4882a593Smuzhiyun 		/*
394*4882a593Smuzhiyun 		 * Invalidate L1 cachelines.
395*4882a593Smuzhiyun 		 * The subsequent load will cause cacheline fetch
396*4882a593Smuzhiyun 		 * from the L2 and/or DRAM
397*4882a593Smuzhiyun 		 */
398*4882a593Smuzhiyun 		asm volatile("dc ivac, %0\n"
399*4882a593Smuzhiyun 			     "dsb sy\n"
400*4882a593Smuzhiyun 			     : : "r"(addr + i * cline_size));
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	return 0;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
thunderx_lmc_inject_ecc_write(struct file * file,const char __user * data,size_t count,loff_t * ppos)406*4882a593Smuzhiyun static ssize_t thunderx_lmc_inject_ecc_write(struct file *file,
407*4882a593Smuzhiyun 					     const char __user *data,
408*4882a593Smuzhiyun 					     size_t count, loff_t *ppos)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct thunderx_lmc *lmc = file->private_data;
411*4882a593Smuzhiyun 	unsigned int cline_size = cache_line_size();
412*4882a593Smuzhiyun 	u8 *tmp;
413*4882a593Smuzhiyun 	void __iomem *addr;
414*4882a593Smuzhiyun 	unsigned int offs, timeout = 100000;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	atomic_set(&lmc->ecc_int, 0);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	lmc->mem = alloc_pages_node(lmc->node, GFP_KERNEL, 0);
419*4882a593Smuzhiyun 	if (!lmc->mem)
420*4882a593Smuzhiyun 		return -ENOMEM;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	tmp = kmalloc(cline_size, GFP_KERNEL);
423*4882a593Smuzhiyun 	if (!tmp) {
424*4882a593Smuzhiyun 		__free_pages(lmc->mem, 0);
425*4882a593Smuzhiyun 		return -ENOMEM;
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	addr = page_address(lmc->mem);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	while (!atomic_read(&lmc->ecc_int) && timeout--) {
431*4882a593Smuzhiyun 		stop_machine(inject_ecc_fn, lmc, NULL);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 		for (offs = 0; offs < PAGE_SIZE; offs += cline_size) {
434*4882a593Smuzhiyun 			/*
435*4882a593Smuzhiyun 			 * Do a load from the previously rigged location
436*4882a593Smuzhiyun 			 * This should generate an error interrupt.
437*4882a593Smuzhiyun 			 */
438*4882a593Smuzhiyun 			memcpy(tmp, addr + offs, cline_size);
439*4882a593Smuzhiyun 			asm volatile("dsb ld\n");
440*4882a593Smuzhiyun 		}
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	kfree(tmp);
444*4882a593Smuzhiyun 	__free_pages(lmc->mem, 0);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return count;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun LMC_DEBUGFS_ENT(mask0);
450*4882a593Smuzhiyun LMC_DEBUGFS_ENT(mask2);
451*4882a593Smuzhiyun LMC_DEBUGFS_ENT(parity_test);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun DEBUGFS_STRUCT(inject_int, 0200, thunderx_lmc_inject_int_write, NULL);
454*4882a593Smuzhiyun DEBUGFS_STRUCT(inject_ecc, 0200, thunderx_lmc_inject_ecc_write, NULL);
455*4882a593Smuzhiyun DEBUGFS_STRUCT(int_w1c, 0400, NULL, thunderx_lmc_int_read);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun static struct debugfs_entry *lmc_dfs_ents[] = {
458*4882a593Smuzhiyun 	&debugfs_mask0,
459*4882a593Smuzhiyun 	&debugfs_mask2,
460*4882a593Smuzhiyun 	&debugfs_parity_test,
461*4882a593Smuzhiyun 	&debugfs_inject_ecc,
462*4882a593Smuzhiyun 	&debugfs_inject_int,
463*4882a593Smuzhiyun 	&debugfs_int_w1c,
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun 
thunderx_create_debugfs_nodes(struct dentry * parent,struct debugfs_entry * attrs[],void * data,size_t num)466*4882a593Smuzhiyun static int thunderx_create_debugfs_nodes(struct dentry *parent,
467*4882a593Smuzhiyun 					  struct debugfs_entry *attrs[],
468*4882a593Smuzhiyun 					  void *data,
469*4882a593Smuzhiyun 					  size_t num)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	int i;
472*4882a593Smuzhiyun 	struct dentry *ent;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_EDAC_DEBUG))
475*4882a593Smuzhiyun 		return 0;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	if (!parent)
478*4882a593Smuzhiyun 		return -ENOENT;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
481*4882a593Smuzhiyun 		ent = edac_debugfs_create_file(attrs[i]->name, attrs[i]->mode,
482*4882a593Smuzhiyun 					       parent, data, &attrs[i]->fops);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 		if (!ent)
485*4882a593Smuzhiyun 			break;
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return i;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
thunderx_faddr_to_phys(u64 faddr,struct thunderx_lmc * lmc)491*4882a593Smuzhiyun static phys_addr_t thunderx_faddr_to_phys(u64 faddr, struct thunderx_lmc *lmc)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	phys_addr_t addr = 0;
494*4882a593Smuzhiyun 	int bank, xbits;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	addr |= lmc->node << 40;
497*4882a593Smuzhiyun 	addr |= LMC_FADR_FDIMM(faddr) << lmc->dimm_lsb;
498*4882a593Smuzhiyun 	addr |= LMC_FADR_FBUNK(faddr) << lmc->rank_lsb;
499*4882a593Smuzhiyun 	addr |= LMC_FADR_FROW(faddr) << lmc->row_lsb;
500*4882a593Smuzhiyun 	addr |= (LMC_FADR_FCOL(faddr) >> 4) << lmc->col_hi_lsb;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	bank = LMC_FADR_FBANK(faddr) << lmc->bank_lsb;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	if (lmc->xor_bank)
505*4882a593Smuzhiyun 		bank ^= get_bits(addr, 12 + lmc->xbits, lmc->bank_width);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	addr |= bank << lmc->bank_lsb;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	xbits = PCI_FUNC(lmc->pdev->devfn);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (lmc->l2c_alias)
512*4882a593Smuzhiyun 		xbits ^= get_bits(addr, 20, lmc->xbits) ^
513*4882a593Smuzhiyun 			 get_bits(addr, 12, lmc->xbits);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	addr |= xbits << 7;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	return addr;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
thunderx_get_num_lmcs(unsigned int node)520*4882a593Smuzhiyun static unsigned int thunderx_get_num_lmcs(unsigned int node)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	unsigned int number = 0;
523*4882a593Smuzhiyun 	struct pci_dev *pdev = NULL;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	do {
526*4882a593Smuzhiyun 		pdev = pci_get_device(PCI_VENDOR_ID_CAVIUM,
527*4882a593Smuzhiyun 				      PCI_DEVICE_ID_THUNDER_LMC,
528*4882a593Smuzhiyun 				      pdev);
529*4882a593Smuzhiyun 		if (pdev) {
530*4882a593Smuzhiyun #ifdef CONFIG_NUMA
531*4882a593Smuzhiyun 			if (pdev->dev.numa_node == node)
532*4882a593Smuzhiyun 				number++;
533*4882a593Smuzhiyun #else
534*4882a593Smuzhiyun 			number++;
535*4882a593Smuzhiyun #endif
536*4882a593Smuzhiyun 		}
537*4882a593Smuzhiyun 	} while (pdev);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return number;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun #define LMC_MESSAGE_SIZE	120
543*4882a593Smuzhiyun #define LMC_OTHER_SIZE		(50 * ARRAY_SIZE(lmc_errors))
544*4882a593Smuzhiyun 
thunderx_lmc_err_isr(int irq,void * dev_id)545*4882a593Smuzhiyun static irqreturn_t thunderx_lmc_err_isr(int irq, void *dev_id)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	struct mem_ctl_info *mci = dev_id;
548*4882a593Smuzhiyun 	struct thunderx_lmc *lmc = mci->pvt_info;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	unsigned long head = ring_pos(lmc->ring_head, ARRAY_SIZE(lmc->err_ctx));
551*4882a593Smuzhiyun 	struct lmc_err_ctx *ctx = &lmc->err_ctx[head];
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	writeq(0, lmc->regs + LMC_CHAR_MASK0);
554*4882a593Smuzhiyun 	writeq(0, lmc->regs + LMC_CHAR_MASK2);
555*4882a593Smuzhiyun 	writeq(0x2, lmc->regs + LMC_ECC_PARITY_TEST);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	ctx->reg_int = readq(lmc->regs + LMC_INT);
558*4882a593Smuzhiyun 	ctx->reg_fadr = readq(lmc->regs + LMC_FADR);
559*4882a593Smuzhiyun 	ctx->reg_nxm_fadr = readq(lmc->regs + LMC_NXM_FADR);
560*4882a593Smuzhiyun 	ctx->reg_scram_fadr = readq(lmc->regs + LMC_SCRAM_FADR);
561*4882a593Smuzhiyun 	ctx->reg_ecc_synd = readq(lmc->regs + LMC_ECC_SYND);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	lmc->ring_head++;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	atomic_set(&lmc->ecc_int, 1);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	/* Clear the interrupt */
568*4882a593Smuzhiyun 	writeq(ctx->reg_int, lmc->regs + LMC_INT);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	return IRQ_WAKE_THREAD;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
thunderx_lmc_threaded_isr(int irq,void * dev_id)573*4882a593Smuzhiyun static irqreturn_t thunderx_lmc_threaded_isr(int irq, void *dev_id)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct mem_ctl_info *mci = dev_id;
576*4882a593Smuzhiyun 	struct thunderx_lmc *lmc = mci->pvt_info;
577*4882a593Smuzhiyun 	phys_addr_t phys_addr;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	unsigned long tail;
580*4882a593Smuzhiyun 	struct lmc_err_ctx *ctx;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	char *msg;
585*4882a593Smuzhiyun 	char *other;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	msg = kmalloc(LMC_MESSAGE_SIZE, GFP_KERNEL);
588*4882a593Smuzhiyun 	other =  kmalloc(LMC_OTHER_SIZE, GFP_KERNEL);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	if (!msg || !other)
591*4882a593Smuzhiyun 		goto err_free;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	while (CIRC_CNT(lmc->ring_head, lmc->ring_tail,
594*4882a593Smuzhiyun 		ARRAY_SIZE(lmc->err_ctx))) {
595*4882a593Smuzhiyun 		tail = ring_pos(lmc->ring_tail, ARRAY_SIZE(lmc->err_ctx));
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 		ctx = &lmc->err_ctx[tail];
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 		dev_dbg(&lmc->pdev->dev, "LMC_INT: %016llx\n",
600*4882a593Smuzhiyun 			ctx->reg_int);
601*4882a593Smuzhiyun 		dev_dbg(&lmc->pdev->dev, "LMC_FADR: %016llx\n",
602*4882a593Smuzhiyun 			ctx->reg_fadr);
603*4882a593Smuzhiyun 		dev_dbg(&lmc->pdev->dev, "LMC_NXM_FADR: %016llx\n",
604*4882a593Smuzhiyun 			ctx->reg_nxm_fadr);
605*4882a593Smuzhiyun 		dev_dbg(&lmc->pdev->dev, "LMC_SCRAM_FADR: %016llx\n",
606*4882a593Smuzhiyun 			ctx->reg_scram_fadr);
607*4882a593Smuzhiyun 		dev_dbg(&lmc->pdev->dev, "LMC_ECC_SYND: %016llx\n",
608*4882a593Smuzhiyun 			ctx->reg_ecc_synd);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 		snprintf(msg, LMC_MESSAGE_SIZE,
611*4882a593Smuzhiyun 			 "DIMM %lld rank %lld bank %lld row %lld col %lld",
612*4882a593Smuzhiyun 			 LMC_FADR_FDIMM(ctx->reg_scram_fadr),
613*4882a593Smuzhiyun 			 LMC_FADR_FBUNK(ctx->reg_scram_fadr),
614*4882a593Smuzhiyun 			 LMC_FADR_FBANK(ctx->reg_scram_fadr),
615*4882a593Smuzhiyun 			 LMC_FADR_FROW(ctx->reg_scram_fadr),
616*4882a593Smuzhiyun 			 LMC_FADR_FCOL(ctx->reg_scram_fadr));
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 		decode_register(other, LMC_OTHER_SIZE, lmc_errors,
619*4882a593Smuzhiyun 				ctx->reg_int);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 		phys_addr = thunderx_faddr_to_phys(ctx->reg_fadr, lmc);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 		if (ctx->reg_int & LMC_INT_UE)
624*4882a593Smuzhiyun 			edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
625*4882a593Smuzhiyun 					     phys_to_pfn(phys_addr),
626*4882a593Smuzhiyun 					     offset_in_page(phys_addr),
627*4882a593Smuzhiyun 					     0, -1, -1, -1, msg, other);
628*4882a593Smuzhiyun 		else if (ctx->reg_int & LMC_INT_CE)
629*4882a593Smuzhiyun 			edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
630*4882a593Smuzhiyun 					     phys_to_pfn(phys_addr),
631*4882a593Smuzhiyun 					     offset_in_page(phys_addr),
632*4882a593Smuzhiyun 					     0, -1, -1, -1, msg, other);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 		lmc->ring_tail++;
635*4882a593Smuzhiyun 	}
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	ret = IRQ_HANDLED;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun err_free:
640*4882a593Smuzhiyun 	kfree(msg);
641*4882a593Smuzhiyun 	kfree(other);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	return ret;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static const struct pci_device_id thunderx_lmc_pci_tbl[] = {
647*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_THUNDER_LMC) },
648*4882a593Smuzhiyun 	{ 0, },
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun 
pci_dev_to_mc_idx(struct pci_dev * pdev)651*4882a593Smuzhiyun static inline int pci_dev_to_mc_idx(struct pci_dev *pdev)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	int node = dev_to_node(&pdev->dev);
654*4882a593Smuzhiyun 	int ret = PCI_FUNC(pdev->devfn);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	ret += max(node, 0) << 3;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	return ret;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
thunderx_lmc_probe(struct pci_dev * pdev,const struct pci_device_id * id)661*4882a593Smuzhiyun static int thunderx_lmc_probe(struct pci_dev *pdev,
662*4882a593Smuzhiyun 				const struct pci_device_id *id)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	struct thunderx_lmc *lmc;
665*4882a593Smuzhiyun 	struct edac_mc_layer layer;
666*4882a593Smuzhiyun 	struct mem_ctl_info *mci;
667*4882a593Smuzhiyun 	u64 lmc_control, lmc_ddr_pll_ctl, lmc_config;
668*4882a593Smuzhiyun 	int ret;
669*4882a593Smuzhiyun 	u64 lmc_int;
670*4882a593Smuzhiyun 	void *l2c_ioaddr;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	layer.type = EDAC_MC_LAYER_SLOT;
673*4882a593Smuzhiyun 	layer.size = 2;
674*4882a593Smuzhiyun 	layer.is_virt_csrow = false;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	ret = pcim_enable_device(pdev);
677*4882a593Smuzhiyun 	if (ret) {
678*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot enable PCI device: %d\n", ret);
679*4882a593Smuzhiyun 		return ret;
680*4882a593Smuzhiyun 	}
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	ret = pcim_iomap_regions(pdev, BIT(0), "thunderx_lmc");
683*4882a593Smuzhiyun 	if (ret) {
684*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot map PCI resources: %d\n", ret);
685*4882a593Smuzhiyun 		return ret;
686*4882a593Smuzhiyun 	}
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	mci = edac_mc_alloc(pci_dev_to_mc_idx(pdev), 1, &layer,
689*4882a593Smuzhiyun 			    sizeof(struct thunderx_lmc));
690*4882a593Smuzhiyun 	if (!mci)
691*4882a593Smuzhiyun 		return -ENOMEM;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	mci->pdev = &pdev->dev;
694*4882a593Smuzhiyun 	lmc = mci->pvt_info;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	pci_set_drvdata(pdev, mci);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	lmc->regs = pcim_iomap_table(pdev)[0];
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	lmc_control = readq(lmc->regs + LMC_CONTROL);
701*4882a593Smuzhiyun 	lmc_ddr_pll_ctl = readq(lmc->regs + LMC_DDR_PLL_CTL);
702*4882a593Smuzhiyun 	lmc_config = readq(lmc->regs + LMC_CONFIG);
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	if (lmc_control & LMC_CONTROL_RDIMM) {
705*4882a593Smuzhiyun 		mci->mtype_cap = FIELD_GET(LMC_DDR_PLL_CTL_DDR4,
706*4882a593Smuzhiyun 					   lmc_ddr_pll_ctl) ?
707*4882a593Smuzhiyun 				MEM_RDDR4 : MEM_RDDR3;
708*4882a593Smuzhiyun 	} else {
709*4882a593Smuzhiyun 		mci->mtype_cap = FIELD_GET(LMC_DDR_PLL_CTL_DDR4,
710*4882a593Smuzhiyun 					   lmc_ddr_pll_ctl) ?
711*4882a593Smuzhiyun 				MEM_DDR4 : MEM_DDR3;
712*4882a593Smuzhiyun 	}
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
715*4882a593Smuzhiyun 	mci->edac_cap = EDAC_FLAG_SECDED;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	mci->mod_name = "thunderx-lmc";
718*4882a593Smuzhiyun 	mci->ctl_name = "thunderx-lmc";
719*4882a593Smuzhiyun 	mci->dev_name = dev_name(&pdev->dev);
720*4882a593Smuzhiyun 	mci->scrub_mode = SCRUB_NONE;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	lmc->pdev = pdev;
723*4882a593Smuzhiyun 	lmc->msix_ent.entry = 0;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	lmc->ring_head = 0;
726*4882a593Smuzhiyun 	lmc->ring_tail = 0;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	ret = pci_enable_msix_exact(pdev, &lmc->msix_ent, 1);
729*4882a593Smuzhiyun 	if (ret) {
730*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot enable interrupt: %d\n", ret);
731*4882a593Smuzhiyun 		goto err_free;
732*4882a593Smuzhiyun 	}
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(&pdev->dev, lmc->msix_ent.vector,
735*4882a593Smuzhiyun 					thunderx_lmc_err_isr,
736*4882a593Smuzhiyun 					thunderx_lmc_threaded_isr, 0,
737*4882a593Smuzhiyun 					"[EDAC] ThunderX LMC", mci);
738*4882a593Smuzhiyun 	if (ret) {
739*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot set ISR: %d\n", ret);
740*4882a593Smuzhiyun 		goto err_free;
741*4882a593Smuzhiyun 	}
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	lmc->node = FIELD_GET(THUNDERX_NODE, pci_resource_start(pdev, 0));
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	lmc->xbits = thunderx_get_num_lmcs(lmc->node) >> 1;
746*4882a593Smuzhiyun 	lmc->bank_width = (FIELD_GET(LMC_DDR_PLL_CTL_DDR4, lmc_ddr_pll_ctl) &&
747*4882a593Smuzhiyun 			   FIELD_GET(LMC_CONFIG_BG2, lmc_config)) ? 4 : 3;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	lmc->pbank_lsb = (lmc_config >> 5) & 0xf;
750*4882a593Smuzhiyun 	lmc->dimm_lsb  = 28 + lmc->pbank_lsb + lmc->xbits;
751*4882a593Smuzhiyun 	lmc->rank_lsb = lmc->dimm_lsb;
752*4882a593Smuzhiyun 	lmc->rank_lsb -= FIELD_GET(LMC_CONFIG_RANK_ENA, lmc_config) ? 1 : 0;
753*4882a593Smuzhiyun 	lmc->bank_lsb = 7 + lmc->xbits;
754*4882a593Smuzhiyun 	lmc->row_lsb = 14 + LMC_CONFIG_ROW_LSB(lmc_config) + lmc->xbits;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	lmc->col_hi_lsb = lmc->bank_lsb + lmc->bank_width;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	lmc->xor_bank = lmc_control & LMC_CONTROL_XOR_BANK;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	l2c_ioaddr = ioremap(L2C_CTL | FIELD_PREP(THUNDERX_NODE, lmc->node), PAGE_SIZE);
761*4882a593Smuzhiyun 	if (!l2c_ioaddr) {
762*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot map L2C_CTL\n");
763*4882a593Smuzhiyun 		ret = -ENOMEM;
764*4882a593Smuzhiyun 		goto err_free;
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	lmc->l2c_alias = !(readq(l2c_ioaddr) & L2C_CTL_DISIDXALIAS);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	iounmap(l2c_ioaddr);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	ret = edac_mc_add_mc(mci);
772*4882a593Smuzhiyun 	if (ret) {
773*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot add the MC: %d\n", ret);
774*4882a593Smuzhiyun 		goto err_free;
775*4882a593Smuzhiyun 	}
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	lmc_int = readq(lmc->regs + LMC_INT);
778*4882a593Smuzhiyun 	writeq(lmc_int, lmc->regs + LMC_INT);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	writeq(LMC_INT_ENA_ALL, lmc->regs + LMC_INT_ENA_W1S);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_EDAC_DEBUG)) {
783*4882a593Smuzhiyun 		ret = thunderx_create_debugfs_nodes(mci->debugfs,
784*4882a593Smuzhiyun 						    lmc_dfs_ents,
785*4882a593Smuzhiyun 						    lmc,
786*4882a593Smuzhiyun 						    ARRAY_SIZE(lmc_dfs_ents));
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 		if (ret != ARRAY_SIZE(lmc_dfs_ents)) {
789*4882a593Smuzhiyun 			dev_warn(&pdev->dev, "Error creating debugfs entries: %d%s\n",
790*4882a593Smuzhiyun 				 ret, ret >= 0 ? " created" : "");
791*4882a593Smuzhiyun 		}
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	return 0;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun err_free:
797*4882a593Smuzhiyun 	pci_set_drvdata(pdev, NULL);
798*4882a593Smuzhiyun 	edac_mc_free(mci);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	return ret;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
thunderx_lmc_remove(struct pci_dev * pdev)803*4882a593Smuzhiyun static void thunderx_lmc_remove(struct pci_dev *pdev)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	struct mem_ctl_info *mci = pci_get_drvdata(pdev);
806*4882a593Smuzhiyun 	struct thunderx_lmc *lmc = mci->pvt_info;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	writeq(LMC_INT_ENA_ALL, lmc->regs + LMC_INT_ENA_W1C);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	edac_mc_del_mc(&pdev->dev);
811*4882a593Smuzhiyun 	edac_mc_free(mci);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, thunderx_lmc_pci_tbl);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun static struct pci_driver thunderx_lmc_driver = {
817*4882a593Smuzhiyun 	.name     = "thunderx_lmc_edac",
818*4882a593Smuzhiyun 	.probe    = thunderx_lmc_probe,
819*4882a593Smuzhiyun 	.remove   = thunderx_lmc_remove,
820*4882a593Smuzhiyun 	.id_table = thunderx_lmc_pci_tbl,
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun /*---------------------- OCX driver ---------------------------------*/
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun #define PCI_DEVICE_ID_THUNDER_OCX 0xa013
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun #define OCX_LINK_INTS		3
828*4882a593Smuzhiyun #define OCX_INTS		(OCX_LINK_INTS + 1)
829*4882a593Smuzhiyun #define OCX_RX_LANES		24
830*4882a593Smuzhiyun #define OCX_RX_LANE_STATS	15
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun #define OCX_COM_INT		0x100
833*4882a593Smuzhiyun #define OCX_COM_INT_W1S		0x108
834*4882a593Smuzhiyun #define OCX_COM_INT_ENA_W1S	0x110
835*4882a593Smuzhiyun #define OCX_COM_INT_ENA_W1C	0x118
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun #define OCX_COM_IO_BADID		BIT(54)
838*4882a593Smuzhiyun #define OCX_COM_MEM_BADID		BIT(53)
839*4882a593Smuzhiyun #define OCX_COM_COPR_BADID		BIT(52)
840*4882a593Smuzhiyun #define OCX_COM_WIN_REQ_BADID		BIT(51)
841*4882a593Smuzhiyun #define OCX_COM_WIN_REQ_TOUT		BIT(50)
842*4882a593Smuzhiyun #define OCX_COM_RX_LANE			GENMASK(23, 0)
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun #define OCX_COM_INT_CE			(OCX_COM_IO_BADID      | \
845*4882a593Smuzhiyun 					 OCX_COM_MEM_BADID     | \
846*4882a593Smuzhiyun 					 OCX_COM_COPR_BADID    | \
847*4882a593Smuzhiyun 					 OCX_COM_WIN_REQ_BADID | \
848*4882a593Smuzhiyun 					 OCX_COM_WIN_REQ_TOUT)
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun static const struct error_descr ocx_com_errors[] = {
851*4882a593Smuzhiyun 	{
852*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
853*4882a593Smuzhiyun 		.mask  = OCX_COM_IO_BADID,
854*4882a593Smuzhiyun 		.descr = "Invalid IO transaction node ID",
855*4882a593Smuzhiyun 	},
856*4882a593Smuzhiyun 	{
857*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
858*4882a593Smuzhiyun 		.mask  = OCX_COM_MEM_BADID,
859*4882a593Smuzhiyun 		.descr = "Invalid memory transaction node ID",
860*4882a593Smuzhiyun 	},
861*4882a593Smuzhiyun 	{
862*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
863*4882a593Smuzhiyun 		.mask  = OCX_COM_COPR_BADID,
864*4882a593Smuzhiyun 		.descr = "Invalid coprocessor transaction node ID",
865*4882a593Smuzhiyun 	},
866*4882a593Smuzhiyun 	{
867*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
868*4882a593Smuzhiyun 		.mask  = OCX_COM_WIN_REQ_BADID,
869*4882a593Smuzhiyun 		.descr = "Invalid SLI transaction node ID",
870*4882a593Smuzhiyun 	},
871*4882a593Smuzhiyun 	{
872*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
873*4882a593Smuzhiyun 		.mask  = OCX_COM_WIN_REQ_TOUT,
874*4882a593Smuzhiyun 		.descr = "Window/core request timeout",
875*4882a593Smuzhiyun 	},
876*4882a593Smuzhiyun 	{0, 0, NULL},
877*4882a593Smuzhiyun };
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun #define OCX_COM_LINKX_INT(x)		(0x120 + (x) * 8)
880*4882a593Smuzhiyun #define OCX_COM_LINKX_INT_W1S(x)	(0x140 + (x) * 8)
881*4882a593Smuzhiyun #define OCX_COM_LINKX_INT_ENA_W1S(x)	(0x160 + (x) * 8)
882*4882a593Smuzhiyun #define OCX_COM_LINKX_INT_ENA_W1C(x)	(0x180 + (x) * 8)
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun #define OCX_COM_LINK_BAD_WORD			BIT(13)
885*4882a593Smuzhiyun #define OCX_COM_LINK_ALIGN_FAIL			BIT(12)
886*4882a593Smuzhiyun #define OCX_COM_LINK_ALIGN_DONE			BIT(11)
887*4882a593Smuzhiyun #define OCX_COM_LINK_UP				BIT(10)
888*4882a593Smuzhiyun #define OCX_COM_LINK_STOP			BIT(9)
889*4882a593Smuzhiyun #define OCX_COM_LINK_BLK_ERR			BIT(8)
890*4882a593Smuzhiyun #define OCX_COM_LINK_REINIT			BIT(7)
891*4882a593Smuzhiyun #define OCX_COM_LINK_LNK_DATA			BIT(6)
892*4882a593Smuzhiyun #define OCX_COM_LINK_RXFIFO_DBE			BIT(5)
893*4882a593Smuzhiyun #define OCX_COM_LINK_RXFIFO_SBE			BIT(4)
894*4882a593Smuzhiyun #define OCX_COM_LINK_TXFIFO_DBE			BIT(3)
895*4882a593Smuzhiyun #define OCX_COM_LINK_TXFIFO_SBE			BIT(2)
896*4882a593Smuzhiyun #define OCX_COM_LINK_REPLAY_DBE			BIT(1)
897*4882a593Smuzhiyun #define OCX_COM_LINK_REPLAY_SBE			BIT(0)
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun static const struct error_descr ocx_com_link_errors[] = {
900*4882a593Smuzhiyun 	{
901*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
902*4882a593Smuzhiyun 		.mask  = OCX_COM_LINK_REPLAY_SBE,
903*4882a593Smuzhiyun 		.descr = "Replay buffer single-bit error",
904*4882a593Smuzhiyun 	},
905*4882a593Smuzhiyun 	{
906*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
907*4882a593Smuzhiyun 		.mask  = OCX_COM_LINK_TXFIFO_SBE,
908*4882a593Smuzhiyun 		.descr = "TX FIFO single-bit error",
909*4882a593Smuzhiyun 	},
910*4882a593Smuzhiyun 	{
911*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
912*4882a593Smuzhiyun 		.mask  = OCX_COM_LINK_RXFIFO_SBE,
913*4882a593Smuzhiyun 		.descr = "RX FIFO single-bit error",
914*4882a593Smuzhiyun 	},
915*4882a593Smuzhiyun 	{
916*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
917*4882a593Smuzhiyun 		.mask  = OCX_COM_LINK_BLK_ERR,
918*4882a593Smuzhiyun 		.descr = "Block code error",
919*4882a593Smuzhiyun 	},
920*4882a593Smuzhiyun 	{
921*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
922*4882a593Smuzhiyun 		.mask  = OCX_COM_LINK_ALIGN_FAIL,
923*4882a593Smuzhiyun 		.descr = "Link alignment failure",
924*4882a593Smuzhiyun 	},
925*4882a593Smuzhiyun 	{
926*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
927*4882a593Smuzhiyun 		.mask  = OCX_COM_LINK_BAD_WORD,
928*4882a593Smuzhiyun 		.descr = "Bad code word",
929*4882a593Smuzhiyun 	},
930*4882a593Smuzhiyun 	{
931*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
932*4882a593Smuzhiyun 		.mask  = OCX_COM_LINK_REPLAY_DBE,
933*4882a593Smuzhiyun 		.descr = "Replay buffer double-bit error",
934*4882a593Smuzhiyun 	},
935*4882a593Smuzhiyun 	{
936*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
937*4882a593Smuzhiyun 		.mask  = OCX_COM_LINK_TXFIFO_DBE,
938*4882a593Smuzhiyun 		.descr = "TX FIFO double-bit error",
939*4882a593Smuzhiyun 	},
940*4882a593Smuzhiyun 	{
941*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
942*4882a593Smuzhiyun 		.mask  = OCX_COM_LINK_RXFIFO_DBE,
943*4882a593Smuzhiyun 		.descr = "RX FIFO double-bit error",
944*4882a593Smuzhiyun 	},
945*4882a593Smuzhiyun 	{
946*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
947*4882a593Smuzhiyun 		.mask  = OCX_COM_LINK_STOP,
948*4882a593Smuzhiyun 		.descr = "Link stopped",
949*4882a593Smuzhiyun 	},
950*4882a593Smuzhiyun 	{0, 0, NULL},
951*4882a593Smuzhiyun };
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun #define OCX_COM_LINK_INT_UE       (OCX_COM_LINK_REPLAY_DBE | \
954*4882a593Smuzhiyun 				   OCX_COM_LINK_TXFIFO_DBE | \
955*4882a593Smuzhiyun 				   OCX_COM_LINK_RXFIFO_DBE | \
956*4882a593Smuzhiyun 				   OCX_COM_LINK_STOP)
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun #define OCX_COM_LINK_INT_CE       (OCX_COM_LINK_REPLAY_SBE | \
959*4882a593Smuzhiyun 				   OCX_COM_LINK_TXFIFO_SBE | \
960*4882a593Smuzhiyun 				   OCX_COM_LINK_RXFIFO_SBE | \
961*4882a593Smuzhiyun 				   OCX_COM_LINK_BLK_ERR    | \
962*4882a593Smuzhiyun 				   OCX_COM_LINK_ALIGN_FAIL | \
963*4882a593Smuzhiyun 				   OCX_COM_LINK_BAD_WORD)
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun #define OCX_LNE_INT(x)			(0x8018 + (x) * 0x100)
966*4882a593Smuzhiyun #define OCX_LNE_INT_EN(x)		(0x8020 + (x) * 0x100)
967*4882a593Smuzhiyun #define OCX_LNE_BAD_CNT(x)		(0x8028 + (x) * 0x100)
968*4882a593Smuzhiyun #define OCX_LNE_CFG(x)			(0x8000 + (x) * 0x100)
969*4882a593Smuzhiyun #define OCX_LNE_STAT(x, y)		(0x8040 + (x) * 0x100 + (y) * 8)
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun #define OCX_LNE_CFG_RX_BDRY_LOCK_DIS		BIT(8)
972*4882a593Smuzhiyun #define OCX_LNE_CFG_RX_STAT_WRAP_DIS		BIT(2)
973*4882a593Smuzhiyun #define OCX_LNE_CFG_RX_STAT_RDCLR		BIT(1)
974*4882a593Smuzhiyun #define OCX_LNE_CFG_RX_STAT_ENA			BIT(0)
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun #define OCX_LANE_BAD_64B67B			BIT(8)
978*4882a593Smuzhiyun #define OCX_LANE_DSKEW_FIFO_OVFL		BIT(5)
979*4882a593Smuzhiyun #define OCX_LANE_SCRM_SYNC_LOSS			BIT(4)
980*4882a593Smuzhiyun #define OCX_LANE_UKWN_CNTL_WORD			BIT(3)
981*4882a593Smuzhiyun #define OCX_LANE_CRC32_ERR			BIT(2)
982*4882a593Smuzhiyun #define OCX_LANE_BDRY_SYNC_LOSS			BIT(1)
983*4882a593Smuzhiyun #define OCX_LANE_SERDES_LOCK_LOSS		BIT(0)
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun #define OCX_COM_LANE_INT_UE       (0)
986*4882a593Smuzhiyun #define OCX_COM_LANE_INT_CE       (OCX_LANE_SERDES_LOCK_LOSS | \
987*4882a593Smuzhiyun 				   OCX_LANE_BDRY_SYNC_LOSS   | \
988*4882a593Smuzhiyun 				   OCX_LANE_CRC32_ERR        | \
989*4882a593Smuzhiyun 				   OCX_LANE_UKWN_CNTL_WORD   | \
990*4882a593Smuzhiyun 				   OCX_LANE_SCRM_SYNC_LOSS   | \
991*4882a593Smuzhiyun 				   OCX_LANE_DSKEW_FIFO_OVFL  | \
992*4882a593Smuzhiyun 				   OCX_LANE_BAD_64B67B)
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun static const struct error_descr ocx_lane_errors[] = {
995*4882a593Smuzhiyun 	{
996*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
997*4882a593Smuzhiyun 		.mask  = OCX_LANE_SERDES_LOCK_LOSS,
998*4882a593Smuzhiyun 		.descr = "RX SerDes lock lost",
999*4882a593Smuzhiyun 	},
1000*4882a593Smuzhiyun 	{
1001*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
1002*4882a593Smuzhiyun 		.mask  = OCX_LANE_BDRY_SYNC_LOSS,
1003*4882a593Smuzhiyun 		.descr = "RX word boundary lost",
1004*4882a593Smuzhiyun 	},
1005*4882a593Smuzhiyun 	{
1006*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
1007*4882a593Smuzhiyun 		.mask  = OCX_LANE_CRC32_ERR,
1008*4882a593Smuzhiyun 		.descr = "CRC32 error",
1009*4882a593Smuzhiyun 	},
1010*4882a593Smuzhiyun 	{
1011*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
1012*4882a593Smuzhiyun 		.mask  = OCX_LANE_UKWN_CNTL_WORD,
1013*4882a593Smuzhiyun 		.descr = "Unknown control word",
1014*4882a593Smuzhiyun 	},
1015*4882a593Smuzhiyun 	{
1016*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
1017*4882a593Smuzhiyun 		.mask  = OCX_LANE_SCRM_SYNC_LOSS,
1018*4882a593Smuzhiyun 		.descr = "Scrambler synchronization lost",
1019*4882a593Smuzhiyun 	},
1020*4882a593Smuzhiyun 	{
1021*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
1022*4882a593Smuzhiyun 		.mask  = OCX_LANE_DSKEW_FIFO_OVFL,
1023*4882a593Smuzhiyun 		.descr = "RX deskew FIFO overflow",
1024*4882a593Smuzhiyun 	},
1025*4882a593Smuzhiyun 	{
1026*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
1027*4882a593Smuzhiyun 		.mask  = OCX_LANE_BAD_64B67B,
1028*4882a593Smuzhiyun 		.descr = "Bad 64B/67B codeword",
1029*4882a593Smuzhiyun 	},
1030*4882a593Smuzhiyun 	{0, 0, NULL},
1031*4882a593Smuzhiyun };
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun #define OCX_LNE_INT_ENA_ALL		(GENMASK(9, 8) | GENMASK(6, 0))
1034*4882a593Smuzhiyun #define OCX_COM_INT_ENA_ALL		(GENMASK(54, 50) | GENMASK(23, 0))
1035*4882a593Smuzhiyun #define OCX_COM_LINKX_INT_ENA_ALL	(GENMASK(13, 12) | \
1036*4882a593Smuzhiyun 					 GENMASK(9, 7) | GENMASK(5, 0))
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun #define OCX_TLKX_ECC_CTL(x)		(0x10018 + (x) * 0x2000)
1039*4882a593Smuzhiyun #define OCX_RLKX_ECC_CTL(x)		(0x18018 + (x) * 0x2000)
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun struct ocx_com_err_ctx {
1042*4882a593Smuzhiyun 	u64 reg_com_int;
1043*4882a593Smuzhiyun 	u64 reg_lane_int[OCX_RX_LANES];
1044*4882a593Smuzhiyun 	u64 reg_lane_stat11[OCX_RX_LANES];
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun struct ocx_link_err_ctx {
1048*4882a593Smuzhiyun 	u64 reg_com_link_int;
1049*4882a593Smuzhiyun 	int link;
1050*4882a593Smuzhiyun };
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun struct thunderx_ocx {
1053*4882a593Smuzhiyun 	void __iomem *regs;
1054*4882a593Smuzhiyun 	int com_link;
1055*4882a593Smuzhiyun 	struct pci_dev *pdev;
1056*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	struct dentry *debugfs;
1059*4882a593Smuzhiyun 	struct msix_entry msix_ent[OCX_INTS];
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	struct ocx_com_err_ctx com_err_ctx[RING_ENTRIES];
1062*4882a593Smuzhiyun 	struct ocx_link_err_ctx link_err_ctx[RING_ENTRIES];
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	unsigned long com_ring_head;
1065*4882a593Smuzhiyun 	unsigned long com_ring_tail;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	unsigned long link_ring_head;
1068*4882a593Smuzhiyun 	unsigned long link_ring_tail;
1069*4882a593Smuzhiyun };
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun #define OCX_MESSAGE_SIZE	SZ_1K
1072*4882a593Smuzhiyun #define OCX_OTHER_SIZE		(50 * ARRAY_SIZE(ocx_com_link_errors))
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun /* This handler is threaded */
thunderx_ocx_com_isr(int irq,void * irq_id)1075*4882a593Smuzhiyun static irqreturn_t thunderx_ocx_com_isr(int irq, void *irq_id)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun 	struct msix_entry *msix = irq_id;
1078*4882a593Smuzhiyun 	struct thunderx_ocx *ocx = container_of(msix, struct thunderx_ocx,
1079*4882a593Smuzhiyun 						msix_ent[msix->entry]);
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	int lane;
1082*4882a593Smuzhiyun 	unsigned long head = ring_pos(ocx->com_ring_head,
1083*4882a593Smuzhiyun 				      ARRAY_SIZE(ocx->com_err_ctx));
1084*4882a593Smuzhiyun 	struct ocx_com_err_ctx *ctx = &ocx->com_err_ctx[head];
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	ctx->reg_com_int = readq(ocx->regs + OCX_COM_INT);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	for (lane = 0; lane < OCX_RX_LANES; lane++) {
1089*4882a593Smuzhiyun 		ctx->reg_lane_int[lane] =
1090*4882a593Smuzhiyun 			readq(ocx->regs + OCX_LNE_INT(lane));
1091*4882a593Smuzhiyun 		ctx->reg_lane_stat11[lane] =
1092*4882a593Smuzhiyun 			readq(ocx->regs + OCX_LNE_STAT(lane, 11));
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 		writeq(ctx->reg_lane_int[lane], ocx->regs + OCX_LNE_INT(lane));
1095*4882a593Smuzhiyun 	}
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	writeq(ctx->reg_com_int, ocx->regs + OCX_COM_INT);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	ocx->com_ring_head++;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	return IRQ_WAKE_THREAD;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun 
thunderx_ocx_com_threaded_isr(int irq,void * irq_id)1104*4882a593Smuzhiyun static irqreturn_t thunderx_ocx_com_threaded_isr(int irq, void *irq_id)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun 	struct msix_entry *msix = irq_id;
1107*4882a593Smuzhiyun 	struct thunderx_ocx *ocx = container_of(msix, struct thunderx_ocx,
1108*4882a593Smuzhiyun 						msix_ent[msix->entry]);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	unsigned long tail;
1113*4882a593Smuzhiyun 	struct ocx_com_err_ctx *ctx;
1114*4882a593Smuzhiyun 	int lane;
1115*4882a593Smuzhiyun 	char *msg;
1116*4882a593Smuzhiyun 	char *other;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	msg = kmalloc(OCX_MESSAGE_SIZE, GFP_KERNEL);
1119*4882a593Smuzhiyun 	other = kmalloc(OCX_OTHER_SIZE, GFP_KERNEL);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	if (!msg || !other)
1122*4882a593Smuzhiyun 		goto err_free;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	while (CIRC_CNT(ocx->com_ring_head, ocx->com_ring_tail,
1125*4882a593Smuzhiyun 			ARRAY_SIZE(ocx->com_err_ctx))) {
1126*4882a593Smuzhiyun 		tail = ring_pos(ocx->com_ring_tail,
1127*4882a593Smuzhiyun 				ARRAY_SIZE(ocx->com_err_ctx));
1128*4882a593Smuzhiyun 		ctx = &ocx->com_err_ctx[tail];
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 		snprintf(msg, OCX_MESSAGE_SIZE, "%s: OCX_COM_INT: %016llx",
1131*4882a593Smuzhiyun 			ocx->edac_dev->ctl_name, ctx->reg_com_int);
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 		decode_register(other, OCX_OTHER_SIZE,
1134*4882a593Smuzhiyun 				ocx_com_errors, ctx->reg_com_int);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 		strncat(msg, other, OCX_MESSAGE_SIZE);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 		for (lane = 0; lane < OCX_RX_LANES; lane++)
1139*4882a593Smuzhiyun 			if (ctx->reg_com_int & BIT(lane)) {
1140*4882a593Smuzhiyun 				snprintf(other, OCX_OTHER_SIZE,
1141*4882a593Smuzhiyun 					 "\n\tOCX_LNE_INT[%02d]: %016llx OCX_LNE_STAT11[%02d]: %016llx",
1142*4882a593Smuzhiyun 					 lane, ctx->reg_lane_int[lane],
1143*4882a593Smuzhiyun 					 lane, ctx->reg_lane_stat11[lane]);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 				strncat(msg, other, OCX_MESSAGE_SIZE);
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 				decode_register(other, OCX_OTHER_SIZE,
1148*4882a593Smuzhiyun 						ocx_lane_errors,
1149*4882a593Smuzhiyun 						ctx->reg_lane_int[lane]);
1150*4882a593Smuzhiyun 				strncat(msg, other, OCX_MESSAGE_SIZE);
1151*4882a593Smuzhiyun 			}
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 		if (ctx->reg_com_int & OCX_COM_INT_CE)
1154*4882a593Smuzhiyun 			edac_device_handle_ce(ocx->edac_dev, 0, 0, msg);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 		ocx->com_ring_tail++;
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	ret = IRQ_HANDLED;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun err_free:
1162*4882a593Smuzhiyun 	kfree(other);
1163*4882a593Smuzhiyun 	kfree(msg);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	return ret;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun 
thunderx_ocx_lnk_isr(int irq,void * irq_id)1168*4882a593Smuzhiyun static irqreturn_t thunderx_ocx_lnk_isr(int irq, void *irq_id)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun 	struct msix_entry *msix = irq_id;
1171*4882a593Smuzhiyun 	struct thunderx_ocx *ocx = container_of(msix, struct thunderx_ocx,
1172*4882a593Smuzhiyun 						msix_ent[msix->entry]);
1173*4882a593Smuzhiyun 	unsigned long head = ring_pos(ocx->link_ring_head,
1174*4882a593Smuzhiyun 				      ARRAY_SIZE(ocx->link_err_ctx));
1175*4882a593Smuzhiyun 	struct ocx_link_err_ctx *ctx = &ocx->link_err_ctx[head];
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	ctx->link = msix->entry;
1178*4882a593Smuzhiyun 	ctx->reg_com_link_int = readq(ocx->regs + OCX_COM_LINKX_INT(ctx->link));
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	writeq(ctx->reg_com_link_int, ocx->regs + OCX_COM_LINKX_INT(ctx->link));
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	ocx->link_ring_head++;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	return IRQ_WAKE_THREAD;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun 
thunderx_ocx_lnk_threaded_isr(int irq,void * irq_id)1187*4882a593Smuzhiyun static irqreturn_t thunderx_ocx_lnk_threaded_isr(int irq, void *irq_id)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun 	struct msix_entry *msix = irq_id;
1190*4882a593Smuzhiyun 	struct thunderx_ocx *ocx = container_of(msix, struct thunderx_ocx,
1191*4882a593Smuzhiyun 						msix_ent[msix->entry]);
1192*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
1193*4882a593Smuzhiyun 	unsigned long tail;
1194*4882a593Smuzhiyun 	struct ocx_link_err_ctx *ctx;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	char *msg;
1197*4882a593Smuzhiyun 	char *other;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	msg = kmalloc(OCX_MESSAGE_SIZE, GFP_KERNEL);
1200*4882a593Smuzhiyun 	other = kmalloc(OCX_OTHER_SIZE, GFP_KERNEL);
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	if (!msg || !other)
1203*4882a593Smuzhiyun 		goto err_free;
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	while (CIRC_CNT(ocx->link_ring_head, ocx->link_ring_tail,
1206*4882a593Smuzhiyun 			ARRAY_SIZE(ocx->link_err_ctx))) {
1207*4882a593Smuzhiyun 		tail = ring_pos(ocx->link_ring_head,
1208*4882a593Smuzhiyun 				ARRAY_SIZE(ocx->link_err_ctx));
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 		ctx = &ocx->link_err_ctx[tail];
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 		snprintf(msg, OCX_MESSAGE_SIZE,
1213*4882a593Smuzhiyun 			 "%s: OCX_COM_LINK_INT[%d]: %016llx",
1214*4882a593Smuzhiyun 			 ocx->edac_dev->ctl_name,
1215*4882a593Smuzhiyun 			 ctx->link, ctx->reg_com_link_int);
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 		decode_register(other, OCX_OTHER_SIZE,
1218*4882a593Smuzhiyun 				ocx_com_link_errors, ctx->reg_com_link_int);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 		strncat(msg, other, OCX_MESSAGE_SIZE);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 		if (ctx->reg_com_link_int & OCX_COM_LINK_INT_UE)
1223*4882a593Smuzhiyun 			edac_device_handle_ue(ocx->edac_dev, 0, 0, msg);
1224*4882a593Smuzhiyun 		else if (ctx->reg_com_link_int & OCX_COM_LINK_INT_CE)
1225*4882a593Smuzhiyun 			edac_device_handle_ce(ocx->edac_dev, 0, 0, msg);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 		ocx->link_ring_tail++;
1228*4882a593Smuzhiyun 	}
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	ret = IRQ_HANDLED;
1231*4882a593Smuzhiyun err_free:
1232*4882a593Smuzhiyun 	kfree(other);
1233*4882a593Smuzhiyun 	kfree(msg);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	return ret;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun #define OCX_DEBUGFS_ATTR(_name, _reg)	DEBUGFS_REG_ATTR(ocx, _name, _reg)
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(tlk0_ecc_ctl, OCX_TLKX_ECC_CTL(0));
1241*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(tlk1_ecc_ctl, OCX_TLKX_ECC_CTL(1));
1242*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(tlk2_ecc_ctl, OCX_TLKX_ECC_CTL(2));
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(rlk0_ecc_ctl, OCX_RLKX_ECC_CTL(0));
1245*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(rlk1_ecc_ctl, OCX_RLKX_ECC_CTL(1));
1246*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(rlk2_ecc_ctl, OCX_RLKX_ECC_CTL(2));
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(com_link0_int, OCX_COM_LINKX_INT_W1S(0));
1249*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(com_link1_int, OCX_COM_LINKX_INT_W1S(1));
1250*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(com_link2_int, OCX_COM_LINKX_INT_W1S(2));
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne00_badcnt, OCX_LNE_BAD_CNT(0));
1253*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne01_badcnt, OCX_LNE_BAD_CNT(1));
1254*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne02_badcnt, OCX_LNE_BAD_CNT(2));
1255*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne03_badcnt, OCX_LNE_BAD_CNT(3));
1256*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne04_badcnt, OCX_LNE_BAD_CNT(4));
1257*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne05_badcnt, OCX_LNE_BAD_CNT(5));
1258*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne06_badcnt, OCX_LNE_BAD_CNT(6));
1259*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne07_badcnt, OCX_LNE_BAD_CNT(7));
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne08_badcnt, OCX_LNE_BAD_CNT(8));
1262*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne09_badcnt, OCX_LNE_BAD_CNT(9));
1263*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne10_badcnt, OCX_LNE_BAD_CNT(10));
1264*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne11_badcnt, OCX_LNE_BAD_CNT(11));
1265*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne12_badcnt, OCX_LNE_BAD_CNT(12));
1266*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne13_badcnt, OCX_LNE_BAD_CNT(13));
1267*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne14_badcnt, OCX_LNE_BAD_CNT(14));
1268*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne15_badcnt, OCX_LNE_BAD_CNT(15));
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne16_badcnt, OCX_LNE_BAD_CNT(16));
1271*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne17_badcnt, OCX_LNE_BAD_CNT(17));
1272*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne18_badcnt, OCX_LNE_BAD_CNT(18));
1273*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne19_badcnt, OCX_LNE_BAD_CNT(19));
1274*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne20_badcnt, OCX_LNE_BAD_CNT(20));
1275*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne21_badcnt, OCX_LNE_BAD_CNT(21));
1276*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne22_badcnt, OCX_LNE_BAD_CNT(22));
1277*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(lne23_badcnt, OCX_LNE_BAD_CNT(23));
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun OCX_DEBUGFS_ATTR(com_int, OCX_COM_INT_W1S);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun static struct debugfs_entry *ocx_dfs_ents[] = {
1282*4882a593Smuzhiyun 	&debugfs_tlk0_ecc_ctl,
1283*4882a593Smuzhiyun 	&debugfs_tlk1_ecc_ctl,
1284*4882a593Smuzhiyun 	&debugfs_tlk2_ecc_ctl,
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	&debugfs_rlk0_ecc_ctl,
1287*4882a593Smuzhiyun 	&debugfs_rlk1_ecc_ctl,
1288*4882a593Smuzhiyun 	&debugfs_rlk2_ecc_ctl,
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	&debugfs_com_link0_int,
1291*4882a593Smuzhiyun 	&debugfs_com_link1_int,
1292*4882a593Smuzhiyun 	&debugfs_com_link2_int,
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	&debugfs_lne00_badcnt,
1295*4882a593Smuzhiyun 	&debugfs_lne01_badcnt,
1296*4882a593Smuzhiyun 	&debugfs_lne02_badcnt,
1297*4882a593Smuzhiyun 	&debugfs_lne03_badcnt,
1298*4882a593Smuzhiyun 	&debugfs_lne04_badcnt,
1299*4882a593Smuzhiyun 	&debugfs_lne05_badcnt,
1300*4882a593Smuzhiyun 	&debugfs_lne06_badcnt,
1301*4882a593Smuzhiyun 	&debugfs_lne07_badcnt,
1302*4882a593Smuzhiyun 	&debugfs_lne08_badcnt,
1303*4882a593Smuzhiyun 	&debugfs_lne09_badcnt,
1304*4882a593Smuzhiyun 	&debugfs_lne10_badcnt,
1305*4882a593Smuzhiyun 	&debugfs_lne11_badcnt,
1306*4882a593Smuzhiyun 	&debugfs_lne12_badcnt,
1307*4882a593Smuzhiyun 	&debugfs_lne13_badcnt,
1308*4882a593Smuzhiyun 	&debugfs_lne14_badcnt,
1309*4882a593Smuzhiyun 	&debugfs_lne15_badcnt,
1310*4882a593Smuzhiyun 	&debugfs_lne16_badcnt,
1311*4882a593Smuzhiyun 	&debugfs_lne17_badcnt,
1312*4882a593Smuzhiyun 	&debugfs_lne18_badcnt,
1313*4882a593Smuzhiyun 	&debugfs_lne19_badcnt,
1314*4882a593Smuzhiyun 	&debugfs_lne20_badcnt,
1315*4882a593Smuzhiyun 	&debugfs_lne21_badcnt,
1316*4882a593Smuzhiyun 	&debugfs_lne22_badcnt,
1317*4882a593Smuzhiyun 	&debugfs_lne23_badcnt,
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	&debugfs_com_int,
1320*4882a593Smuzhiyun };
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun static const struct pci_device_id thunderx_ocx_pci_tbl[] = {
1323*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_THUNDER_OCX) },
1324*4882a593Smuzhiyun 	{ 0, },
1325*4882a593Smuzhiyun };
1326*4882a593Smuzhiyun 
thunderx_ocx_clearstats(struct thunderx_ocx * ocx)1327*4882a593Smuzhiyun static void thunderx_ocx_clearstats(struct thunderx_ocx *ocx)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun 	int lane, stat, cfg;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	for (lane = 0; lane < OCX_RX_LANES; lane++) {
1332*4882a593Smuzhiyun 		cfg = readq(ocx->regs + OCX_LNE_CFG(lane));
1333*4882a593Smuzhiyun 		cfg |= OCX_LNE_CFG_RX_STAT_RDCLR;
1334*4882a593Smuzhiyun 		cfg &= ~OCX_LNE_CFG_RX_STAT_ENA;
1335*4882a593Smuzhiyun 		writeq(cfg, ocx->regs + OCX_LNE_CFG(lane));
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 		for (stat = 0; stat < OCX_RX_LANE_STATS; stat++)
1338*4882a593Smuzhiyun 			readq(ocx->regs + OCX_LNE_STAT(lane, stat));
1339*4882a593Smuzhiyun 	}
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun 
thunderx_ocx_probe(struct pci_dev * pdev,const struct pci_device_id * id)1342*4882a593Smuzhiyun static int thunderx_ocx_probe(struct pci_dev *pdev,
1343*4882a593Smuzhiyun 			      const struct pci_device_id *id)
1344*4882a593Smuzhiyun {
1345*4882a593Smuzhiyun 	struct thunderx_ocx *ocx;
1346*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev;
1347*4882a593Smuzhiyun 	char name[32];
1348*4882a593Smuzhiyun 	int idx;
1349*4882a593Smuzhiyun 	int i;
1350*4882a593Smuzhiyun 	int ret;
1351*4882a593Smuzhiyun 	u64 reg;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	ret = pcim_enable_device(pdev);
1354*4882a593Smuzhiyun 	if (ret) {
1355*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot enable PCI device: %d\n", ret);
1356*4882a593Smuzhiyun 		return ret;
1357*4882a593Smuzhiyun 	}
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	ret = pcim_iomap_regions(pdev, BIT(0), "thunderx_ocx");
1360*4882a593Smuzhiyun 	if (ret) {
1361*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot map PCI resources: %d\n", ret);
1362*4882a593Smuzhiyun 		return ret;
1363*4882a593Smuzhiyun 	}
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	idx = edac_device_alloc_index();
1366*4882a593Smuzhiyun 	snprintf(name, sizeof(name), "OCX%d", idx);
1367*4882a593Smuzhiyun 	edac_dev = edac_device_alloc_ctl_info(sizeof(struct thunderx_ocx),
1368*4882a593Smuzhiyun 					      name, 1, "CCPI", 1,
1369*4882a593Smuzhiyun 					      0, NULL, 0, idx);
1370*4882a593Smuzhiyun 	if (!edac_dev) {
1371*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot allocate EDAC device: %d\n", ret);
1372*4882a593Smuzhiyun 		return -ENOMEM;
1373*4882a593Smuzhiyun 	}
1374*4882a593Smuzhiyun 	ocx = edac_dev->pvt_info;
1375*4882a593Smuzhiyun 	ocx->edac_dev = edac_dev;
1376*4882a593Smuzhiyun 	ocx->com_ring_head = 0;
1377*4882a593Smuzhiyun 	ocx->com_ring_tail = 0;
1378*4882a593Smuzhiyun 	ocx->link_ring_head = 0;
1379*4882a593Smuzhiyun 	ocx->link_ring_tail = 0;
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	ocx->regs = pcim_iomap_table(pdev)[0];
1382*4882a593Smuzhiyun 	if (!ocx->regs) {
1383*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot map PCI resources: %d\n", ret);
1384*4882a593Smuzhiyun 		ret = -ENODEV;
1385*4882a593Smuzhiyun 		goto err_free;
1386*4882a593Smuzhiyun 	}
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	ocx->pdev = pdev;
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	for (i = 0; i < OCX_INTS; i++) {
1391*4882a593Smuzhiyun 		ocx->msix_ent[i].entry = i;
1392*4882a593Smuzhiyun 		ocx->msix_ent[i].vector = 0;
1393*4882a593Smuzhiyun 	}
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	ret = pci_enable_msix_exact(pdev, ocx->msix_ent, OCX_INTS);
1396*4882a593Smuzhiyun 	if (ret) {
1397*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot enable interrupt: %d\n", ret);
1398*4882a593Smuzhiyun 		goto err_free;
1399*4882a593Smuzhiyun 	}
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	for (i = 0; i < OCX_INTS; i++) {
1402*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(&pdev->dev,
1403*4882a593Smuzhiyun 						ocx->msix_ent[i].vector,
1404*4882a593Smuzhiyun 						(i == 3) ?
1405*4882a593Smuzhiyun 						 thunderx_ocx_com_isr :
1406*4882a593Smuzhiyun 						 thunderx_ocx_lnk_isr,
1407*4882a593Smuzhiyun 						(i == 3) ?
1408*4882a593Smuzhiyun 						 thunderx_ocx_com_threaded_isr :
1409*4882a593Smuzhiyun 						 thunderx_ocx_lnk_threaded_isr,
1410*4882a593Smuzhiyun 						0, "[EDAC] ThunderX OCX",
1411*4882a593Smuzhiyun 						&ocx->msix_ent[i]);
1412*4882a593Smuzhiyun 		if (ret)
1413*4882a593Smuzhiyun 			goto err_free;
1414*4882a593Smuzhiyun 	}
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	edac_dev->dev = &pdev->dev;
1417*4882a593Smuzhiyun 	edac_dev->dev_name = dev_name(&pdev->dev);
1418*4882a593Smuzhiyun 	edac_dev->mod_name = "thunderx-ocx";
1419*4882a593Smuzhiyun 	edac_dev->ctl_name = "thunderx-ocx";
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	ret = edac_device_add_device(edac_dev);
1422*4882a593Smuzhiyun 	if (ret) {
1423*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot add EDAC device: %d\n", ret);
1424*4882a593Smuzhiyun 		goto err_free;
1425*4882a593Smuzhiyun 	}
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_EDAC_DEBUG)) {
1428*4882a593Smuzhiyun 		ocx->debugfs = edac_debugfs_create_dir(pdev->dev.kobj.name);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 		ret = thunderx_create_debugfs_nodes(ocx->debugfs,
1431*4882a593Smuzhiyun 						    ocx_dfs_ents,
1432*4882a593Smuzhiyun 						    ocx,
1433*4882a593Smuzhiyun 						    ARRAY_SIZE(ocx_dfs_ents));
1434*4882a593Smuzhiyun 		if (ret != ARRAY_SIZE(ocx_dfs_ents)) {
1435*4882a593Smuzhiyun 			dev_warn(&pdev->dev, "Error creating debugfs entries: %d%s\n",
1436*4882a593Smuzhiyun 				 ret, ret >= 0 ? " created" : "");
1437*4882a593Smuzhiyun 		}
1438*4882a593Smuzhiyun 	}
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	pci_set_drvdata(pdev, edac_dev);
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	thunderx_ocx_clearstats(ocx);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	for (i = 0; i < OCX_RX_LANES; i++) {
1445*4882a593Smuzhiyun 		writeq(OCX_LNE_INT_ENA_ALL,
1446*4882a593Smuzhiyun 		       ocx->regs + OCX_LNE_INT_EN(i));
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 		reg = readq(ocx->regs + OCX_LNE_INT(i));
1449*4882a593Smuzhiyun 		writeq(reg, ocx->regs + OCX_LNE_INT(i));
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	}
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	for (i = 0; i < OCX_LINK_INTS; i++) {
1454*4882a593Smuzhiyun 		reg = readq(ocx->regs + OCX_COM_LINKX_INT(i));
1455*4882a593Smuzhiyun 		writeq(reg, ocx->regs + OCX_COM_LINKX_INT(i));
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 		writeq(OCX_COM_LINKX_INT_ENA_ALL,
1458*4882a593Smuzhiyun 		       ocx->regs + OCX_COM_LINKX_INT_ENA_W1S(i));
1459*4882a593Smuzhiyun 	}
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	reg = readq(ocx->regs + OCX_COM_INT);
1462*4882a593Smuzhiyun 	writeq(reg, ocx->regs + OCX_COM_INT);
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	writeq(OCX_COM_INT_ENA_ALL, ocx->regs + OCX_COM_INT_ENA_W1S);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	return 0;
1467*4882a593Smuzhiyun err_free:
1468*4882a593Smuzhiyun 	edac_device_free_ctl_info(edac_dev);
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	return ret;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun 
thunderx_ocx_remove(struct pci_dev * pdev)1473*4882a593Smuzhiyun static void thunderx_ocx_remove(struct pci_dev *pdev)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev = pci_get_drvdata(pdev);
1476*4882a593Smuzhiyun 	struct thunderx_ocx *ocx = edac_dev->pvt_info;
1477*4882a593Smuzhiyun 	int i;
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	writeq(OCX_COM_INT_ENA_ALL, ocx->regs + OCX_COM_INT_ENA_W1C);
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	for (i = 0; i < OCX_INTS; i++) {
1482*4882a593Smuzhiyun 		writeq(OCX_COM_LINKX_INT_ENA_ALL,
1483*4882a593Smuzhiyun 		       ocx->regs + OCX_COM_LINKX_INT_ENA_W1C(i));
1484*4882a593Smuzhiyun 	}
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	edac_debugfs_remove_recursive(ocx->debugfs);
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	edac_device_del_device(&pdev->dev);
1489*4882a593Smuzhiyun 	edac_device_free_ctl_info(edac_dev);
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, thunderx_ocx_pci_tbl);
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun static struct pci_driver thunderx_ocx_driver = {
1495*4882a593Smuzhiyun 	.name     = "thunderx_ocx_edac",
1496*4882a593Smuzhiyun 	.probe    = thunderx_ocx_probe,
1497*4882a593Smuzhiyun 	.remove   = thunderx_ocx_remove,
1498*4882a593Smuzhiyun 	.id_table = thunderx_ocx_pci_tbl,
1499*4882a593Smuzhiyun };
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun /*---------------------- L2C driver ---------------------------------*/
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun #define PCI_DEVICE_ID_THUNDER_L2C_TAD 0xa02e
1504*4882a593Smuzhiyun #define PCI_DEVICE_ID_THUNDER_L2C_CBC 0xa02f
1505*4882a593Smuzhiyun #define PCI_DEVICE_ID_THUNDER_L2C_MCI 0xa030
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun #define L2C_TAD_INT_W1C		0x40000
1508*4882a593Smuzhiyun #define L2C_TAD_INT_W1S		0x40008
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun #define L2C_TAD_INT_ENA_W1C	0x40020
1511*4882a593Smuzhiyun #define L2C_TAD_INT_ENA_W1S	0x40028
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun #define L2C_TAD_INT_L2DDBE	 BIT(1)
1515*4882a593Smuzhiyun #define L2C_TAD_INT_SBFSBE	 BIT(2)
1516*4882a593Smuzhiyun #define L2C_TAD_INT_SBFDBE	 BIT(3)
1517*4882a593Smuzhiyun #define L2C_TAD_INT_FBFSBE	 BIT(4)
1518*4882a593Smuzhiyun #define L2C_TAD_INT_FBFDBE	 BIT(5)
1519*4882a593Smuzhiyun #define L2C_TAD_INT_TAGDBE	 BIT(9)
1520*4882a593Smuzhiyun #define L2C_TAD_INT_RDDISLMC	 BIT(15)
1521*4882a593Smuzhiyun #define L2C_TAD_INT_WRDISLMC	 BIT(16)
1522*4882a593Smuzhiyun #define L2C_TAD_INT_LFBTO	 BIT(17)
1523*4882a593Smuzhiyun #define L2C_TAD_INT_GSYNCTO	 BIT(18)
1524*4882a593Smuzhiyun #define L2C_TAD_INT_RTGSBE	 BIT(32)
1525*4882a593Smuzhiyun #define L2C_TAD_INT_RTGDBE	 BIT(33)
1526*4882a593Smuzhiyun #define L2C_TAD_INT_RDDISOCI	 BIT(34)
1527*4882a593Smuzhiyun #define L2C_TAD_INT_WRDISOCI	 BIT(35)
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun #define L2C_TAD_INT_ECC		(L2C_TAD_INT_L2DDBE | \
1530*4882a593Smuzhiyun 				 L2C_TAD_INT_SBFSBE | L2C_TAD_INT_SBFDBE | \
1531*4882a593Smuzhiyun 				 L2C_TAD_INT_FBFSBE | L2C_TAD_INT_FBFDBE)
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun #define L2C_TAD_INT_CE          (L2C_TAD_INT_SBFSBE | \
1534*4882a593Smuzhiyun 				 L2C_TAD_INT_FBFSBE)
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun #define L2C_TAD_INT_UE          (L2C_TAD_INT_L2DDBE | \
1537*4882a593Smuzhiyun 				 L2C_TAD_INT_SBFDBE | \
1538*4882a593Smuzhiyun 				 L2C_TAD_INT_FBFDBE | \
1539*4882a593Smuzhiyun 				 L2C_TAD_INT_TAGDBE | \
1540*4882a593Smuzhiyun 				 L2C_TAD_INT_RTGDBE | \
1541*4882a593Smuzhiyun 				 L2C_TAD_INT_WRDISOCI | \
1542*4882a593Smuzhiyun 				 L2C_TAD_INT_RDDISOCI | \
1543*4882a593Smuzhiyun 				 L2C_TAD_INT_WRDISLMC | \
1544*4882a593Smuzhiyun 				 L2C_TAD_INT_RDDISLMC | \
1545*4882a593Smuzhiyun 				 L2C_TAD_INT_LFBTO    | \
1546*4882a593Smuzhiyun 				 L2C_TAD_INT_GSYNCTO)
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun static const struct error_descr l2_tad_errors[] = {
1549*4882a593Smuzhiyun 	{
1550*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
1551*4882a593Smuzhiyun 		.mask  = L2C_TAD_INT_SBFSBE,
1552*4882a593Smuzhiyun 		.descr = "SBF single-bit error",
1553*4882a593Smuzhiyun 	},
1554*4882a593Smuzhiyun 	{
1555*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
1556*4882a593Smuzhiyun 		.mask  = L2C_TAD_INT_FBFSBE,
1557*4882a593Smuzhiyun 		.descr = "FBF single-bit error",
1558*4882a593Smuzhiyun 	},
1559*4882a593Smuzhiyun 	{
1560*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1561*4882a593Smuzhiyun 		.mask  = L2C_TAD_INT_L2DDBE,
1562*4882a593Smuzhiyun 		.descr = "L2D double-bit error",
1563*4882a593Smuzhiyun 	},
1564*4882a593Smuzhiyun 	{
1565*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1566*4882a593Smuzhiyun 		.mask  = L2C_TAD_INT_SBFDBE,
1567*4882a593Smuzhiyun 		.descr = "SBF double-bit error",
1568*4882a593Smuzhiyun 	},
1569*4882a593Smuzhiyun 	{
1570*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1571*4882a593Smuzhiyun 		.mask  = L2C_TAD_INT_FBFDBE,
1572*4882a593Smuzhiyun 		.descr = "FBF double-bit error",
1573*4882a593Smuzhiyun 	},
1574*4882a593Smuzhiyun 	{
1575*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1576*4882a593Smuzhiyun 		.mask  = L2C_TAD_INT_TAGDBE,
1577*4882a593Smuzhiyun 		.descr = "TAG double-bit error",
1578*4882a593Smuzhiyun 	},
1579*4882a593Smuzhiyun 	{
1580*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1581*4882a593Smuzhiyun 		.mask  = L2C_TAD_INT_RTGDBE,
1582*4882a593Smuzhiyun 		.descr = "RTG double-bit error",
1583*4882a593Smuzhiyun 	},
1584*4882a593Smuzhiyun 	{
1585*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1586*4882a593Smuzhiyun 		.mask  = L2C_TAD_INT_WRDISOCI,
1587*4882a593Smuzhiyun 		.descr = "Write to a disabled CCPI",
1588*4882a593Smuzhiyun 	},
1589*4882a593Smuzhiyun 	{
1590*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1591*4882a593Smuzhiyun 		.mask  = L2C_TAD_INT_RDDISOCI,
1592*4882a593Smuzhiyun 		.descr = "Read from a disabled CCPI",
1593*4882a593Smuzhiyun 	},
1594*4882a593Smuzhiyun 	{
1595*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1596*4882a593Smuzhiyun 		.mask  = L2C_TAD_INT_WRDISLMC,
1597*4882a593Smuzhiyun 		.descr = "Write to a disabled LMC",
1598*4882a593Smuzhiyun 	},
1599*4882a593Smuzhiyun 	{
1600*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1601*4882a593Smuzhiyun 		.mask  = L2C_TAD_INT_RDDISLMC,
1602*4882a593Smuzhiyun 		.descr = "Read from a disabled LMC",
1603*4882a593Smuzhiyun 	},
1604*4882a593Smuzhiyun 	{
1605*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1606*4882a593Smuzhiyun 		.mask  = L2C_TAD_INT_LFBTO,
1607*4882a593Smuzhiyun 		.descr = "LFB entry timeout",
1608*4882a593Smuzhiyun 	},
1609*4882a593Smuzhiyun 	{
1610*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1611*4882a593Smuzhiyun 		.mask  = L2C_TAD_INT_GSYNCTO,
1612*4882a593Smuzhiyun 		.descr = "Global sync CCPI timeout",
1613*4882a593Smuzhiyun 	},
1614*4882a593Smuzhiyun 	{0, 0, NULL},
1615*4882a593Smuzhiyun };
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun #define L2C_TAD_INT_TAG		(L2C_TAD_INT_TAGDBE)
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun #define L2C_TAD_INT_RTG		(L2C_TAD_INT_RTGDBE)
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun #define L2C_TAD_INT_DISLMC	(L2C_TAD_INT_WRDISLMC | L2C_TAD_INT_RDDISLMC)
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun #define L2C_TAD_INT_DISOCI	(L2C_TAD_INT_WRDISOCI | L2C_TAD_INT_RDDISOCI)
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun #define L2C_TAD_INT_ENA_ALL	(L2C_TAD_INT_ECC | L2C_TAD_INT_TAG | \
1626*4882a593Smuzhiyun 				 L2C_TAD_INT_RTG | \
1627*4882a593Smuzhiyun 				 L2C_TAD_INT_DISLMC | L2C_TAD_INT_DISOCI | \
1628*4882a593Smuzhiyun 				 L2C_TAD_INT_LFBTO)
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun #define L2C_TAD_TIMETWO		0x50000
1631*4882a593Smuzhiyun #define L2C_TAD_TIMEOUT		0x50100
1632*4882a593Smuzhiyun #define L2C_TAD_ERR		0x60000
1633*4882a593Smuzhiyun #define L2C_TAD_TQD_ERR		0x60100
1634*4882a593Smuzhiyun #define L2C_TAD_TTG_ERR		0x60200
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun #define L2C_CBC_INT_W1C		0x60000
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun #define L2C_CBC_INT_RSDSBE	 BIT(0)
1640*4882a593Smuzhiyun #define L2C_CBC_INT_RSDDBE	 BIT(1)
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun #define L2C_CBC_INT_RSD		 (L2C_CBC_INT_RSDSBE | L2C_CBC_INT_RSDDBE)
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun #define L2C_CBC_INT_MIBSBE	 BIT(4)
1645*4882a593Smuzhiyun #define L2C_CBC_INT_MIBDBE	 BIT(5)
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun #define L2C_CBC_INT_MIB		 (L2C_CBC_INT_MIBSBE | L2C_CBC_INT_MIBDBE)
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun #define L2C_CBC_INT_IORDDISOCI	 BIT(6)
1650*4882a593Smuzhiyun #define L2C_CBC_INT_IOWRDISOCI	 BIT(7)
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun #define L2C_CBC_INT_IODISOCI	 (L2C_CBC_INT_IORDDISOCI | \
1653*4882a593Smuzhiyun 				  L2C_CBC_INT_IOWRDISOCI)
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun #define L2C_CBC_INT_CE		 (L2C_CBC_INT_RSDSBE | L2C_CBC_INT_MIBSBE)
1656*4882a593Smuzhiyun #define L2C_CBC_INT_UE		 (L2C_CBC_INT_RSDDBE | L2C_CBC_INT_MIBDBE)
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun static const struct error_descr l2_cbc_errors[] = {
1660*4882a593Smuzhiyun 	{
1661*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
1662*4882a593Smuzhiyun 		.mask  = L2C_CBC_INT_RSDSBE,
1663*4882a593Smuzhiyun 		.descr = "RSD single-bit error",
1664*4882a593Smuzhiyun 	},
1665*4882a593Smuzhiyun 	{
1666*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
1667*4882a593Smuzhiyun 		.mask  = L2C_CBC_INT_MIBSBE,
1668*4882a593Smuzhiyun 		.descr = "MIB single-bit error",
1669*4882a593Smuzhiyun 	},
1670*4882a593Smuzhiyun 	{
1671*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1672*4882a593Smuzhiyun 		.mask  = L2C_CBC_INT_RSDDBE,
1673*4882a593Smuzhiyun 		.descr = "RSD double-bit error",
1674*4882a593Smuzhiyun 	},
1675*4882a593Smuzhiyun 	{
1676*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1677*4882a593Smuzhiyun 		.mask  = L2C_CBC_INT_MIBDBE,
1678*4882a593Smuzhiyun 		.descr = "MIB double-bit error",
1679*4882a593Smuzhiyun 	},
1680*4882a593Smuzhiyun 	{
1681*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1682*4882a593Smuzhiyun 		.mask  = L2C_CBC_INT_IORDDISOCI,
1683*4882a593Smuzhiyun 		.descr = "Read from a disabled CCPI",
1684*4882a593Smuzhiyun 	},
1685*4882a593Smuzhiyun 	{
1686*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1687*4882a593Smuzhiyun 		.mask  = L2C_CBC_INT_IOWRDISOCI,
1688*4882a593Smuzhiyun 		.descr = "Write to a disabled CCPI",
1689*4882a593Smuzhiyun 	},
1690*4882a593Smuzhiyun 	{0, 0, NULL},
1691*4882a593Smuzhiyun };
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun #define L2C_CBC_INT_W1S		0x60008
1694*4882a593Smuzhiyun #define L2C_CBC_INT_ENA_W1C	0x60020
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun #define L2C_CBC_INT_ENA_ALL	 (L2C_CBC_INT_RSD | L2C_CBC_INT_MIB | \
1697*4882a593Smuzhiyun 				  L2C_CBC_INT_IODISOCI)
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun #define L2C_CBC_INT_ENA_W1S	0x60028
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun #define L2C_CBC_IODISOCIERR	0x80008
1702*4882a593Smuzhiyun #define L2C_CBC_IOCERR		0x80010
1703*4882a593Smuzhiyun #define L2C_CBC_RSDERR		0x80018
1704*4882a593Smuzhiyun #define L2C_CBC_MIBERR		0x80020
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun #define L2C_MCI_INT_W1C		0x0
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun #define L2C_MCI_INT_VBFSBE	 BIT(0)
1710*4882a593Smuzhiyun #define L2C_MCI_INT_VBFDBE	 BIT(1)
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun static const struct error_descr l2_mci_errors[] = {
1713*4882a593Smuzhiyun 	{
1714*4882a593Smuzhiyun 		.type  = ERR_CORRECTED,
1715*4882a593Smuzhiyun 		.mask  = L2C_MCI_INT_VBFSBE,
1716*4882a593Smuzhiyun 		.descr = "VBF single-bit error",
1717*4882a593Smuzhiyun 	},
1718*4882a593Smuzhiyun 	{
1719*4882a593Smuzhiyun 		.type  = ERR_UNCORRECTED,
1720*4882a593Smuzhiyun 		.mask  = L2C_MCI_INT_VBFDBE,
1721*4882a593Smuzhiyun 		.descr = "VBF double-bit error",
1722*4882a593Smuzhiyun 	},
1723*4882a593Smuzhiyun 	{0, 0, NULL},
1724*4882a593Smuzhiyun };
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun #define L2C_MCI_INT_W1S		0x8
1727*4882a593Smuzhiyun #define L2C_MCI_INT_ENA_W1C	0x20
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun #define L2C_MCI_INT_ENA_ALL	 (L2C_MCI_INT_VBFSBE | L2C_MCI_INT_VBFDBE)
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun #define L2C_MCI_INT_ENA_W1S	0x28
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun #define L2C_MCI_ERR		0x10000
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun #define L2C_MESSAGE_SIZE	SZ_1K
1736*4882a593Smuzhiyun #define L2C_OTHER_SIZE		(50 * ARRAY_SIZE(l2_tad_errors))
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun struct l2c_err_ctx {
1739*4882a593Smuzhiyun 	char *reg_ext_name;
1740*4882a593Smuzhiyun 	u64  reg_int;
1741*4882a593Smuzhiyun 	u64  reg_ext;
1742*4882a593Smuzhiyun };
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun struct thunderx_l2c {
1745*4882a593Smuzhiyun 	void __iomem *regs;
1746*4882a593Smuzhiyun 	struct pci_dev *pdev;
1747*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev;
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	struct dentry *debugfs;
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun 	int index;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	struct msix_entry msix_ent;
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	struct l2c_err_ctx err_ctx[RING_ENTRIES];
1756*4882a593Smuzhiyun 	unsigned long ring_head;
1757*4882a593Smuzhiyun 	unsigned long ring_tail;
1758*4882a593Smuzhiyun };
1759*4882a593Smuzhiyun 
thunderx_l2c_tad_isr(int irq,void * irq_id)1760*4882a593Smuzhiyun static irqreturn_t thunderx_l2c_tad_isr(int irq, void *irq_id)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun 	struct msix_entry *msix = irq_id;
1763*4882a593Smuzhiyun 	struct thunderx_l2c *tad = container_of(msix, struct thunderx_l2c,
1764*4882a593Smuzhiyun 						msix_ent);
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	unsigned long head = ring_pos(tad->ring_head, ARRAY_SIZE(tad->err_ctx));
1767*4882a593Smuzhiyun 	struct l2c_err_ctx *ctx = &tad->err_ctx[head];
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	ctx->reg_int = readq(tad->regs + L2C_TAD_INT_W1C);
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	if (ctx->reg_int & L2C_TAD_INT_ECC) {
1772*4882a593Smuzhiyun 		ctx->reg_ext_name = "TQD_ERR";
1773*4882a593Smuzhiyun 		ctx->reg_ext = readq(tad->regs + L2C_TAD_TQD_ERR);
1774*4882a593Smuzhiyun 	} else if (ctx->reg_int & L2C_TAD_INT_TAG) {
1775*4882a593Smuzhiyun 		ctx->reg_ext_name = "TTG_ERR";
1776*4882a593Smuzhiyun 		ctx->reg_ext = readq(tad->regs + L2C_TAD_TTG_ERR);
1777*4882a593Smuzhiyun 	} else if (ctx->reg_int & L2C_TAD_INT_LFBTO) {
1778*4882a593Smuzhiyun 		ctx->reg_ext_name = "TIMEOUT";
1779*4882a593Smuzhiyun 		ctx->reg_ext = readq(tad->regs + L2C_TAD_TIMEOUT);
1780*4882a593Smuzhiyun 	} else if (ctx->reg_int & L2C_TAD_INT_DISOCI) {
1781*4882a593Smuzhiyun 		ctx->reg_ext_name = "ERR";
1782*4882a593Smuzhiyun 		ctx->reg_ext = readq(tad->regs + L2C_TAD_ERR);
1783*4882a593Smuzhiyun 	}
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	writeq(ctx->reg_int, tad->regs + L2C_TAD_INT_W1C);
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	tad->ring_head++;
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	return IRQ_WAKE_THREAD;
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun 
thunderx_l2c_cbc_isr(int irq,void * irq_id)1792*4882a593Smuzhiyun static irqreturn_t thunderx_l2c_cbc_isr(int irq, void *irq_id)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun 	struct msix_entry *msix = irq_id;
1795*4882a593Smuzhiyun 	struct thunderx_l2c *cbc = container_of(msix, struct thunderx_l2c,
1796*4882a593Smuzhiyun 						msix_ent);
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	unsigned long head = ring_pos(cbc->ring_head, ARRAY_SIZE(cbc->err_ctx));
1799*4882a593Smuzhiyun 	struct l2c_err_ctx *ctx = &cbc->err_ctx[head];
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	ctx->reg_int = readq(cbc->regs + L2C_CBC_INT_W1C);
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 	if (ctx->reg_int & L2C_CBC_INT_RSD) {
1804*4882a593Smuzhiyun 		ctx->reg_ext_name = "RSDERR";
1805*4882a593Smuzhiyun 		ctx->reg_ext = readq(cbc->regs + L2C_CBC_RSDERR);
1806*4882a593Smuzhiyun 	} else if (ctx->reg_int & L2C_CBC_INT_MIB) {
1807*4882a593Smuzhiyun 		ctx->reg_ext_name = "MIBERR";
1808*4882a593Smuzhiyun 		ctx->reg_ext = readq(cbc->regs + L2C_CBC_MIBERR);
1809*4882a593Smuzhiyun 	} else if (ctx->reg_int & L2C_CBC_INT_IODISOCI) {
1810*4882a593Smuzhiyun 		ctx->reg_ext_name = "IODISOCIERR";
1811*4882a593Smuzhiyun 		ctx->reg_ext = readq(cbc->regs + L2C_CBC_IODISOCIERR);
1812*4882a593Smuzhiyun 	}
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun 	writeq(ctx->reg_int, cbc->regs + L2C_CBC_INT_W1C);
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	cbc->ring_head++;
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	return IRQ_WAKE_THREAD;
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun 
thunderx_l2c_mci_isr(int irq,void * irq_id)1821*4882a593Smuzhiyun static irqreturn_t thunderx_l2c_mci_isr(int irq, void *irq_id)
1822*4882a593Smuzhiyun {
1823*4882a593Smuzhiyun 	struct msix_entry *msix = irq_id;
1824*4882a593Smuzhiyun 	struct thunderx_l2c *mci = container_of(msix, struct thunderx_l2c,
1825*4882a593Smuzhiyun 						msix_ent);
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun 	unsigned long head = ring_pos(mci->ring_head, ARRAY_SIZE(mci->err_ctx));
1828*4882a593Smuzhiyun 	struct l2c_err_ctx *ctx = &mci->err_ctx[head];
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	ctx->reg_int = readq(mci->regs + L2C_MCI_INT_W1C);
1831*4882a593Smuzhiyun 	ctx->reg_ext = readq(mci->regs + L2C_MCI_ERR);
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	writeq(ctx->reg_int, mci->regs + L2C_MCI_INT_W1C);
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	ctx->reg_ext_name = "ERR";
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	mci->ring_head++;
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	return IRQ_WAKE_THREAD;
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun 
thunderx_l2c_threaded_isr(int irq,void * irq_id)1842*4882a593Smuzhiyun static irqreturn_t thunderx_l2c_threaded_isr(int irq, void *irq_id)
1843*4882a593Smuzhiyun {
1844*4882a593Smuzhiyun 	struct msix_entry *msix = irq_id;
1845*4882a593Smuzhiyun 	struct thunderx_l2c *l2c = container_of(msix, struct thunderx_l2c,
1846*4882a593Smuzhiyun 						msix_ent);
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	unsigned long tail = ring_pos(l2c->ring_tail, ARRAY_SIZE(l2c->err_ctx));
1849*4882a593Smuzhiyun 	struct l2c_err_ctx *ctx = &l2c->err_ctx[tail];
1850*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	u64 mask_ue, mask_ce;
1853*4882a593Smuzhiyun 	const struct error_descr *l2_errors;
1854*4882a593Smuzhiyun 	char *reg_int_name;
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	char *msg;
1857*4882a593Smuzhiyun 	char *other;
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	msg = kmalloc(OCX_MESSAGE_SIZE, GFP_KERNEL);
1860*4882a593Smuzhiyun 	other = kmalloc(OCX_OTHER_SIZE, GFP_KERNEL);
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	if (!msg || !other)
1863*4882a593Smuzhiyun 		goto err_free;
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	switch (l2c->pdev->device) {
1866*4882a593Smuzhiyun 	case PCI_DEVICE_ID_THUNDER_L2C_TAD:
1867*4882a593Smuzhiyun 		reg_int_name = "L2C_TAD_INT";
1868*4882a593Smuzhiyun 		mask_ue = L2C_TAD_INT_UE;
1869*4882a593Smuzhiyun 		mask_ce = L2C_TAD_INT_CE;
1870*4882a593Smuzhiyun 		l2_errors = l2_tad_errors;
1871*4882a593Smuzhiyun 		break;
1872*4882a593Smuzhiyun 	case PCI_DEVICE_ID_THUNDER_L2C_CBC:
1873*4882a593Smuzhiyun 		reg_int_name = "L2C_CBC_INT";
1874*4882a593Smuzhiyun 		mask_ue = L2C_CBC_INT_UE;
1875*4882a593Smuzhiyun 		mask_ce = L2C_CBC_INT_CE;
1876*4882a593Smuzhiyun 		l2_errors = l2_cbc_errors;
1877*4882a593Smuzhiyun 		break;
1878*4882a593Smuzhiyun 	case PCI_DEVICE_ID_THUNDER_L2C_MCI:
1879*4882a593Smuzhiyun 		reg_int_name = "L2C_MCI_INT";
1880*4882a593Smuzhiyun 		mask_ue = L2C_MCI_INT_VBFDBE;
1881*4882a593Smuzhiyun 		mask_ce = L2C_MCI_INT_VBFSBE;
1882*4882a593Smuzhiyun 		l2_errors = l2_mci_errors;
1883*4882a593Smuzhiyun 		break;
1884*4882a593Smuzhiyun 	default:
1885*4882a593Smuzhiyun 		dev_err(&l2c->pdev->dev, "Unsupported device: %04x\n",
1886*4882a593Smuzhiyun 			l2c->pdev->device);
1887*4882a593Smuzhiyun 		goto err_free;
1888*4882a593Smuzhiyun 	}
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	while (CIRC_CNT(l2c->ring_head, l2c->ring_tail,
1891*4882a593Smuzhiyun 			ARRAY_SIZE(l2c->err_ctx))) {
1892*4882a593Smuzhiyun 		snprintf(msg, L2C_MESSAGE_SIZE,
1893*4882a593Smuzhiyun 			 "%s: %s: %016llx, %s: %016llx",
1894*4882a593Smuzhiyun 			 l2c->edac_dev->ctl_name, reg_int_name, ctx->reg_int,
1895*4882a593Smuzhiyun 			 ctx->reg_ext_name, ctx->reg_ext);
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 		decode_register(other, L2C_OTHER_SIZE, l2_errors, ctx->reg_int);
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 		strncat(msg, other, L2C_MESSAGE_SIZE);
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 		if (ctx->reg_int & mask_ue)
1902*4882a593Smuzhiyun 			edac_device_handle_ue(l2c->edac_dev, 0, 0, msg);
1903*4882a593Smuzhiyun 		else if (ctx->reg_int & mask_ce)
1904*4882a593Smuzhiyun 			edac_device_handle_ce(l2c->edac_dev, 0, 0, msg);
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 		l2c->ring_tail++;
1907*4882a593Smuzhiyun 	}
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	ret = IRQ_HANDLED;
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun err_free:
1912*4882a593Smuzhiyun 	kfree(other);
1913*4882a593Smuzhiyun 	kfree(msg);
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	return ret;
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun #define L2C_DEBUGFS_ATTR(_name, _reg)	DEBUGFS_REG_ATTR(l2c, _name, _reg)
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun L2C_DEBUGFS_ATTR(tad_int, L2C_TAD_INT_W1S);
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun static struct debugfs_entry *l2c_tad_dfs_ents[] = {
1923*4882a593Smuzhiyun 	&debugfs_tad_int,
1924*4882a593Smuzhiyun };
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun L2C_DEBUGFS_ATTR(cbc_int, L2C_CBC_INT_W1S);
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun static struct debugfs_entry *l2c_cbc_dfs_ents[] = {
1929*4882a593Smuzhiyun 	&debugfs_cbc_int,
1930*4882a593Smuzhiyun };
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun L2C_DEBUGFS_ATTR(mci_int, L2C_MCI_INT_W1S);
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun static struct debugfs_entry *l2c_mci_dfs_ents[] = {
1935*4882a593Smuzhiyun 	&debugfs_mci_int,
1936*4882a593Smuzhiyun };
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun static const struct pci_device_id thunderx_l2c_pci_tbl[] = {
1939*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_THUNDER_L2C_TAD), },
1940*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_THUNDER_L2C_CBC), },
1941*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_THUNDER_L2C_MCI), },
1942*4882a593Smuzhiyun 	{ 0, },
1943*4882a593Smuzhiyun };
1944*4882a593Smuzhiyun 
thunderx_l2c_probe(struct pci_dev * pdev,const struct pci_device_id * id)1945*4882a593Smuzhiyun static int thunderx_l2c_probe(struct pci_dev *pdev,
1946*4882a593Smuzhiyun 			      const struct pci_device_id *id)
1947*4882a593Smuzhiyun {
1948*4882a593Smuzhiyun 	struct thunderx_l2c *l2c;
1949*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev;
1950*4882a593Smuzhiyun 	struct debugfs_entry **l2c_devattr;
1951*4882a593Smuzhiyun 	size_t dfs_entries;
1952*4882a593Smuzhiyun 	irqreturn_t (*thunderx_l2c_isr)(int, void *) = NULL;
1953*4882a593Smuzhiyun 	char name[32];
1954*4882a593Smuzhiyun 	const char *fmt;
1955*4882a593Smuzhiyun 	u64 reg_en_offs, reg_en_mask;
1956*4882a593Smuzhiyun 	int idx;
1957*4882a593Smuzhiyun 	int ret;
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun 	ret = pcim_enable_device(pdev);
1960*4882a593Smuzhiyun 	if (ret) {
1961*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot enable PCI device: %d\n", ret);
1962*4882a593Smuzhiyun 		return ret;
1963*4882a593Smuzhiyun 	}
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	ret = pcim_iomap_regions(pdev, BIT(0), "thunderx_l2c");
1966*4882a593Smuzhiyun 	if (ret) {
1967*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot map PCI resources: %d\n", ret);
1968*4882a593Smuzhiyun 		return ret;
1969*4882a593Smuzhiyun 	}
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	switch (pdev->device) {
1972*4882a593Smuzhiyun 	case PCI_DEVICE_ID_THUNDER_L2C_TAD:
1973*4882a593Smuzhiyun 		thunderx_l2c_isr = thunderx_l2c_tad_isr;
1974*4882a593Smuzhiyun 		l2c_devattr = l2c_tad_dfs_ents;
1975*4882a593Smuzhiyun 		dfs_entries = ARRAY_SIZE(l2c_tad_dfs_ents);
1976*4882a593Smuzhiyun 		fmt = "L2C-TAD%d";
1977*4882a593Smuzhiyun 		reg_en_offs = L2C_TAD_INT_ENA_W1S;
1978*4882a593Smuzhiyun 		reg_en_mask = L2C_TAD_INT_ENA_ALL;
1979*4882a593Smuzhiyun 		break;
1980*4882a593Smuzhiyun 	case PCI_DEVICE_ID_THUNDER_L2C_CBC:
1981*4882a593Smuzhiyun 		thunderx_l2c_isr = thunderx_l2c_cbc_isr;
1982*4882a593Smuzhiyun 		l2c_devattr = l2c_cbc_dfs_ents;
1983*4882a593Smuzhiyun 		dfs_entries = ARRAY_SIZE(l2c_cbc_dfs_ents);
1984*4882a593Smuzhiyun 		fmt = "L2C-CBC%d";
1985*4882a593Smuzhiyun 		reg_en_offs = L2C_CBC_INT_ENA_W1S;
1986*4882a593Smuzhiyun 		reg_en_mask = L2C_CBC_INT_ENA_ALL;
1987*4882a593Smuzhiyun 		break;
1988*4882a593Smuzhiyun 	case PCI_DEVICE_ID_THUNDER_L2C_MCI:
1989*4882a593Smuzhiyun 		thunderx_l2c_isr = thunderx_l2c_mci_isr;
1990*4882a593Smuzhiyun 		l2c_devattr = l2c_mci_dfs_ents;
1991*4882a593Smuzhiyun 		dfs_entries = ARRAY_SIZE(l2c_mci_dfs_ents);
1992*4882a593Smuzhiyun 		fmt = "L2C-MCI%d";
1993*4882a593Smuzhiyun 		reg_en_offs = L2C_MCI_INT_ENA_W1S;
1994*4882a593Smuzhiyun 		reg_en_mask = L2C_MCI_INT_ENA_ALL;
1995*4882a593Smuzhiyun 		break;
1996*4882a593Smuzhiyun 	default:
1997*4882a593Smuzhiyun 		//Should never ever get here
1998*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unsupported PCI device: %04x\n",
1999*4882a593Smuzhiyun 			pdev->device);
2000*4882a593Smuzhiyun 		return -EINVAL;
2001*4882a593Smuzhiyun 	}
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	idx = edac_device_alloc_index();
2004*4882a593Smuzhiyun 	snprintf(name, sizeof(name), fmt, idx);
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	edac_dev = edac_device_alloc_ctl_info(sizeof(struct thunderx_l2c),
2007*4882a593Smuzhiyun 					      name, 1, "L2C", 1, 0,
2008*4882a593Smuzhiyun 					      NULL, 0, idx);
2009*4882a593Smuzhiyun 	if (!edac_dev) {
2010*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot allocate EDAC device\n");
2011*4882a593Smuzhiyun 		return -ENOMEM;
2012*4882a593Smuzhiyun 	}
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 	l2c = edac_dev->pvt_info;
2015*4882a593Smuzhiyun 	l2c->edac_dev = edac_dev;
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	l2c->regs = pcim_iomap_table(pdev)[0];
2018*4882a593Smuzhiyun 	if (!l2c->regs) {
2019*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot map PCI resources\n");
2020*4882a593Smuzhiyun 		ret = -ENODEV;
2021*4882a593Smuzhiyun 		goto err_free;
2022*4882a593Smuzhiyun 	}
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	l2c->pdev = pdev;
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	l2c->ring_head = 0;
2027*4882a593Smuzhiyun 	l2c->ring_tail = 0;
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun 	l2c->msix_ent.entry = 0;
2030*4882a593Smuzhiyun 	l2c->msix_ent.vector = 0;
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 	ret = pci_enable_msix_exact(pdev, &l2c->msix_ent, 1);
2033*4882a593Smuzhiyun 	if (ret) {
2034*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot enable interrupt: %d\n", ret);
2035*4882a593Smuzhiyun 		goto err_free;
2036*4882a593Smuzhiyun 	}
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(&pdev->dev, l2c->msix_ent.vector,
2039*4882a593Smuzhiyun 					thunderx_l2c_isr,
2040*4882a593Smuzhiyun 					thunderx_l2c_threaded_isr,
2041*4882a593Smuzhiyun 					0, "[EDAC] ThunderX L2C",
2042*4882a593Smuzhiyun 					&l2c->msix_ent);
2043*4882a593Smuzhiyun 	if (ret)
2044*4882a593Smuzhiyun 		goto err_free;
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	edac_dev->dev = &pdev->dev;
2047*4882a593Smuzhiyun 	edac_dev->dev_name = dev_name(&pdev->dev);
2048*4882a593Smuzhiyun 	edac_dev->mod_name = "thunderx-l2c";
2049*4882a593Smuzhiyun 	edac_dev->ctl_name = "thunderx-l2c";
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	ret = edac_device_add_device(edac_dev);
2052*4882a593Smuzhiyun 	if (ret) {
2053*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot add EDAC device: %d\n", ret);
2054*4882a593Smuzhiyun 		goto err_free;
2055*4882a593Smuzhiyun 	}
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_EDAC_DEBUG)) {
2058*4882a593Smuzhiyun 		l2c->debugfs = edac_debugfs_create_dir(pdev->dev.kobj.name);
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 		ret = thunderx_create_debugfs_nodes(l2c->debugfs, l2c_devattr,
2061*4882a593Smuzhiyun 					      l2c, dfs_entries);
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 		if (ret != dfs_entries) {
2064*4882a593Smuzhiyun 			dev_warn(&pdev->dev, "Error creating debugfs entries: %d%s\n",
2065*4882a593Smuzhiyun 				 ret, ret >= 0 ? " created" : "");
2066*4882a593Smuzhiyun 		}
2067*4882a593Smuzhiyun 	}
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	pci_set_drvdata(pdev, edac_dev);
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	writeq(reg_en_mask, l2c->regs + reg_en_offs);
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	return 0;
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun err_free:
2076*4882a593Smuzhiyun 	edac_device_free_ctl_info(edac_dev);
2077*4882a593Smuzhiyun 
2078*4882a593Smuzhiyun 	return ret;
2079*4882a593Smuzhiyun }
2080*4882a593Smuzhiyun 
thunderx_l2c_remove(struct pci_dev * pdev)2081*4882a593Smuzhiyun static void thunderx_l2c_remove(struct pci_dev *pdev)
2082*4882a593Smuzhiyun {
2083*4882a593Smuzhiyun 	struct edac_device_ctl_info *edac_dev = pci_get_drvdata(pdev);
2084*4882a593Smuzhiyun 	struct thunderx_l2c *l2c = edac_dev->pvt_info;
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	switch (pdev->device) {
2087*4882a593Smuzhiyun 	case PCI_DEVICE_ID_THUNDER_L2C_TAD:
2088*4882a593Smuzhiyun 		writeq(L2C_TAD_INT_ENA_ALL, l2c->regs + L2C_TAD_INT_ENA_W1C);
2089*4882a593Smuzhiyun 		break;
2090*4882a593Smuzhiyun 	case PCI_DEVICE_ID_THUNDER_L2C_CBC:
2091*4882a593Smuzhiyun 		writeq(L2C_CBC_INT_ENA_ALL, l2c->regs + L2C_CBC_INT_ENA_W1C);
2092*4882a593Smuzhiyun 		break;
2093*4882a593Smuzhiyun 	case PCI_DEVICE_ID_THUNDER_L2C_MCI:
2094*4882a593Smuzhiyun 		writeq(L2C_MCI_INT_ENA_ALL, l2c->regs + L2C_MCI_INT_ENA_W1C);
2095*4882a593Smuzhiyun 		break;
2096*4882a593Smuzhiyun 	}
2097*4882a593Smuzhiyun 
2098*4882a593Smuzhiyun 	edac_debugfs_remove_recursive(l2c->debugfs);
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	edac_device_del_device(&pdev->dev);
2101*4882a593Smuzhiyun 	edac_device_free_ctl_info(edac_dev);
2102*4882a593Smuzhiyun }
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, thunderx_l2c_pci_tbl);
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun static struct pci_driver thunderx_l2c_driver = {
2107*4882a593Smuzhiyun 	.name     = "thunderx_l2c_edac",
2108*4882a593Smuzhiyun 	.probe    = thunderx_l2c_probe,
2109*4882a593Smuzhiyun 	.remove   = thunderx_l2c_remove,
2110*4882a593Smuzhiyun 	.id_table = thunderx_l2c_pci_tbl,
2111*4882a593Smuzhiyun };
2112*4882a593Smuzhiyun 
thunderx_edac_init(void)2113*4882a593Smuzhiyun static int __init thunderx_edac_init(void)
2114*4882a593Smuzhiyun {
2115*4882a593Smuzhiyun 	int rc = 0;
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun 	rc = pci_register_driver(&thunderx_lmc_driver);
2118*4882a593Smuzhiyun 	if (rc)
2119*4882a593Smuzhiyun 		return rc;
2120*4882a593Smuzhiyun 
2121*4882a593Smuzhiyun 	rc = pci_register_driver(&thunderx_ocx_driver);
2122*4882a593Smuzhiyun 	if (rc)
2123*4882a593Smuzhiyun 		goto err_lmc;
2124*4882a593Smuzhiyun 
2125*4882a593Smuzhiyun 	rc = pci_register_driver(&thunderx_l2c_driver);
2126*4882a593Smuzhiyun 	if (rc)
2127*4882a593Smuzhiyun 		goto err_ocx;
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun 	return rc;
2130*4882a593Smuzhiyun err_ocx:
2131*4882a593Smuzhiyun 	pci_unregister_driver(&thunderx_ocx_driver);
2132*4882a593Smuzhiyun err_lmc:
2133*4882a593Smuzhiyun 	pci_unregister_driver(&thunderx_lmc_driver);
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 	return rc;
2136*4882a593Smuzhiyun }
2137*4882a593Smuzhiyun 
thunderx_edac_exit(void)2138*4882a593Smuzhiyun static void __exit thunderx_edac_exit(void)
2139*4882a593Smuzhiyun {
2140*4882a593Smuzhiyun 	pci_unregister_driver(&thunderx_l2c_driver);
2141*4882a593Smuzhiyun 	pci_unregister_driver(&thunderx_ocx_driver);
2142*4882a593Smuzhiyun 	pci_unregister_driver(&thunderx_lmc_driver);
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun module_init(thunderx_edac_init);
2147*4882a593Smuzhiyun module_exit(thunderx_edac_exit);
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2150*4882a593Smuzhiyun MODULE_AUTHOR("Cavium, Inc.");
2151*4882a593Smuzhiyun MODULE_DESCRIPTION("EDAC Driver for Cavium ThunderX");
2152