1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/edac.h>
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun #include <linux/soc/qcom/llcc-qcom.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "edac_mc.h"
15*4882a593Smuzhiyun #include "edac_device.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define EDAC_LLCC "qcom_llcc"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define LLCC_ERP_PANIC_ON_UE 1
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define TRP_SYN_REG_CNT 6
22*4882a593Smuzhiyun #define DRP_SYN_REG_CNT 8
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define LLCC_COMMON_STATUS0 0x0003000c
25*4882a593Smuzhiyun #define LLCC_LB_CNT_MASK GENMASK(31, 28)
26*4882a593Smuzhiyun #define LLCC_LB_CNT_SHIFT 28
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Single & double bit syndrome register offsets */
29*4882a593Smuzhiyun #define TRP_ECC_SB_ERR_SYN0 0x0002304c
30*4882a593Smuzhiyun #define TRP_ECC_DB_ERR_SYN0 0x00020370
31*4882a593Smuzhiyun #define DRP_ECC_SB_ERR_SYN0 0x0004204c
32*4882a593Smuzhiyun #define DRP_ECC_DB_ERR_SYN0 0x00042070
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Error register offsets */
35*4882a593Smuzhiyun #define TRP_ECC_ERROR_STATUS1 0x00020348
36*4882a593Smuzhiyun #define TRP_ECC_ERROR_STATUS0 0x00020344
37*4882a593Smuzhiyun #define DRP_ECC_ERROR_STATUS1 0x00042048
38*4882a593Smuzhiyun #define DRP_ECC_ERROR_STATUS0 0x00042044
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* TRP, DRP interrupt register offsets */
41*4882a593Smuzhiyun #define DRP_INTERRUPT_STATUS 0x00041000
42*4882a593Smuzhiyun #define TRP_INTERRUPT_0_STATUS 0x00020480
43*4882a593Smuzhiyun #define DRP_INTERRUPT_CLEAR 0x00041008
44*4882a593Smuzhiyun #define DRP_ECC_ERROR_CNTR_CLEAR 0x00040004
45*4882a593Smuzhiyun #define TRP_INTERRUPT_0_CLEAR 0x00020484
46*4882a593Smuzhiyun #define TRP_ECC_ERROR_CNTR_CLEAR 0x00020440
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Mask and shift macros */
49*4882a593Smuzhiyun #define ECC_DB_ERR_COUNT_MASK GENMASK(4, 0)
50*4882a593Smuzhiyun #define ECC_DB_ERR_WAYS_MASK GENMASK(31, 16)
51*4882a593Smuzhiyun #define ECC_DB_ERR_WAYS_SHIFT BIT(4)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define ECC_SB_ERR_COUNT_MASK GENMASK(23, 16)
54*4882a593Smuzhiyun #define ECC_SB_ERR_COUNT_SHIFT BIT(4)
55*4882a593Smuzhiyun #define ECC_SB_ERR_WAYS_MASK GENMASK(15, 0)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define SB_ECC_ERROR BIT(0)
58*4882a593Smuzhiyun #define DB_ECC_ERROR BIT(1)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define DRP_TRP_INT_CLEAR GENMASK(1, 0)
61*4882a593Smuzhiyun #define DRP_TRP_CNT_CLEAR GENMASK(1, 0)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Config registers offsets*/
64*4882a593Smuzhiyun #define DRP_ECC_ERROR_CFG 0x00040000
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* Tag RAM, Data RAM interrupt register offsets */
67*4882a593Smuzhiyun #define CMN_INTERRUPT_0_ENABLE 0x0003001c
68*4882a593Smuzhiyun #define CMN_INTERRUPT_2_ENABLE 0x0003003c
69*4882a593Smuzhiyun #define TRP_INTERRUPT_0_ENABLE 0x00020488
70*4882a593Smuzhiyun #define DRP_INTERRUPT_ENABLE 0x0004100c
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define SB_ERROR_THRESHOLD 0x1
73*4882a593Smuzhiyun #define SB_ERROR_THRESHOLD_SHIFT 24
74*4882a593Smuzhiyun #define SB_DB_TRP_INTERRUPT_ENABLE 0x3
75*4882a593Smuzhiyun #define TRP0_INTERRUPT_ENABLE 0x1
76*4882a593Smuzhiyun #define DRP0_INTERRUPT_ENABLE BIT(6)
77*4882a593Smuzhiyun #define SB_DB_DRP_INTERRUPT_ENABLE 0x3
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun enum {
80*4882a593Smuzhiyun LLCC_DRAM_CE = 0,
81*4882a593Smuzhiyun LLCC_DRAM_UE,
82*4882a593Smuzhiyun LLCC_TRAM_CE,
83*4882a593Smuzhiyun LLCC_TRAM_UE,
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static const struct llcc_edac_reg_data edac_reg_data[] = {
87*4882a593Smuzhiyun [LLCC_DRAM_CE] = {
88*4882a593Smuzhiyun .name = "DRAM Single-bit",
89*4882a593Smuzhiyun .synd_reg = DRP_ECC_SB_ERR_SYN0,
90*4882a593Smuzhiyun .count_status_reg = DRP_ECC_ERROR_STATUS1,
91*4882a593Smuzhiyun .ways_status_reg = DRP_ECC_ERROR_STATUS0,
92*4882a593Smuzhiyun .reg_cnt = DRP_SYN_REG_CNT,
93*4882a593Smuzhiyun .count_mask = ECC_SB_ERR_COUNT_MASK,
94*4882a593Smuzhiyun .ways_mask = ECC_SB_ERR_WAYS_MASK,
95*4882a593Smuzhiyun .count_shift = ECC_SB_ERR_COUNT_SHIFT,
96*4882a593Smuzhiyun },
97*4882a593Smuzhiyun [LLCC_DRAM_UE] = {
98*4882a593Smuzhiyun .name = "DRAM Double-bit",
99*4882a593Smuzhiyun .synd_reg = DRP_ECC_DB_ERR_SYN0,
100*4882a593Smuzhiyun .count_status_reg = DRP_ECC_ERROR_STATUS1,
101*4882a593Smuzhiyun .ways_status_reg = DRP_ECC_ERROR_STATUS0,
102*4882a593Smuzhiyun .reg_cnt = DRP_SYN_REG_CNT,
103*4882a593Smuzhiyun .count_mask = ECC_DB_ERR_COUNT_MASK,
104*4882a593Smuzhiyun .ways_mask = ECC_DB_ERR_WAYS_MASK,
105*4882a593Smuzhiyun .ways_shift = ECC_DB_ERR_WAYS_SHIFT,
106*4882a593Smuzhiyun },
107*4882a593Smuzhiyun [LLCC_TRAM_CE] = {
108*4882a593Smuzhiyun .name = "TRAM Single-bit",
109*4882a593Smuzhiyun .synd_reg = TRP_ECC_SB_ERR_SYN0,
110*4882a593Smuzhiyun .count_status_reg = TRP_ECC_ERROR_STATUS1,
111*4882a593Smuzhiyun .ways_status_reg = TRP_ECC_ERROR_STATUS0,
112*4882a593Smuzhiyun .reg_cnt = TRP_SYN_REG_CNT,
113*4882a593Smuzhiyun .count_mask = ECC_SB_ERR_COUNT_MASK,
114*4882a593Smuzhiyun .ways_mask = ECC_SB_ERR_WAYS_MASK,
115*4882a593Smuzhiyun .count_shift = ECC_SB_ERR_COUNT_SHIFT,
116*4882a593Smuzhiyun },
117*4882a593Smuzhiyun [LLCC_TRAM_UE] = {
118*4882a593Smuzhiyun .name = "TRAM Double-bit",
119*4882a593Smuzhiyun .synd_reg = TRP_ECC_DB_ERR_SYN0,
120*4882a593Smuzhiyun .count_status_reg = TRP_ECC_ERROR_STATUS1,
121*4882a593Smuzhiyun .ways_status_reg = TRP_ECC_ERROR_STATUS0,
122*4882a593Smuzhiyun .reg_cnt = TRP_SYN_REG_CNT,
123*4882a593Smuzhiyun .count_mask = ECC_DB_ERR_COUNT_MASK,
124*4882a593Smuzhiyun .ways_mask = ECC_DB_ERR_WAYS_MASK,
125*4882a593Smuzhiyun .ways_shift = ECC_DB_ERR_WAYS_SHIFT,
126*4882a593Smuzhiyun },
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
qcom_llcc_core_setup(struct regmap * llcc_bcast_regmap)129*4882a593Smuzhiyun static int qcom_llcc_core_setup(struct regmap *llcc_bcast_regmap)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun u32 sb_err_threshold;
132*4882a593Smuzhiyun int ret;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun * Configure interrupt enable registers such that Tag, Data RAM related
136*4882a593Smuzhiyun * interrupts are propagated to interrupt controller for servicing
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun ret = regmap_update_bits(llcc_bcast_regmap, CMN_INTERRUPT_2_ENABLE,
139*4882a593Smuzhiyun TRP0_INTERRUPT_ENABLE,
140*4882a593Smuzhiyun TRP0_INTERRUPT_ENABLE);
141*4882a593Smuzhiyun if (ret)
142*4882a593Smuzhiyun return ret;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun ret = regmap_update_bits(llcc_bcast_regmap, TRP_INTERRUPT_0_ENABLE,
145*4882a593Smuzhiyun SB_DB_TRP_INTERRUPT_ENABLE,
146*4882a593Smuzhiyun SB_DB_TRP_INTERRUPT_ENABLE);
147*4882a593Smuzhiyun if (ret)
148*4882a593Smuzhiyun return ret;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun sb_err_threshold = (SB_ERROR_THRESHOLD << SB_ERROR_THRESHOLD_SHIFT);
151*4882a593Smuzhiyun ret = regmap_write(llcc_bcast_regmap, DRP_ECC_ERROR_CFG,
152*4882a593Smuzhiyun sb_err_threshold);
153*4882a593Smuzhiyun if (ret)
154*4882a593Smuzhiyun return ret;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun ret = regmap_update_bits(llcc_bcast_regmap, CMN_INTERRUPT_2_ENABLE,
157*4882a593Smuzhiyun DRP0_INTERRUPT_ENABLE,
158*4882a593Smuzhiyun DRP0_INTERRUPT_ENABLE);
159*4882a593Smuzhiyun if (ret)
160*4882a593Smuzhiyun return ret;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun ret = regmap_write(llcc_bcast_regmap, DRP_INTERRUPT_ENABLE,
163*4882a593Smuzhiyun SB_DB_DRP_INTERRUPT_ENABLE);
164*4882a593Smuzhiyun return ret;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Clear the error interrupt and counter registers */
168*4882a593Smuzhiyun static int
qcom_llcc_clear_error_status(int err_type,struct llcc_drv_data * drv)169*4882a593Smuzhiyun qcom_llcc_clear_error_status(int err_type, struct llcc_drv_data *drv)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun int ret = 0;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun switch (err_type) {
174*4882a593Smuzhiyun case LLCC_DRAM_CE:
175*4882a593Smuzhiyun case LLCC_DRAM_UE:
176*4882a593Smuzhiyun ret = regmap_write(drv->bcast_regmap, DRP_INTERRUPT_CLEAR,
177*4882a593Smuzhiyun DRP_TRP_INT_CLEAR);
178*4882a593Smuzhiyun if (ret)
179*4882a593Smuzhiyun return ret;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun ret = regmap_write(drv->bcast_regmap, DRP_ECC_ERROR_CNTR_CLEAR,
182*4882a593Smuzhiyun DRP_TRP_CNT_CLEAR);
183*4882a593Smuzhiyun if (ret)
184*4882a593Smuzhiyun return ret;
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun case LLCC_TRAM_CE:
187*4882a593Smuzhiyun case LLCC_TRAM_UE:
188*4882a593Smuzhiyun ret = regmap_write(drv->bcast_regmap, TRP_INTERRUPT_0_CLEAR,
189*4882a593Smuzhiyun DRP_TRP_INT_CLEAR);
190*4882a593Smuzhiyun if (ret)
191*4882a593Smuzhiyun return ret;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun ret = regmap_write(drv->bcast_regmap, TRP_ECC_ERROR_CNTR_CLEAR,
194*4882a593Smuzhiyun DRP_TRP_CNT_CLEAR);
195*4882a593Smuzhiyun if (ret)
196*4882a593Smuzhiyun return ret;
197*4882a593Smuzhiyun break;
198*4882a593Smuzhiyun default:
199*4882a593Smuzhiyun ret = -EINVAL;
200*4882a593Smuzhiyun edac_printk(KERN_CRIT, EDAC_LLCC, "Unexpected error type: %d\n",
201*4882a593Smuzhiyun err_type);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun return ret;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* Dump Syndrome registers data for Tag RAM, Data RAM bit errors*/
207*4882a593Smuzhiyun static int
dump_syn_reg_values(struct llcc_drv_data * drv,u32 bank,int err_type)208*4882a593Smuzhiyun dump_syn_reg_values(struct llcc_drv_data *drv, u32 bank, int err_type)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct llcc_edac_reg_data reg_data = edac_reg_data[err_type];
211*4882a593Smuzhiyun int err_cnt, err_ways, ret, i;
212*4882a593Smuzhiyun u32 synd_reg, synd_val;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun for (i = 0; i < reg_data.reg_cnt; i++) {
215*4882a593Smuzhiyun synd_reg = reg_data.synd_reg + (i * 4);
216*4882a593Smuzhiyun ret = regmap_read(drv->regmap, drv->offsets[bank] + synd_reg,
217*4882a593Smuzhiyun &synd_val);
218*4882a593Smuzhiyun if (ret)
219*4882a593Smuzhiyun goto clear;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun edac_printk(KERN_CRIT, EDAC_LLCC, "%s: ECC_SYN%d: 0x%8x\n",
222*4882a593Smuzhiyun reg_data.name, i, synd_val);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ret = regmap_read(drv->regmap,
226*4882a593Smuzhiyun drv->offsets[bank] + reg_data.count_status_reg,
227*4882a593Smuzhiyun &err_cnt);
228*4882a593Smuzhiyun if (ret)
229*4882a593Smuzhiyun goto clear;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun err_cnt &= reg_data.count_mask;
232*4882a593Smuzhiyun err_cnt >>= reg_data.count_shift;
233*4882a593Smuzhiyun edac_printk(KERN_CRIT, EDAC_LLCC, "%s: Error count: 0x%4x\n",
234*4882a593Smuzhiyun reg_data.name, err_cnt);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun ret = regmap_read(drv->regmap,
237*4882a593Smuzhiyun drv->offsets[bank] + reg_data.ways_status_reg,
238*4882a593Smuzhiyun &err_ways);
239*4882a593Smuzhiyun if (ret)
240*4882a593Smuzhiyun goto clear;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun err_ways &= reg_data.ways_mask;
243*4882a593Smuzhiyun err_ways >>= reg_data.ways_shift;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun edac_printk(KERN_CRIT, EDAC_LLCC, "%s: Error ways: 0x%4x\n",
246*4882a593Smuzhiyun reg_data.name, err_ways);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun clear:
249*4882a593Smuzhiyun return qcom_llcc_clear_error_status(err_type, drv);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static int
dump_syn_reg(struct edac_device_ctl_info * edev_ctl,int err_type,u32 bank)253*4882a593Smuzhiyun dump_syn_reg(struct edac_device_ctl_info *edev_ctl, int err_type, u32 bank)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct llcc_drv_data *drv = edev_ctl->pvt_info;
256*4882a593Smuzhiyun int ret;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun ret = dump_syn_reg_values(drv, bank, err_type);
259*4882a593Smuzhiyun if (ret)
260*4882a593Smuzhiyun return ret;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun switch (err_type) {
263*4882a593Smuzhiyun case LLCC_DRAM_CE:
264*4882a593Smuzhiyun edac_device_handle_ce(edev_ctl, 0, bank,
265*4882a593Smuzhiyun "LLCC Data RAM correctable Error");
266*4882a593Smuzhiyun break;
267*4882a593Smuzhiyun case LLCC_DRAM_UE:
268*4882a593Smuzhiyun edac_device_handle_ue(edev_ctl, 0, bank,
269*4882a593Smuzhiyun "LLCC Data RAM uncorrectable Error");
270*4882a593Smuzhiyun break;
271*4882a593Smuzhiyun case LLCC_TRAM_CE:
272*4882a593Smuzhiyun edac_device_handle_ce(edev_ctl, 0, bank,
273*4882a593Smuzhiyun "LLCC Tag RAM correctable Error");
274*4882a593Smuzhiyun break;
275*4882a593Smuzhiyun case LLCC_TRAM_UE:
276*4882a593Smuzhiyun edac_device_handle_ue(edev_ctl, 0, bank,
277*4882a593Smuzhiyun "LLCC Tag RAM uncorrectable Error");
278*4882a593Smuzhiyun break;
279*4882a593Smuzhiyun default:
280*4882a593Smuzhiyun ret = -EINVAL;
281*4882a593Smuzhiyun edac_printk(KERN_CRIT, EDAC_LLCC, "Unexpected error type: %d\n",
282*4882a593Smuzhiyun err_type);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun return ret;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static irqreturn_t
llcc_ecc_irq_handler(int irq,void * edev_ctl)289*4882a593Smuzhiyun llcc_ecc_irq_handler(int irq, void *edev_ctl)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun struct edac_device_ctl_info *edac_dev_ctl = edev_ctl;
292*4882a593Smuzhiyun struct llcc_drv_data *drv = edac_dev_ctl->pvt_info;
293*4882a593Smuzhiyun irqreturn_t irq_rc = IRQ_NONE;
294*4882a593Smuzhiyun u32 drp_error, trp_error, i;
295*4882a593Smuzhiyun int ret;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* Iterate over the banks and look for Tag RAM or Data RAM errors */
298*4882a593Smuzhiyun for (i = 0; i < drv->num_banks; i++) {
299*4882a593Smuzhiyun ret = regmap_read(drv->regmap,
300*4882a593Smuzhiyun drv->offsets[i] + DRP_INTERRUPT_STATUS,
301*4882a593Smuzhiyun &drp_error);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (!ret && (drp_error & SB_ECC_ERROR)) {
304*4882a593Smuzhiyun edac_printk(KERN_CRIT, EDAC_LLCC,
305*4882a593Smuzhiyun "Single Bit Error detected in Data RAM\n");
306*4882a593Smuzhiyun ret = dump_syn_reg(edev_ctl, LLCC_DRAM_CE, i);
307*4882a593Smuzhiyun } else if (!ret && (drp_error & DB_ECC_ERROR)) {
308*4882a593Smuzhiyun edac_printk(KERN_CRIT, EDAC_LLCC,
309*4882a593Smuzhiyun "Double Bit Error detected in Data RAM\n");
310*4882a593Smuzhiyun ret = dump_syn_reg(edev_ctl, LLCC_DRAM_UE, i);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun if (!ret)
313*4882a593Smuzhiyun irq_rc = IRQ_HANDLED;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun ret = regmap_read(drv->regmap,
316*4882a593Smuzhiyun drv->offsets[i] + TRP_INTERRUPT_0_STATUS,
317*4882a593Smuzhiyun &trp_error);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (!ret && (trp_error & SB_ECC_ERROR)) {
320*4882a593Smuzhiyun edac_printk(KERN_CRIT, EDAC_LLCC,
321*4882a593Smuzhiyun "Single Bit Error detected in Tag RAM\n");
322*4882a593Smuzhiyun ret = dump_syn_reg(edev_ctl, LLCC_TRAM_CE, i);
323*4882a593Smuzhiyun } else if (!ret && (trp_error & DB_ECC_ERROR)) {
324*4882a593Smuzhiyun edac_printk(KERN_CRIT, EDAC_LLCC,
325*4882a593Smuzhiyun "Double Bit Error detected in Tag RAM\n");
326*4882a593Smuzhiyun ret = dump_syn_reg(edev_ctl, LLCC_TRAM_UE, i);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun if (!ret)
329*4882a593Smuzhiyun irq_rc = IRQ_HANDLED;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return irq_rc;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
qcom_llcc_edac_probe(struct platform_device * pdev)335*4882a593Smuzhiyun static int qcom_llcc_edac_probe(struct platform_device *pdev)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun struct llcc_drv_data *llcc_driv_data = pdev->dev.platform_data;
338*4882a593Smuzhiyun struct edac_device_ctl_info *edev_ctl;
339*4882a593Smuzhiyun struct device *dev = &pdev->dev;
340*4882a593Smuzhiyun int ecc_irq;
341*4882a593Smuzhiyun int rc;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun rc = qcom_llcc_core_setup(llcc_driv_data->bcast_regmap);
344*4882a593Smuzhiyun if (rc)
345*4882a593Smuzhiyun return rc;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Allocate edac control info */
348*4882a593Smuzhiyun edev_ctl = edac_device_alloc_ctl_info(0, "qcom-llcc", 1, "bank",
349*4882a593Smuzhiyun llcc_driv_data->num_banks, 1,
350*4882a593Smuzhiyun NULL, 0,
351*4882a593Smuzhiyun edac_device_alloc_index());
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun if (!edev_ctl)
354*4882a593Smuzhiyun return -ENOMEM;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun edev_ctl->dev = dev;
357*4882a593Smuzhiyun edev_ctl->mod_name = dev_name(dev);
358*4882a593Smuzhiyun edev_ctl->dev_name = dev_name(dev);
359*4882a593Smuzhiyun edev_ctl->ctl_name = "llcc";
360*4882a593Smuzhiyun edev_ctl->panic_on_ue = LLCC_ERP_PANIC_ON_UE;
361*4882a593Smuzhiyun edev_ctl->pvt_info = llcc_driv_data;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun rc = edac_device_add_device(edev_ctl);
364*4882a593Smuzhiyun if (rc)
365*4882a593Smuzhiyun goto out_mem;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun platform_set_drvdata(pdev, edev_ctl);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Request for ecc irq */
370*4882a593Smuzhiyun ecc_irq = llcc_driv_data->ecc_irq;
371*4882a593Smuzhiyun if (ecc_irq < 0) {
372*4882a593Smuzhiyun rc = -ENODEV;
373*4882a593Smuzhiyun goto out_dev;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun rc = devm_request_irq(dev, ecc_irq, llcc_ecc_irq_handler,
376*4882a593Smuzhiyun IRQF_TRIGGER_HIGH, "llcc_ecc", edev_ctl);
377*4882a593Smuzhiyun if (rc)
378*4882a593Smuzhiyun goto out_dev;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return rc;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun out_dev:
383*4882a593Smuzhiyun edac_device_del_device(edev_ctl->dev);
384*4882a593Smuzhiyun out_mem:
385*4882a593Smuzhiyun edac_device_free_ctl_info(edev_ctl);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun return rc;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
qcom_llcc_edac_remove(struct platform_device * pdev)390*4882a593Smuzhiyun static int qcom_llcc_edac_remove(struct platform_device *pdev)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun struct edac_device_ctl_info *edev_ctl = dev_get_drvdata(&pdev->dev);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun edac_device_del_device(edev_ctl->dev);
395*4882a593Smuzhiyun edac_device_free_ctl_info(edev_ctl);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun static struct platform_driver qcom_llcc_edac_driver = {
401*4882a593Smuzhiyun .probe = qcom_llcc_edac_probe,
402*4882a593Smuzhiyun .remove = qcom_llcc_edac_remove,
403*4882a593Smuzhiyun .driver = {
404*4882a593Smuzhiyun .name = "qcom_llcc_edac",
405*4882a593Smuzhiyun },
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun module_platform_driver(qcom_llcc_edac_driver);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM EDAC driver");
410*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
411