1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (c) 2008 Nuovation System Designs, LLC 4*4882a593Smuzhiyun * Grant Erickson <gerickson@nuovations.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This file defines processor mnemonics for accessing and managing 7*4882a593Smuzhiyun * the IBM DDR1/DDR2 ECC controller found in the 405EX[r], 440SP, 8*4882a593Smuzhiyun * 440SPe, 460EX, 460GT and 460SX. 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef __PPC4XX_EDAC_H 12*4882a593Smuzhiyun #define __PPC4XX_EDAC_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #include <linux/types.h> 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* 17*4882a593Smuzhiyun * Macro for generating register field mnemonics 18*4882a593Smuzhiyun */ 19*4882a593Smuzhiyun #define PPC_REG_BITS 32 20*4882a593Smuzhiyun #define PPC_REG_VAL(bit, val) ((val) << ((PPC_REG_BITS - 1) - (bit))) 21*4882a593Smuzhiyun #define PPC_REG_DECODE(bit, val) ((val) >> ((PPC_REG_BITS - 1) - (bit))) 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* 24*4882a593Smuzhiyun * IBM 4xx DDR1/DDR2 SDRAM memory controller registers (at least those 25*4882a593Smuzhiyun * relevant to ECC) 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun #define SDRAM_BESR 0x00 /* Error status (read/clear) */ 28*4882a593Smuzhiyun #define SDRAM_BESRT 0x01 /* Error statuss (test/set) */ 29*4882a593Smuzhiyun #define SDRAM_BEARL 0x02 /* Error address low */ 30*4882a593Smuzhiyun #define SDRAM_BEARH 0x03 /* Error address high */ 31*4882a593Smuzhiyun #define SDRAM_WMIRQ 0x06 /* Write master (read/clear) */ 32*4882a593Smuzhiyun #define SDRAM_WMIRQT 0x07 /* Write master (test/set) */ 33*4882a593Smuzhiyun #define SDRAM_MCOPT1 0x20 /* Controller options 1 */ 34*4882a593Smuzhiyun #define SDRAM_MBXCF_BASE 0x40 /* Bank n configuration base */ 35*4882a593Smuzhiyun #define SDRAM_MBXCF(n) (SDRAM_MBXCF_BASE + (4 * (n))) 36*4882a593Smuzhiyun #define SDRAM_MB0CF SDRAM_MBXCF(0) 37*4882a593Smuzhiyun #define SDRAM_MB1CF SDRAM_MBXCF(1) 38*4882a593Smuzhiyun #define SDRAM_MB2CF SDRAM_MBXCF(2) 39*4882a593Smuzhiyun #define SDRAM_MB3CF SDRAM_MBXCF(3) 40*4882a593Smuzhiyun #define SDRAM_ECCCR 0x98 /* ECC error status */ 41*4882a593Smuzhiyun #define SDRAM_ECCES SDRAM_ECCCR 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun /* 44*4882a593Smuzhiyun * PLB Master IDs 45*4882a593Smuzhiyun */ 46*4882a593Smuzhiyun #define SDRAM_PLB_M0ID_FIRST 0 47*4882a593Smuzhiyun #define SDRAM_PLB_M0ID_ICU SDRAM_PLB_M0ID_FIRST 48*4882a593Smuzhiyun #define SDRAM_PLB_M0ID_PCIE0 1 49*4882a593Smuzhiyun #define SDRAM_PLB_M0ID_PCIE1 2 50*4882a593Smuzhiyun #define SDRAM_PLB_M0ID_DMA 3 51*4882a593Smuzhiyun #define SDRAM_PLB_M0ID_DCU 4 52*4882a593Smuzhiyun #define SDRAM_PLB_M0ID_OPB 5 53*4882a593Smuzhiyun #define SDRAM_PLB_M0ID_MAL 6 54*4882a593Smuzhiyun #define SDRAM_PLB_M0ID_SEC 7 55*4882a593Smuzhiyun #define SDRAM_PLB_M0ID_AHB 8 56*4882a593Smuzhiyun #define SDRAM_PLB_M0ID_LAST SDRAM_PLB_M0ID_AHB 57*4882a593Smuzhiyun #define SDRAM_PLB_M0ID_COUNT (SDRAM_PLB_M0ID_LAST - \ 58*4882a593Smuzhiyun SDRAM_PLB_M0ID_FIRST + 1) 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* 61*4882a593Smuzhiyun * Memory Controller Bus Error Status Register 62*4882a593Smuzhiyun */ 63*4882a593Smuzhiyun #define SDRAM_BESR_MASK PPC_REG_VAL(7, 0xFF) 64*4882a593Smuzhiyun #define SDRAM_BESR_M0ID_MASK PPC_REG_VAL(3, 0xF) 65*4882a593Smuzhiyun #define SDRAM_BESR_M0ID_DECODE(n) PPC_REG_DECODE(3, n) 66*4882a593Smuzhiyun #define SDRAM_BESR_M0ID_ICU PPC_REG_VAL(3, SDRAM_PLB_M0ID_ICU) 67*4882a593Smuzhiyun #define SDRAM_BESR_M0ID_PCIE0 PPC_REG_VAL(3, SDRAM_PLB_M0ID_PCIE0) 68*4882a593Smuzhiyun #define SDRAM_BESR_M0ID_PCIE1 PPC_REG_VAL(3, SDRAM_PLB_M0ID_PCIE1) 69*4882a593Smuzhiyun #define SDRAM_BESR_M0ID_DMA PPC_REG_VAL(3, SDRAM_PLB_M0ID_DMA) 70*4882a593Smuzhiyun #define SDRAM_BESR_M0ID_DCU PPC_REG_VAL(3, SDRAM_PLB_M0ID_DCU) 71*4882a593Smuzhiyun #define SDRAM_BESR_M0ID_OPB PPC_REG_VAL(3, SDRAM_PLB_M0ID_OPB) 72*4882a593Smuzhiyun #define SDRAM_BESR_M0ID_MAL PPC_REG_VAL(3, SDRAM_PLB_M0ID_MAL) 73*4882a593Smuzhiyun #define SDRAM_BESR_M0ID_SEC PPC_REG_VAL(3, SDRAM_PLB_M0ID_SEC) 74*4882a593Smuzhiyun #define SDRAM_BESR_M0ID_AHB PPC_REG_VAL(3, SDRAM_PLB_M0ID_AHB) 75*4882a593Smuzhiyun #define SDRAM_BESR_M0ET_MASK PPC_REG_VAL(6, 0x7) 76*4882a593Smuzhiyun #define SDRAM_BESR_M0ET_NONE PPC_REG_VAL(6, 0) 77*4882a593Smuzhiyun #define SDRAM_BESR_M0ET_ECC PPC_REG_VAL(6, 1) 78*4882a593Smuzhiyun #define SDRAM_BESR_M0RW_MASK PPC_REG_VAL(7, 1) 79*4882a593Smuzhiyun #define SDRAM_BESR_M0RW_WRITE PPC_REG_VAL(7, 0) 80*4882a593Smuzhiyun #define SDRAM_BESR_M0RW_READ PPC_REG_VAL(7, 1) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* 83*4882a593Smuzhiyun * Memory Controller PLB Write Master Interrupt Register 84*4882a593Smuzhiyun */ 85*4882a593Smuzhiyun #define SDRAM_WMIRQ_MASK PPC_REG_VAL(8, 0x1FF) 86*4882a593Smuzhiyun #define SDRAM_WMIRQ_ENCODE(id) PPC_REG_VAL((id % \ 87*4882a593Smuzhiyun SDRAM_PLB_M0ID_COUNT), 1) 88*4882a593Smuzhiyun #define SDRAM_WMIRQ_ICU PPC_REG_VAL(SDRAM_PLB_M0ID_ICU, 1) 89*4882a593Smuzhiyun #define SDRAM_WMIRQ_PCIE0 PPC_REG_VAL(SDRAM_PLB_M0ID_PCIE0, 1) 90*4882a593Smuzhiyun #define SDRAM_WMIRQ_PCIE1 PPC_REG_VAL(SDRAM_PLB_M0ID_PCIE1, 1) 91*4882a593Smuzhiyun #define SDRAM_WMIRQ_DMA PPC_REG_VAL(SDRAM_PLB_M0ID_DMA, 1) 92*4882a593Smuzhiyun #define SDRAM_WMIRQ_DCU PPC_REG_VAL(SDRAM_PLB_M0ID_DCU, 1) 93*4882a593Smuzhiyun #define SDRAM_WMIRQ_OPB PPC_REG_VAL(SDRAM_PLB_M0ID_OPB, 1) 94*4882a593Smuzhiyun #define SDRAM_WMIRQ_MAL PPC_REG_VAL(SDRAM_PLB_M0ID_MAL, 1) 95*4882a593Smuzhiyun #define SDRAM_WMIRQ_SEC PPC_REG_VAL(SDRAM_PLB_M0ID_SEC, 1) 96*4882a593Smuzhiyun #define SDRAM_WMIRQ_AHB PPC_REG_VAL(SDRAM_PLB_M0ID_AHB, 1) 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun /* 99*4882a593Smuzhiyun * Memory Controller Options 1 Register 100*4882a593Smuzhiyun */ 101*4882a593Smuzhiyun #define SDRAM_MCOPT1_MCHK_MASK PPC_REG_VAL(3, 0x3) /* ECC mask */ 102*4882a593Smuzhiyun #define SDRAM_MCOPT1_MCHK_NON PPC_REG_VAL(3, 0x0) /* No ECC gen */ 103*4882a593Smuzhiyun #define SDRAM_MCOPT1_MCHK_GEN PPC_REG_VAL(3, 0x2) /* ECC gen */ 104*4882a593Smuzhiyun #define SDRAM_MCOPT1_MCHK_CHK PPC_REG_VAL(3, 0x1) /* ECC gen and chk */ 105*4882a593Smuzhiyun #define SDRAM_MCOPT1_MCHK_CHK_REP PPC_REG_VAL(3, 0x3) /* ECC gen/chk/rpt */ 106*4882a593Smuzhiyun #define SDRAM_MCOPT1_MCHK_DECODE(n) ((((u32)(n)) >> 28) & 0x3) 107*4882a593Smuzhiyun #define SDRAM_MCOPT1_RDEN_MASK PPC_REG_VAL(4, 0x1) /* Rgstrd DIMM mask */ 108*4882a593Smuzhiyun #define SDRAM_MCOPT1_RDEN PPC_REG_VAL(4, 0x1) /* Rgstrd DIMM enbl */ 109*4882a593Smuzhiyun #define SDRAM_MCOPT1_WDTH_MASK PPC_REG_VAL(7, 0x1) /* Width mask */ 110*4882a593Smuzhiyun #define SDRAM_MCOPT1_WDTH_32 PPC_REG_VAL(7, 0x0) /* 32 bits */ 111*4882a593Smuzhiyun #define SDRAM_MCOPT1_WDTH_16 PPC_REG_VAL(7, 0x1) /* 16 bits */ 112*4882a593Smuzhiyun #define SDRAM_MCOPT1_DDR_TYPE_MASK PPC_REG_VAL(11, 0x1) /* DDR type mask */ 113*4882a593Smuzhiyun #define SDRAM_MCOPT1_DDR1_TYPE PPC_REG_VAL(11, 0x0) /* DDR1 type */ 114*4882a593Smuzhiyun #define SDRAM_MCOPT1_DDR2_TYPE PPC_REG_VAL(11, 0x1) /* DDR2 type */ 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun /* 117*4882a593Smuzhiyun * Memory Bank 0 - n Configuration Register 118*4882a593Smuzhiyun */ 119*4882a593Smuzhiyun #define SDRAM_MBCF_BA_MASK PPC_REG_VAL(12, 0x1FFF) 120*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_MASK PPC_REG_VAL(19, 0xF) 121*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_DECODE(mbxcf) PPC_REG_DECODE(19, mbxcf) 122*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_4MB PPC_REG_VAL(19, 0x0) 123*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_8MB PPC_REG_VAL(19, 0x1) 124*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_16MB PPC_REG_VAL(19, 0x2) 125*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_32MB PPC_REG_VAL(19, 0x3) 126*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_64MB PPC_REG_VAL(19, 0x4) 127*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_128MB PPC_REG_VAL(19, 0x5) 128*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_256MB PPC_REG_VAL(19, 0x6) 129*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_512MB PPC_REG_VAL(19, 0x7) 130*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_1GB PPC_REG_VAL(19, 0x8) 131*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_2GB PPC_REG_VAL(19, 0x9) 132*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_4GB PPC_REG_VAL(19, 0xA) 133*4882a593Smuzhiyun #define SDRAM_MBCF_SZ_8GB PPC_REG_VAL(19, 0xB) 134*4882a593Smuzhiyun #define SDRAM_MBCF_AM_MASK PPC_REG_VAL(23, 0xF) 135*4882a593Smuzhiyun #define SDRAM_MBCF_AM_MODE0 PPC_REG_VAL(23, 0x0) 136*4882a593Smuzhiyun #define SDRAM_MBCF_AM_MODE1 PPC_REG_VAL(23, 0x1) 137*4882a593Smuzhiyun #define SDRAM_MBCF_AM_MODE2 PPC_REG_VAL(23, 0x2) 138*4882a593Smuzhiyun #define SDRAM_MBCF_AM_MODE3 PPC_REG_VAL(23, 0x3) 139*4882a593Smuzhiyun #define SDRAM_MBCF_AM_MODE4 PPC_REG_VAL(23, 0x4) 140*4882a593Smuzhiyun #define SDRAM_MBCF_AM_MODE5 PPC_REG_VAL(23, 0x5) 141*4882a593Smuzhiyun #define SDRAM_MBCF_AM_MODE6 PPC_REG_VAL(23, 0x6) 142*4882a593Smuzhiyun #define SDRAM_MBCF_AM_MODE7 PPC_REG_VAL(23, 0x7) 143*4882a593Smuzhiyun #define SDRAM_MBCF_AM_MODE8 PPC_REG_VAL(23, 0x8) 144*4882a593Smuzhiyun #define SDRAM_MBCF_AM_MODE9 PPC_REG_VAL(23, 0x9) 145*4882a593Smuzhiyun #define SDRAM_MBCF_BE_MASK PPC_REG_VAL(31, 0x1) 146*4882a593Smuzhiyun #define SDRAM_MBCF_BE_DISABLE PPC_REG_VAL(31, 0x0) 147*4882a593Smuzhiyun #define SDRAM_MBCF_BE_ENABLE PPC_REG_VAL(31, 0x1) 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* 150*4882a593Smuzhiyun * ECC Error Status 151*4882a593Smuzhiyun */ 152*4882a593Smuzhiyun #define SDRAM_ECCES_MASK PPC_REG_VAL(21, 0x3FFFFF) 153*4882a593Smuzhiyun #define SDRAM_ECCES_BNCE_MASK PPC_REG_VAL(15, 0xFFFF) 154*4882a593Smuzhiyun #define SDRAM_ECCES_BNCE_ENCODE(lane) PPC_REG_VAL(((lane) & 0xF), 1) 155*4882a593Smuzhiyun #define SDRAM_ECCES_CKBER_MASK PPC_REG_VAL(17, 0x3) 156*4882a593Smuzhiyun #define SDRAM_ECCES_CKBER_NONE PPC_REG_VAL(17, 0) 157*4882a593Smuzhiyun #define SDRAM_ECCES_CKBER_16_ECC_0_3 PPC_REG_VAL(17, 2) 158*4882a593Smuzhiyun #define SDRAM_ECCES_CKBER_32_ECC_0_3 PPC_REG_VAL(17, 1) 159*4882a593Smuzhiyun #define SDRAM_ECCES_CKBER_32_ECC_4_8 PPC_REG_VAL(17, 2) 160*4882a593Smuzhiyun #define SDRAM_ECCES_CKBER_32_ECC_0_8 PPC_REG_VAL(17, 3) 161*4882a593Smuzhiyun #define SDRAM_ECCES_CE PPC_REG_VAL(18, 1) 162*4882a593Smuzhiyun #define SDRAM_ECCES_UE PPC_REG_VAL(19, 1) 163*4882a593Smuzhiyun #define SDRAM_ECCES_BKNER_MASK PPC_REG_VAL(21, 0x3) 164*4882a593Smuzhiyun #define SDRAM_ECCES_BK0ER PPC_REG_VAL(20, 1) 165*4882a593Smuzhiyun #define SDRAM_ECCES_BK1ER PPC_REG_VAL(21, 1) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #endif /* __PPC4XX_EDAC_H */ 168