xref: /OK3568_Linux_fs/kernel/drivers/edac/octeon_edac-lmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2009 Wind River Systems,
7*4882a593Smuzhiyun  *   written by Ralf Baechle <ralf@linux-mips.org>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (c) 2013 by Cisco Systems, Inc.
10*4882a593Smuzhiyun  * All rights reserved.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/edac.h>
17*4882a593Smuzhiyun #include <linux/ctype.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <asm/octeon/octeon.h>
20*4882a593Smuzhiyun #include <asm/octeon/cvmx-lmcx-defs.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "edac_module.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define OCTEON_MAX_MC 4
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define to_mci(k) container_of(k, struct mem_ctl_info, dev)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun struct octeon_lmc_pvt {
29*4882a593Smuzhiyun 	unsigned long inject;
30*4882a593Smuzhiyun 	unsigned long error_type;
31*4882a593Smuzhiyun 	unsigned long dimm;
32*4882a593Smuzhiyun 	unsigned long rank;
33*4882a593Smuzhiyun 	unsigned long bank;
34*4882a593Smuzhiyun 	unsigned long row;
35*4882a593Smuzhiyun 	unsigned long col;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
octeon_lmc_edac_poll(struct mem_ctl_info * mci)38*4882a593Smuzhiyun static void octeon_lmc_edac_poll(struct mem_ctl_info *mci)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	union cvmx_lmcx_mem_cfg0 cfg0;
41*4882a593Smuzhiyun 	bool do_clear = false;
42*4882a593Smuzhiyun 	char msg[64];
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	cfg0.u64 = cvmx_read_csr(CVMX_LMCX_MEM_CFG0(mci->mc_idx));
45*4882a593Smuzhiyun 	if (cfg0.s.sec_err || cfg0.s.ded_err) {
46*4882a593Smuzhiyun 		union cvmx_lmcx_fadr fadr;
47*4882a593Smuzhiyun 		fadr.u64 = cvmx_read_csr(CVMX_LMCX_FADR(mci->mc_idx));
48*4882a593Smuzhiyun 		snprintf(msg, sizeof(msg),
49*4882a593Smuzhiyun 			 "DIMM %d rank %d bank %d row %d col %d",
50*4882a593Smuzhiyun 			 fadr.cn30xx.fdimm, fadr.cn30xx.fbunk,
51*4882a593Smuzhiyun 			 fadr.cn30xx.fbank, fadr.cn30xx.frow, fadr.cn30xx.fcol);
52*4882a593Smuzhiyun 	}
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	if (cfg0.s.sec_err) {
55*4882a593Smuzhiyun 		edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1, 0, 0, 0,
56*4882a593Smuzhiyun 				     -1, -1, -1, msg, "");
57*4882a593Smuzhiyun 		cfg0.s.sec_err = -1;	/* Done, re-arm */
58*4882a593Smuzhiyun 		do_clear = true;
59*4882a593Smuzhiyun 	}
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	if (cfg0.s.ded_err) {
62*4882a593Smuzhiyun 		edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1, 0, 0, 0,
63*4882a593Smuzhiyun 				     -1, -1, -1, msg, "");
64*4882a593Smuzhiyun 		cfg0.s.ded_err = -1;	/* Done, re-arm */
65*4882a593Smuzhiyun 		do_clear = true;
66*4882a593Smuzhiyun 	}
67*4882a593Smuzhiyun 	if (do_clear)
68*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_LMCX_MEM_CFG0(mci->mc_idx), cfg0.u64);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
octeon_lmc_edac_poll_o2(struct mem_ctl_info * mci)71*4882a593Smuzhiyun static void octeon_lmc_edac_poll_o2(struct mem_ctl_info *mci)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	struct octeon_lmc_pvt *pvt = mci->pvt_info;
74*4882a593Smuzhiyun 	union cvmx_lmcx_int int_reg;
75*4882a593Smuzhiyun 	bool do_clear = false;
76*4882a593Smuzhiyun 	char msg[64];
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	if (!pvt->inject)
79*4882a593Smuzhiyun 		int_reg.u64 = cvmx_read_csr(CVMX_LMCX_INT(mci->mc_idx));
80*4882a593Smuzhiyun 	else {
81*4882a593Smuzhiyun 		int_reg.u64 = 0;
82*4882a593Smuzhiyun 		if (pvt->error_type == 1)
83*4882a593Smuzhiyun 			int_reg.s.sec_err = 1;
84*4882a593Smuzhiyun 		if (pvt->error_type == 2)
85*4882a593Smuzhiyun 			int_reg.s.ded_err = 1;
86*4882a593Smuzhiyun 	}
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	if (int_reg.s.sec_err || int_reg.s.ded_err) {
89*4882a593Smuzhiyun 		union cvmx_lmcx_fadr fadr;
90*4882a593Smuzhiyun 		if (likely(!pvt->inject))
91*4882a593Smuzhiyun 			fadr.u64 = cvmx_read_csr(CVMX_LMCX_FADR(mci->mc_idx));
92*4882a593Smuzhiyun 		else {
93*4882a593Smuzhiyun 			fadr.cn61xx.fdimm = pvt->dimm;
94*4882a593Smuzhiyun 			fadr.cn61xx.fbunk = pvt->rank;
95*4882a593Smuzhiyun 			fadr.cn61xx.fbank = pvt->bank;
96*4882a593Smuzhiyun 			fadr.cn61xx.frow = pvt->row;
97*4882a593Smuzhiyun 			fadr.cn61xx.fcol = pvt->col;
98*4882a593Smuzhiyun 		}
99*4882a593Smuzhiyun 		snprintf(msg, sizeof(msg),
100*4882a593Smuzhiyun 			 "DIMM %d rank %d bank %d row %d col %d",
101*4882a593Smuzhiyun 			 fadr.cn61xx.fdimm, fadr.cn61xx.fbunk,
102*4882a593Smuzhiyun 			 fadr.cn61xx.fbank, fadr.cn61xx.frow, fadr.cn61xx.fcol);
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	if (int_reg.s.sec_err) {
106*4882a593Smuzhiyun 		edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1, 0, 0, 0,
107*4882a593Smuzhiyun 				     -1, -1, -1, msg, "");
108*4882a593Smuzhiyun 		int_reg.s.sec_err = -1;	/* Done, re-arm */
109*4882a593Smuzhiyun 		do_clear = true;
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (int_reg.s.ded_err) {
113*4882a593Smuzhiyun 		edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1, 0, 0, 0,
114*4882a593Smuzhiyun 				     -1, -1, -1, msg, "");
115*4882a593Smuzhiyun 		int_reg.s.ded_err = -1;	/* Done, re-arm */
116*4882a593Smuzhiyun 		do_clear = true;
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	if (do_clear) {
120*4882a593Smuzhiyun 		if (likely(!pvt->inject))
121*4882a593Smuzhiyun 			cvmx_write_csr(CVMX_LMCX_INT(mci->mc_idx), int_reg.u64);
122*4882a593Smuzhiyun 		else
123*4882a593Smuzhiyun 			pvt->inject = 0;
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /************************ MC SYSFS parts ***********************************/
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* Only a couple naming differences per template, so very similar */
130*4882a593Smuzhiyun #define TEMPLATE_SHOW(reg)						\
131*4882a593Smuzhiyun static ssize_t octeon_mc_inject_##reg##_show(struct device *dev,	\
132*4882a593Smuzhiyun 			       struct device_attribute *attr,		\
133*4882a593Smuzhiyun 			       char *data)				\
134*4882a593Smuzhiyun {									\
135*4882a593Smuzhiyun 	struct mem_ctl_info *mci = to_mci(dev);				\
136*4882a593Smuzhiyun 	struct octeon_lmc_pvt *pvt = mci->pvt_info;			\
137*4882a593Smuzhiyun 	return sprintf(data, "%016llu\n", (u64)pvt->reg);		\
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define TEMPLATE_STORE(reg)						\
141*4882a593Smuzhiyun static ssize_t octeon_mc_inject_##reg##_store(struct device *dev,	\
142*4882a593Smuzhiyun 			       struct device_attribute *attr,		\
143*4882a593Smuzhiyun 			       const char *data, size_t count)		\
144*4882a593Smuzhiyun {									\
145*4882a593Smuzhiyun 	struct mem_ctl_info *mci = to_mci(dev);				\
146*4882a593Smuzhiyun 	struct octeon_lmc_pvt *pvt = mci->pvt_info;			\
147*4882a593Smuzhiyun 	if (isdigit(*data)) {						\
148*4882a593Smuzhiyun 		if (!kstrtoul(data, 0, &pvt->reg))			\
149*4882a593Smuzhiyun 			return count;					\
150*4882a593Smuzhiyun 	}								\
151*4882a593Smuzhiyun 	return 0;							\
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun TEMPLATE_SHOW(inject);
155*4882a593Smuzhiyun TEMPLATE_STORE(inject);
156*4882a593Smuzhiyun TEMPLATE_SHOW(dimm);
157*4882a593Smuzhiyun TEMPLATE_STORE(dimm);
158*4882a593Smuzhiyun TEMPLATE_SHOW(bank);
159*4882a593Smuzhiyun TEMPLATE_STORE(bank);
160*4882a593Smuzhiyun TEMPLATE_SHOW(rank);
161*4882a593Smuzhiyun TEMPLATE_STORE(rank);
162*4882a593Smuzhiyun TEMPLATE_SHOW(row);
163*4882a593Smuzhiyun TEMPLATE_STORE(row);
164*4882a593Smuzhiyun TEMPLATE_SHOW(col);
165*4882a593Smuzhiyun TEMPLATE_STORE(col);
166*4882a593Smuzhiyun 
octeon_mc_inject_error_type_store(struct device * dev,struct device_attribute * attr,const char * data,size_t count)167*4882a593Smuzhiyun static ssize_t octeon_mc_inject_error_type_store(struct device *dev,
168*4882a593Smuzhiyun 					  struct device_attribute *attr,
169*4882a593Smuzhiyun 					  const char *data,
170*4882a593Smuzhiyun 					  size_t count)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct mem_ctl_info *mci = to_mci(dev);
173*4882a593Smuzhiyun 	struct octeon_lmc_pvt *pvt = mci->pvt_info;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (!strncmp(data, "single", 6))
176*4882a593Smuzhiyun 		pvt->error_type = 1;
177*4882a593Smuzhiyun 	else if (!strncmp(data, "double", 6))
178*4882a593Smuzhiyun 		pvt->error_type = 2;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	return count;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
octeon_mc_inject_error_type_show(struct device * dev,struct device_attribute * attr,char * data)183*4882a593Smuzhiyun static ssize_t octeon_mc_inject_error_type_show(struct device *dev,
184*4882a593Smuzhiyun 					 struct device_attribute *attr,
185*4882a593Smuzhiyun 					 char *data)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct mem_ctl_info *mci = to_mci(dev);
188*4882a593Smuzhiyun 	struct octeon_lmc_pvt *pvt = mci->pvt_info;
189*4882a593Smuzhiyun 	if (pvt->error_type == 1)
190*4882a593Smuzhiyun 		return sprintf(data, "single");
191*4882a593Smuzhiyun 	else if (pvt->error_type == 2)
192*4882a593Smuzhiyun 		return sprintf(data, "double");
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static DEVICE_ATTR(inject, S_IRUGO | S_IWUSR,
198*4882a593Smuzhiyun 		   octeon_mc_inject_inject_show, octeon_mc_inject_inject_store);
199*4882a593Smuzhiyun static DEVICE_ATTR(error_type, S_IRUGO | S_IWUSR,
200*4882a593Smuzhiyun 		   octeon_mc_inject_error_type_show, octeon_mc_inject_error_type_store);
201*4882a593Smuzhiyun static DEVICE_ATTR(dimm, S_IRUGO | S_IWUSR,
202*4882a593Smuzhiyun 		   octeon_mc_inject_dimm_show, octeon_mc_inject_dimm_store);
203*4882a593Smuzhiyun static DEVICE_ATTR(rank, S_IRUGO | S_IWUSR,
204*4882a593Smuzhiyun 		   octeon_mc_inject_rank_show, octeon_mc_inject_rank_store);
205*4882a593Smuzhiyun static DEVICE_ATTR(bank, S_IRUGO | S_IWUSR,
206*4882a593Smuzhiyun 		   octeon_mc_inject_bank_show, octeon_mc_inject_bank_store);
207*4882a593Smuzhiyun static DEVICE_ATTR(row, S_IRUGO | S_IWUSR,
208*4882a593Smuzhiyun 		   octeon_mc_inject_row_show, octeon_mc_inject_row_store);
209*4882a593Smuzhiyun static DEVICE_ATTR(col, S_IRUGO | S_IWUSR,
210*4882a593Smuzhiyun 		   octeon_mc_inject_col_show, octeon_mc_inject_col_store);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static struct attribute *octeon_dev_attrs[] = {
213*4882a593Smuzhiyun 	&dev_attr_inject.attr,
214*4882a593Smuzhiyun 	&dev_attr_error_type.attr,
215*4882a593Smuzhiyun 	&dev_attr_dimm.attr,
216*4882a593Smuzhiyun 	&dev_attr_rank.attr,
217*4882a593Smuzhiyun 	&dev_attr_bank.attr,
218*4882a593Smuzhiyun 	&dev_attr_row.attr,
219*4882a593Smuzhiyun 	&dev_attr_col.attr,
220*4882a593Smuzhiyun 	NULL
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun ATTRIBUTE_GROUPS(octeon_dev);
224*4882a593Smuzhiyun 
octeon_lmc_edac_probe(struct platform_device * pdev)225*4882a593Smuzhiyun static int octeon_lmc_edac_probe(struct platform_device *pdev)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	struct mem_ctl_info *mci;
228*4882a593Smuzhiyun 	struct edac_mc_layer layers[1];
229*4882a593Smuzhiyun 	int mc = pdev->id;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	opstate_init();
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	layers[0].type = EDAC_MC_LAYER_CHANNEL;
234*4882a593Smuzhiyun 	layers[0].size = 1;
235*4882a593Smuzhiyun 	layers[0].is_virt_csrow = false;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (OCTEON_IS_OCTEON1PLUS()) {
238*4882a593Smuzhiyun 		union cvmx_lmcx_mem_cfg0 cfg0;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 		cfg0.u64 = cvmx_read_csr(CVMX_LMCX_MEM_CFG0(0));
241*4882a593Smuzhiyun 		if (!cfg0.s.ecc_ena) {
242*4882a593Smuzhiyun 			dev_info(&pdev->dev, "Disabled (ECC not enabled)\n");
243*4882a593Smuzhiyun 			return 0;
244*4882a593Smuzhiyun 		}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 		mci = edac_mc_alloc(mc, ARRAY_SIZE(layers), layers, sizeof(struct octeon_lmc_pvt));
247*4882a593Smuzhiyun 		if (!mci)
248*4882a593Smuzhiyun 			return -ENXIO;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		mci->pdev = &pdev->dev;
251*4882a593Smuzhiyun 		mci->dev_name = dev_name(&pdev->dev);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 		mci->mod_name = "octeon-lmc";
254*4882a593Smuzhiyun 		mci->ctl_name = "octeon-lmc-err";
255*4882a593Smuzhiyun 		mci->edac_check = octeon_lmc_edac_poll;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 		if (edac_mc_add_mc_with_groups(mci, octeon_dev_groups)) {
258*4882a593Smuzhiyun 			dev_err(&pdev->dev, "edac_mc_add_mc() failed\n");
259*4882a593Smuzhiyun 			edac_mc_free(mci);
260*4882a593Smuzhiyun 			return -ENXIO;
261*4882a593Smuzhiyun 		}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		cfg0.u64 = cvmx_read_csr(CVMX_LMCX_MEM_CFG0(mc));
264*4882a593Smuzhiyun 		cfg0.s.intr_ded_ena = 0;	/* We poll */
265*4882a593Smuzhiyun 		cfg0.s.intr_sec_ena = 0;
266*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_LMCX_MEM_CFG0(mc), cfg0.u64);
267*4882a593Smuzhiyun 	} else {
268*4882a593Smuzhiyun 		/* OCTEON II */
269*4882a593Smuzhiyun 		union cvmx_lmcx_int_en en;
270*4882a593Smuzhiyun 		union cvmx_lmcx_config config;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 		config.u64 = cvmx_read_csr(CVMX_LMCX_CONFIG(0));
273*4882a593Smuzhiyun 		if (!config.s.ecc_ena) {
274*4882a593Smuzhiyun 			dev_info(&pdev->dev, "Disabled (ECC not enabled)\n");
275*4882a593Smuzhiyun 			return 0;
276*4882a593Smuzhiyun 		}
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 		mci = edac_mc_alloc(mc, ARRAY_SIZE(layers), layers, sizeof(struct octeon_lmc_pvt));
279*4882a593Smuzhiyun 		if (!mci)
280*4882a593Smuzhiyun 			return -ENXIO;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 		mci->pdev = &pdev->dev;
283*4882a593Smuzhiyun 		mci->dev_name = dev_name(&pdev->dev);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 		mci->mod_name = "octeon-lmc";
286*4882a593Smuzhiyun 		mci->ctl_name = "co_lmc_err";
287*4882a593Smuzhiyun 		mci->edac_check = octeon_lmc_edac_poll_o2;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 		if (edac_mc_add_mc_with_groups(mci, octeon_dev_groups)) {
290*4882a593Smuzhiyun 			dev_err(&pdev->dev, "edac_mc_add_mc() failed\n");
291*4882a593Smuzhiyun 			edac_mc_free(mci);
292*4882a593Smuzhiyun 			return -ENXIO;
293*4882a593Smuzhiyun 		}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		en.u64 = cvmx_read_csr(CVMX_LMCX_MEM_CFG0(mc));
296*4882a593Smuzhiyun 		en.s.intr_ded_ena = 0;	/* We poll */
297*4882a593Smuzhiyun 		en.s.intr_sec_ena = 0;
298*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_LMCX_MEM_CFG0(mc), en.u64);
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mci);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
octeon_lmc_edac_remove(struct platform_device * pdev)305*4882a593Smuzhiyun static int octeon_lmc_edac_remove(struct platform_device *pdev)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct mem_ctl_info *mci = platform_get_drvdata(pdev);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	edac_mc_del_mc(&pdev->dev);
310*4882a593Smuzhiyun 	edac_mc_free(mci);
311*4882a593Smuzhiyun 	return 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static struct platform_driver octeon_lmc_edac_driver = {
315*4882a593Smuzhiyun 	.probe = octeon_lmc_edac_probe,
316*4882a593Smuzhiyun 	.remove = octeon_lmc_edac_remove,
317*4882a593Smuzhiyun 	.driver = {
318*4882a593Smuzhiyun 		   .name = "octeon_lmc_edac",
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun module_platform_driver(octeon_lmc_edac_driver);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun MODULE_LICENSE("GPL");
324*4882a593Smuzhiyun MODULE_AUTHOR("Ralf Baechle <ralf@linux-mips.org>");
325