xref: /OK3568_Linux_fs/kernel/drivers/edac/i82975x_edac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Intel 82975X Memory Controller kernel module
3*4882a593Smuzhiyun  * (C) 2007 aCarLab (India) Pvt. Ltd. (http://acarlab.com)
4*4882a593Smuzhiyun  * (C) 2007 jetzbroadband (http://jetzbroadband.com)
5*4882a593Smuzhiyun  * This file may be distributed under the terms of the
6*4882a593Smuzhiyun  * GNU General Public License.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Written by Arvind R.
9*4882a593Smuzhiyun  *   Copied from i82875p_edac.c source:
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/pci_ids.h>
16*4882a593Smuzhiyun #include <linux/edac.h>
17*4882a593Smuzhiyun #include "edac_module.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define EDAC_MOD_STR		"i82975x_edac"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define i82975x_printk(level, fmt, arg...) \
22*4882a593Smuzhiyun 	edac_printk(level, "i82975x", fmt, ##arg)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define i82975x_mc_printk(mci, level, fmt, arg...) \
25*4882a593Smuzhiyun 	edac_mc_chipset_printk(mci, level, "i82975x", fmt, ##arg)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_INTEL_82975_0
28*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_82975_0	0x277c
29*4882a593Smuzhiyun #endif				/* PCI_DEVICE_ID_INTEL_82975_0 */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define I82975X_NR_DIMMS		8
32*4882a593Smuzhiyun #define I82975X_NR_CSROWS(nr_chans)	(I82975X_NR_DIMMS / (nr_chans))
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Intel 82975X register addresses - device 0 function 0 - DRAM Controller */
35*4882a593Smuzhiyun #define I82975X_EAP		0x58	/* Dram Error Address Pointer (32b)
36*4882a593Smuzhiyun 					 *
37*4882a593Smuzhiyun 					 * 31:7  128 byte cache-line address
38*4882a593Smuzhiyun 					 * 6:1   reserved
39*4882a593Smuzhiyun 					 * 0     0: CH0; 1: CH1
40*4882a593Smuzhiyun 					 */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define I82975X_DERRSYN		0x5c	/* Dram Error SYNdrome (8b)
43*4882a593Smuzhiyun 					 *
44*4882a593Smuzhiyun 					 *  7:0  DRAM ECC Syndrome
45*4882a593Smuzhiyun 					 */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define I82975X_DES		0x5d	/* Dram ERRor DeSTination (8b)
48*4882a593Smuzhiyun 					 * 0h:    Processor Memory Reads
49*4882a593Smuzhiyun 					 * 1h:7h  reserved
50*4882a593Smuzhiyun 					 * More - See Page 65 of Intel DocSheet.
51*4882a593Smuzhiyun 					 */
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define I82975X_ERRSTS		0xc8	/* Error Status Register (16b)
54*4882a593Smuzhiyun 					 *
55*4882a593Smuzhiyun 					 * 15:12 reserved
56*4882a593Smuzhiyun 					 * 11    Thermal Sensor Event
57*4882a593Smuzhiyun 					 * 10    reserved
58*4882a593Smuzhiyun 					 *  9    non-DRAM lock error (ndlock)
59*4882a593Smuzhiyun 					 *  8    Refresh Timeout
60*4882a593Smuzhiyun 					 *  7:2  reserved
61*4882a593Smuzhiyun 					 *  1    ECC UE (multibit DRAM error)
62*4882a593Smuzhiyun 					 *  0    ECC CE (singlebit DRAM error)
63*4882a593Smuzhiyun 					 */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* Error Reporting is supported by 3 mechanisms:
66*4882a593Smuzhiyun   1. DMI SERR generation  ( ERRCMD )
67*4882a593Smuzhiyun   2. SMI DMI  generation  ( SMICMD )
68*4882a593Smuzhiyun   3. SCI DMI  generation  ( SCICMD )
69*4882a593Smuzhiyun NOTE: Only ONE of the three must be enabled
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun #define I82975X_ERRCMD		0xca	/* Error Command (16b)
72*4882a593Smuzhiyun 					 *
73*4882a593Smuzhiyun 					 * 15:12 reserved
74*4882a593Smuzhiyun 					 * 11    Thermal Sensor Event
75*4882a593Smuzhiyun 					 * 10    reserved
76*4882a593Smuzhiyun 					 *  9    non-DRAM lock error (ndlock)
77*4882a593Smuzhiyun 					 *  8    Refresh Timeout
78*4882a593Smuzhiyun 					 *  7:2  reserved
79*4882a593Smuzhiyun 					 *  1    ECC UE (multibit DRAM error)
80*4882a593Smuzhiyun 					 *  0    ECC CE (singlebit DRAM error)
81*4882a593Smuzhiyun 					 */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define I82975X_SMICMD		0xcc	/* Error Command (16b)
84*4882a593Smuzhiyun 					 *
85*4882a593Smuzhiyun 					 * 15:2  reserved
86*4882a593Smuzhiyun 					 *  1    ECC UE (multibit DRAM error)
87*4882a593Smuzhiyun 					 *  0    ECC CE (singlebit DRAM error)
88*4882a593Smuzhiyun 					 */
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define I82975X_SCICMD		0xce	/* Error Command (16b)
91*4882a593Smuzhiyun 					 *
92*4882a593Smuzhiyun 					 * 15:2  reserved
93*4882a593Smuzhiyun 					 *  1    ECC UE (multibit DRAM error)
94*4882a593Smuzhiyun 					 *  0    ECC CE (singlebit DRAM error)
95*4882a593Smuzhiyun 					 */
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define I82975X_XEAP	0xfc	/* Extended Dram Error Address Pointer (8b)
98*4882a593Smuzhiyun 					 *
99*4882a593Smuzhiyun 					 * 7:1   reserved
100*4882a593Smuzhiyun 					 * 0     Bit32 of the Dram Error Address
101*4882a593Smuzhiyun 					 */
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define I82975X_MCHBAR		0x44	/*
104*4882a593Smuzhiyun 					 *
105*4882a593Smuzhiyun 					 * 31:14 Base Addr of 16K memory-mapped
106*4882a593Smuzhiyun 					 *	configuration space
107*4882a593Smuzhiyun 					 * 13:1  reserved
108*4882a593Smuzhiyun 					 *  0    mem-mapped config space enable
109*4882a593Smuzhiyun 					 */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* NOTE: Following addresses have to indexed using MCHBAR offset (44h, 32b) */
112*4882a593Smuzhiyun /* Intel 82975x memory mapped register space */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define I82975X_DRB_SHIFT 25	/* fixed 32MiB grain */
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define I82975X_DRB		0x100	/* DRAM Row Boundary (8b x 8)
117*4882a593Smuzhiyun 					 *
118*4882a593Smuzhiyun 					 * 7   set to 1 in highest DRB of
119*4882a593Smuzhiyun 					 *	channel if 4GB in ch.
120*4882a593Smuzhiyun 					 * 6:2 upper boundary of rank in
121*4882a593Smuzhiyun 					 *	32MB grains
122*4882a593Smuzhiyun 					 * 1:0 set to 0
123*4882a593Smuzhiyun 					 */
124*4882a593Smuzhiyun #define I82975X_DRB_CH0R0		0x100
125*4882a593Smuzhiyun #define I82975X_DRB_CH0R1		0x101
126*4882a593Smuzhiyun #define I82975X_DRB_CH0R2		0x102
127*4882a593Smuzhiyun #define I82975X_DRB_CH0R3		0x103
128*4882a593Smuzhiyun #define I82975X_DRB_CH1R0		0x180
129*4882a593Smuzhiyun #define I82975X_DRB_CH1R1		0x181
130*4882a593Smuzhiyun #define I82975X_DRB_CH1R2		0x182
131*4882a593Smuzhiyun #define I82975X_DRB_CH1R3		0x183
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define I82975X_DRA		0x108	/* DRAM Row Attribute (4b x 8)
135*4882a593Smuzhiyun 					 *  defines the PAGE SIZE to be used
136*4882a593Smuzhiyun 					 *	for the rank
137*4882a593Smuzhiyun 					 *  7    reserved
138*4882a593Smuzhiyun 					 *  6:4  row attr of odd rank, i.e. 1
139*4882a593Smuzhiyun 					 *  3    reserved
140*4882a593Smuzhiyun 					 *  2:0  row attr of even rank, i.e. 0
141*4882a593Smuzhiyun 					 *
142*4882a593Smuzhiyun 					 * 000 = unpopulated
143*4882a593Smuzhiyun 					 * 001 = reserved
144*4882a593Smuzhiyun 					 * 010 = 4KiB
145*4882a593Smuzhiyun 					 * 011 = 8KiB
146*4882a593Smuzhiyun 					 * 100 = 16KiB
147*4882a593Smuzhiyun 					 * others = reserved
148*4882a593Smuzhiyun 					 */
149*4882a593Smuzhiyun #define I82975X_DRA_CH0R01		0x108
150*4882a593Smuzhiyun #define I82975X_DRA_CH0R23		0x109
151*4882a593Smuzhiyun #define I82975X_DRA_CH1R01		0x188
152*4882a593Smuzhiyun #define I82975X_DRA_CH1R23		0x189
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define I82975X_BNKARC	0x10e /* Type of device in each rank - Bank Arch (16b)
156*4882a593Smuzhiyun 					 *
157*4882a593Smuzhiyun 					 * 15:8  reserved
158*4882a593Smuzhiyun 					 * 7:6  Rank 3 architecture
159*4882a593Smuzhiyun 					 * 5:4  Rank 2 architecture
160*4882a593Smuzhiyun 					 * 3:2  Rank 1 architecture
161*4882a593Smuzhiyun 					 * 1:0  Rank 0 architecture
162*4882a593Smuzhiyun 					 *
163*4882a593Smuzhiyun 					 * 00 => 4 banks
164*4882a593Smuzhiyun 					 * 01 => 8 banks
165*4882a593Smuzhiyun 					 */
166*4882a593Smuzhiyun #define I82975X_C0BNKARC	0x10e
167*4882a593Smuzhiyun #define I82975X_C1BNKARC	0x18e
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define I82975X_DRC		0x120 /* DRAM Controller Mode0 (32b)
172*4882a593Smuzhiyun 					 *
173*4882a593Smuzhiyun 					 * 31:30 reserved
174*4882a593Smuzhiyun 					 * 29    init complete
175*4882a593Smuzhiyun 					 * 28:11 reserved, according to Intel
176*4882a593Smuzhiyun 					 *    22:21 number of channels
177*4882a593Smuzhiyun 					 *		00=1 01=2 in 82875
178*4882a593Smuzhiyun 					 *		seems to be ECC mode
179*4882a593Smuzhiyun 					 *		bits in 82975 in Asus
180*4882a593Smuzhiyun 					 *		P5W
181*4882a593Smuzhiyun 					 *	 19:18 Data Integ Mode
182*4882a593Smuzhiyun 					 *		00=none 01=ECC in 82875
183*4882a593Smuzhiyun 					 * 10:8  refresh mode
184*4882a593Smuzhiyun 					 *  7    reserved
185*4882a593Smuzhiyun 					 *  6:4  mode select
186*4882a593Smuzhiyun 					 *  3:2  reserved
187*4882a593Smuzhiyun 					 *  1:0  DRAM type 10=Second Revision
188*4882a593Smuzhiyun 					 *		DDR2 SDRAM
189*4882a593Smuzhiyun 					 *         00, 01, 11 reserved
190*4882a593Smuzhiyun 					 */
191*4882a593Smuzhiyun #define I82975X_DRC_CH0M0		0x120
192*4882a593Smuzhiyun #define I82975X_DRC_CH1M0		0x1A0
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define I82975X_DRC_M1	0x124 /* DRAM Controller Mode1 (32b)
196*4882a593Smuzhiyun 					 * 31	0=Standard Address Map
197*4882a593Smuzhiyun 					 *	1=Enhanced Address Map
198*4882a593Smuzhiyun 					 * 30:0	reserved
199*4882a593Smuzhiyun 					 */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define I82975X_DRC_CH0M1		0x124
202*4882a593Smuzhiyun #define I82975X_DRC_CH1M1		0x1A4
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun enum i82975x_chips {
205*4882a593Smuzhiyun 	I82975X = 0,
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun struct i82975x_pvt {
209*4882a593Smuzhiyun 	void __iomem *mch_window;
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun struct i82975x_dev_info {
213*4882a593Smuzhiyun 	const char *ctl_name;
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun struct i82975x_error_info {
217*4882a593Smuzhiyun 	u16 errsts;
218*4882a593Smuzhiyun 	u32 eap;
219*4882a593Smuzhiyun 	u8 des;
220*4882a593Smuzhiyun 	u8 derrsyn;
221*4882a593Smuzhiyun 	u16 errsts2;
222*4882a593Smuzhiyun 	u8 chan;		/* the channel is bit 0 of EAP */
223*4882a593Smuzhiyun 	u8 xeap;		/* extended eap bit */
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static const struct i82975x_dev_info i82975x_devs[] = {
227*4882a593Smuzhiyun 	[I82975X] = {
228*4882a593Smuzhiyun 		.ctl_name = "i82975x"
229*4882a593Smuzhiyun 	},
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static struct pci_dev *mci_pdev;	/* init dev: in case that AGP code has
233*4882a593Smuzhiyun 					 * already registered driver
234*4882a593Smuzhiyun 					 */
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static int i82975x_registered = 1;
237*4882a593Smuzhiyun 
i82975x_get_error_info(struct mem_ctl_info * mci,struct i82975x_error_info * info)238*4882a593Smuzhiyun static void i82975x_get_error_info(struct mem_ctl_info *mci,
239*4882a593Smuzhiyun 		struct i82975x_error_info *info)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct pci_dev *pdev;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	pdev = to_pci_dev(mci->pdev);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/*
246*4882a593Smuzhiyun 	 * This is a mess because there is no atomic way to read all the
247*4882a593Smuzhiyun 	 * registers at once and the registers can transition from CE being
248*4882a593Smuzhiyun 	 * overwritten by UE.
249*4882a593Smuzhiyun 	 */
250*4882a593Smuzhiyun 	pci_read_config_word(pdev, I82975X_ERRSTS, &info->errsts);
251*4882a593Smuzhiyun 	pci_read_config_dword(pdev, I82975X_EAP, &info->eap);
252*4882a593Smuzhiyun 	pci_read_config_byte(pdev, I82975X_XEAP, &info->xeap);
253*4882a593Smuzhiyun 	pci_read_config_byte(pdev, I82975X_DES, &info->des);
254*4882a593Smuzhiyun 	pci_read_config_byte(pdev, I82975X_DERRSYN, &info->derrsyn);
255*4882a593Smuzhiyun 	pci_read_config_word(pdev, I82975X_ERRSTS, &info->errsts2);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	pci_write_bits16(pdev, I82975X_ERRSTS, 0x0003, 0x0003);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/*
260*4882a593Smuzhiyun 	 * If the error is the same then we can for both reads then
261*4882a593Smuzhiyun 	 * the first set of reads is valid.  If there is a change then
262*4882a593Smuzhiyun 	 * there is a CE no info and the second set of reads is valid
263*4882a593Smuzhiyun 	 * and should be UE info.
264*4882a593Smuzhiyun 	 */
265*4882a593Smuzhiyun 	if (!(info->errsts2 & 0x0003))
266*4882a593Smuzhiyun 		return;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if ((info->errsts ^ info->errsts2) & 0x0003) {
269*4882a593Smuzhiyun 		pci_read_config_dword(pdev, I82975X_EAP, &info->eap);
270*4882a593Smuzhiyun 		pci_read_config_byte(pdev, I82975X_XEAP, &info->xeap);
271*4882a593Smuzhiyun 		pci_read_config_byte(pdev, I82975X_DES, &info->des);
272*4882a593Smuzhiyun 		pci_read_config_byte(pdev, I82975X_DERRSYN,
273*4882a593Smuzhiyun 				&info->derrsyn);
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
i82975x_process_error_info(struct mem_ctl_info * mci,struct i82975x_error_info * info,int handle_errors)277*4882a593Smuzhiyun static int i82975x_process_error_info(struct mem_ctl_info *mci,
278*4882a593Smuzhiyun 		struct i82975x_error_info *info, int handle_errors)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	int row, chan;
281*4882a593Smuzhiyun 	unsigned long offst, page;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (!(info->errsts2 & 0x0003))
284*4882a593Smuzhiyun 		return 0;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (!handle_errors)
287*4882a593Smuzhiyun 		return 1;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if ((info->errsts ^ info->errsts2) & 0x0003) {
290*4882a593Smuzhiyun 		edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1, 0, 0, 0,
291*4882a593Smuzhiyun 				     -1, -1, -1, "UE overwrote CE", "");
292*4882a593Smuzhiyun 		info->errsts = info->errsts2;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	page = (unsigned long) info->eap;
296*4882a593Smuzhiyun 	page >>= 1;
297*4882a593Smuzhiyun 	if (info->xeap & 1)
298*4882a593Smuzhiyun 		page |= 0x80000000;
299*4882a593Smuzhiyun 	page >>= (PAGE_SHIFT - 1);
300*4882a593Smuzhiyun 	row = edac_mc_find_csrow_by_page(mci, page);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	if (row == -1)	{
303*4882a593Smuzhiyun 		i82975x_mc_printk(mci, KERN_ERR, "error processing EAP:\n"
304*4882a593Smuzhiyun 			"\tXEAP=%u\n"
305*4882a593Smuzhiyun 			"\t EAP=0x%08x\n"
306*4882a593Smuzhiyun 			"\tPAGE=0x%08x\n",
307*4882a593Smuzhiyun 			(info->xeap & 1) ? 1 : 0, info->eap, (unsigned int) page);
308*4882a593Smuzhiyun 		return 0;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 	chan = (mci->csrows[row]->nr_channels == 1) ? 0 : info->eap & 1;
311*4882a593Smuzhiyun 	offst = info->eap
312*4882a593Smuzhiyun 			& ((1 << PAGE_SHIFT) -
313*4882a593Smuzhiyun 			   (1 << mci->csrows[row]->channels[chan]->dimm->grain));
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (info->errsts & 0x0002)
316*4882a593Smuzhiyun 		edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
317*4882a593Smuzhiyun 				     page, offst, 0,
318*4882a593Smuzhiyun 				     row, -1, -1,
319*4882a593Smuzhiyun 				     "i82975x UE", "");
320*4882a593Smuzhiyun 	else
321*4882a593Smuzhiyun 		edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
322*4882a593Smuzhiyun 				     page, offst, info->derrsyn,
323*4882a593Smuzhiyun 				     row, chan ? chan : 0, -1,
324*4882a593Smuzhiyun 				     "i82975x CE", "");
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return 1;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
i82975x_check(struct mem_ctl_info * mci)329*4882a593Smuzhiyun static void i82975x_check(struct mem_ctl_info *mci)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct i82975x_error_info info;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	edac_dbg(1, "MC%d\n", mci->mc_idx);
334*4882a593Smuzhiyun 	i82975x_get_error_info(mci, &info);
335*4882a593Smuzhiyun 	i82975x_process_error_info(mci, &info, 1);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun /* Return 1 if dual channel mode is active.  Else return 0. */
dual_channel_active(void __iomem * mch_window)339*4882a593Smuzhiyun static int dual_channel_active(void __iomem *mch_window)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	/*
342*4882a593Smuzhiyun 	 * We treat interleaved-symmetric configuration as dual-channel - EAP's
343*4882a593Smuzhiyun 	 * bit-0 giving the channel of the error location.
344*4882a593Smuzhiyun 	 *
345*4882a593Smuzhiyun 	 * All other configurations are treated as single channel - the EAP's
346*4882a593Smuzhiyun 	 * bit-0 will resolve ok in symmetric area of mixed
347*4882a593Smuzhiyun 	 * (symmetric/asymmetric) configurations
348*4882a593Smuzhiyun 	 */
349*4882a593Smuzhiyun 	u8	drb[4][2];
350*4882a593Smuzhiyun 	int	row;
351*4882a593Smuzhiyun 	int    dualch;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	for (dualch = 1, row = 0; dualch && (row < 4); row++) {
354*4882a593Smuzhiyun 		drb[row][0] = readb(mch_window + I82975X_DRB + row);
355*4882a593Smuzhiyun 		drb[row][1] = readb(mch_window + I82975X_DRB + row + 0x80);
356*4882a593Smuzhiyun 		dualch = dualch && (drb[row][0] == drb[row][1]);
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 	return dualch;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
i82975x_init_csrows(struct mem_ctl_info * mci,struct pci_dev * pdev,void __iomem * mch_window)361*4882a593Smuzhiyun static void i82975x_init_csrows(struct mem_ctl_info *mci,
362*4882a593Smuzhiyun 		struct pci_dev *pdev, void __iomem *mch_window)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct csrow_info *csrow;
365*4882a593Smuzhiyun 	unsigned long last_cumul_size;
366*4882a593Smuzhiyun 	u8 value;
367*4882a593Smuzhiyun 	u32 cumul_size, nr_pages;
368*4882a593Smuzhiyun 	int index, chan;
369*4882a593Smuzhiyun 	struct dimm_info *dimm;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	last_cumul_size = 0;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/*
374*4882a593Smuzhiyun 	 * 82875 comment:
375*4882a593Smuzhiyun 	 * The dram row boundary (DRB) reg values are boundary address
376*4882a593Smuzhiyun 	 * for each DRAM row with a granularity of 32 or 64MB (single/dual
377*4882a593Smuzhiyun 	 * channel operation).  DRB regs are cumulative; therefore DRB7 will
378*4882a593Smuzhiyun 	 * contain the total memory contained in all rows.
379*4882a593Smuzhiyun 	 *
380*4882a593Smuzhiyun 	 */
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	for (index = 0; index < mci->nr_csrows; index++) {
383*4882a593Smuzhiyun 		csrow = mci->csrows[index];
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 		value = readb(mch_window + I82975X_DRB + index +
386*4882a593Smuzhiyun 					((index >= 4) ? 0x80 : 0));
387*4882a593Smuzhiyun 		cumul_size = value;
388*4882a593Smuzhiyun 		cumul_size <<= (I82975X_DRB_SHIFT - PAGE_SHIFT);
389*4882a593Smuzhiyun 		/*
390*4882a593Smuzhiyun 		 * Adjust cumul_size w.r.t number of channels
391*4882a593Smuzhiyun 		 *
392*4882a593Smuzhiyun 		 */
393*4882a593Smuzhiyun 		if (csrow->nr_channels > 1)
394*4882a593Smuzhiyun 			cumul_size <<= 1;
395*4882a593Smuzhiyun 		edac_dbg(3, "(%d) cumul_size 0x%x\n", index, cumul_size);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 		nr_pages = cumul_size - last_cumul_size;
398*4882a593Smuzhiyun 		if (!nr_pages)
399*4882a593Smuzhiyun 			continue;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 		/*
402*4882a593Smuzhiyun 		 * Initialise dram labels
403*4882a593Smuzhiyun 		 * index values:
404*4882a593Smuzhiyun 		 *   [0-7] for single-channel; i.e. csrow->nr_channels = 1
405*4882a593Smuzhiyun 		 *   [0-3] for dual-channel; i.e. csrow->nr_channels = 2
406*4882a593Smuzhiyun 		 */
407*4882a593Smuzhiyun 		for (chan = 0; chan < csrow->nr_channels; chan++) {
408*4882a593Smuzhiyun 			dimm = mci->csrows[index]->channels[chan]->dimm;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 			dimm->nr_pages = nr_pages / csrow->nr_channels;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 			snprintf(csrow->channels[chan]->dimm->label, EDAC_MC_LABEL_LEN, "DIMM %c%d",
413*4882a593Smuzhiyun 				 (chan == 0) ? 'A' : 'B',
414*4882a593Smuzhiyun 				 index);
415*4882a593Smuzhiyun 			dimm->grain = 1 << 7;	/* 128Byte cache-line resolution */
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 			/* ECC is possible on i92975x ONLY with DEV_X8.  */
418*4882a593Smuzhiyun 			dimm->dtype = DEV_X8;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 			dimm->mtype = MEM_DDR2; /* I82975x supports only DDR2 */
421*4882a593Smuzhiyun 			dimm->edac_mode = EDAC_SECDED; /* only supported */
422*4882a593Smuzhiyun 		}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		csrow->first_page = last_cumul_size;
425*4882a593Smuzhiyun 		csrow->last_page = cumul_size - 1;
426*4882a593Smuzhiyun 		last_cumul_size = cumul_size;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun /* #define  i82975x_DEBUG_IOMEM */
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun #ifdef i82975x_DEBUG_IOMEM
i82975x_print_dram_timings(void __iomem * mch_window)433*4882a593Smuzhiyun static void i82975x_print_dram_timings(void __iomem *mch_window)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	/*
436*4882a593Smuzhiyun 	 * The register meanings are from Intel specs;
437*4882a593Smuzhiyun 	 * (shows 13-5-5-5 for 800-DDR2)
438*4882a593Smuzhiyun 	 * Asus P5W Bios reports 15-5-4-4
439*4882a593Smuzhiyun 	 * What's your religion?
440*4882a593Smuzhiyun 	 */
441*4882a593Smuzhiyun 	static const int caslats[4] = { 5, 4, 3, 6 };
442*4882a593Smuzhiyun 	u32	dtreg[2];
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	dtreg[0] = readl(mch_window + 0x114);
445*4882a593Smuzhiyun 	dtreg[1] = readl(mch_window + 0x194);
446*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "DRAM Timings :     Ch0    Ch1\n"
447*4882a593Smuzhiyun 		"                RAS Active Min = %d     %d\n"
448*4882a593Smuzhiyun 		"                CAS latency    =  %d      %d\n"
449*4882a593Smuzhiyun 		"                RAS to CAS     =  %d      %d\n"
450*4882a593Smuzhiyun 		"                RAS precharge  =  %d      %d\n",
451*4882a593Smuzhiyun 		(dtreg[0] >> 19 ) & 0x0f,
452*4882a593Smuzhiyun 			(dtreg[1] >> 19) & 0x0f,
453*4882a593Smuzhiyun 		caslats[(dtreg[0] >> 8) & 0x03],
454*4882a593Smuzhiyun 			caslats[(dtreg[1] >> 8) & 0x03],
455*4882a593Smuzhiyun 		((dtreg[0] >> 4) & 0x07) + 2,
456*4882a593Smuzhiyun 			((dtreg[1] >> 4) & 0x07) + 2,
457*4882a593Smuzhiyun 		(dtreg[0] & 0x07) + 2,
458*4882a593Smuzhiyun 			(dtreg[1] & 0x07) + 2
459*4882a593Smuzhiyun 	);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun #endif
463*4882a593Smuzhiyun 
i82975x_probe1(struct pci_dev * pdev,int dev_idx)464*4882a593Smuzhiyun static int i82975x_probe1(struct pci_dev *pdev, int dev_idx)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	int rc = -ENODEV;
467*4882a593Smuzhiyun 	struct mem_ctl_info *mci;
468*4882a593Smuzhiyun 	struct edac_mc_layer layers[2];
469*4882a593Smuzhiyun 	struct i82975x_pvt *pvt;
470*4882a593Smuzhiyun 	void __iomem *mch_window;
471*4882a593Smuzhiyun 	u32 mchbar;
472*4882a593Smuzhiyun 	u32 drc[2];
473*4882a593Smuzhiyun 	struct i82975x_error_info discard;
474*4882a593Smuzhiyun 	int	chans;
475*4882a593Smuzhiyun #ifdef i82975x_DEBUG_IOMEM
476*4882a593Smuzhiyun 	u8 c0drb[4];
477*4882a593Smuzhiyun 	u8 c1drb[4];
478*4882a593Smuzhiyun #endif
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	edac_dbg(0, "\n");
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	pci_read_config_dword(pdev, I82975X_MCHBAR, &mchbar);
483*4882a593Smuzhiyun 	if (!(mchbar & 1)) {
484*4882a593Smuzhiyun 		edac_dbg(3, "failed, MCHBAR disabled!\n");
485*4882a593Smuzhiyun 		goto fail0;
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun 	mchbar &= 0xffffc000;	/* bits 31:14 used for 16K window */
488*4882a593Smuzhiyun 	mch_window = ioremap(mchbar, 0x1000);
489*4882a593Smuzhiyun 	if (!mch_window) {
490*4882a593Smuzhiyun 		edac_dbg(3, "error ioremapping MCHBAR!\n");
491*4882a593Smuzhiyun 		goto fail0;
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun #ifdef i82975x_DEBUG_IOMEM
495*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "MCHBAR real = %0x, remapped = %p\n",
496*4882a593Smuzhiyun 					mchbar, mch_window);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	c0drb[0] = readb(mch_window + I82975X_DRB_CH0R0);
499*4882a593Smuzhiyun 	c0drb[1] = readb(mch_window + I82975X_DRB_CH0R1);
500*4882a593Smuzhiyun 	c0drb[2] = readb(mch_window + I82975X_DRB_CH0R2);
501*4882a593Smuzhiyun 	c0drb[3] = readb(mch_window + I82975X_DRB_CH0R3);
502*4882a593Smuzhiyun 	c1drb[0] = readb(mch_window + I82975X_DRB_CH1R0);
503*4882a593Smuzhiyun 	c1drb[1] = readb(mch_window + I82975X_DRB_CH1R1);
504*4882a593Smuzhiyun 	c1drb[2] = readb(mch_window + I82975X_DRB_CH1R2);
505*4882a593Smuzhiyun 	c1drb[3] = readb(mch_window + I82975X_DRB_CH1R3);
506*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "DRBCH0R0 = 0x%02x\n", c0drb[0]);
507*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "DRBCH0R1 = 0x%02x\n", c0drb[1]);
508*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "DRBCH0R2 = 0x%02x\n", c0drb[2]);
509*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "DRBCH0R3 = 0x%02x\n", c0drb[3]);
510*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "DRBCH1R0 = 0x%02x\n", c1drb[0]);
511*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "DRBCH1R1 = 0x%02x\n", c1drb[1]);
512*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "DRBCH1R2 = 0x%02x\n", c1drb[2]);
513*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "DRBCH1R3 = 0x%02x\n", c1drb[3]);
514*4882a593Smuzhiyun #endif
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	drc[0] = readl(mch_window + I82975X_DRC_CH0M0);
517*4882a593Smuzhiyun 	drc[1] = readl(mch_window + I82975X_DRC_CH1M0);
518*4882a593Smuzhiyun #ifdef i82975x_DEBUG_IOMEM
519*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "DRC_CH0 = %0x, %s\n", drc[0],
520*4882a593Smuzhiyun 			((drc[0] >> 21) & 3) == 1 ?
521*4882a593Smuzhiyun 				"ECC enabled" : "ECC disabled");
522*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "DRC_CH1 = %0x, %s\n", drc[1],
523*4882a593Smuzhiyun 			((drc[1] >> 21) & 3) == 1 ?
524*4882a593Smuzhiyun 				"ECC enabled" : "ECC disabled");
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "C0 BNKARC = %0x\n",
527*4882a593Smuzhiyun 		readw(mch_window + I82975X_C0BNKARC));
528*4882a593Smuzhiyun 	i82975x_printk(KERN_INFO, "C1 BNKARC = %0x\n",
529*4882a593Smuzhiyun 		readw(mch_window + I82975X_C1BNKARC));
530*4882a593Smuzhiyun 	i82975x_print_dram_timings(mch_window);
531*4882a593Smuzhiyun 	goto fail1;
532*4882a593Smuzhiyun #endif
533*4882a593Smuzhiyun 	if (!(((drc[0] >> 21) & 3) == 1 || ((drc[1] >> 21) & 3) == 1)) {
534*4882a593Smuzhiyun 		i82975x_printk(KERN_INFO, "ECC disabled on both channels.\n");
535*4882a593Smuzhiyun 		goto fail1;
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	chans = dual_channel_active(mch_window) + 1;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	/* assuming only one controller, index thus is 0 */
541*4882a593Smuzhiyun 	layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
542*4882a593Smuzhiyun 	layers[0].size = I82975X_NR_DIMMS;
543*4882a593Smuzhiyun 	layers[0].is_virt_csrow = true;
544*4882a593Smuzhiyun 	layers[1].type = EDAC_MC_LAYER_CHANNEL;
545*4882a593Smuzhiyun 	layers[1].size = I82975X_NR_CSROWS(chans);
546*4882a593Smuzhiyun 	layers[1].is_virt_csrow = false;
547*4882a593Smuzhiyun 	mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(*pvt));
548*4882a593Smuzhiyun 	if (!mci) {
549*4882a593Smuzhiyun 		rc = -ENOMEM;
550*4882a593Smuzhiyun 		goto fail1;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	edac_dbg(3, "init mci\n");
554*4882a593Smuzhiyun 	mci->pdev = &pdev->dev;
555*4882a593Smuzhiyun 	mci->mtype_cap = MEM_FLAG_DDR2;
556*4882a593Smuzhiyun 	mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
557*4882a593Smuzhiyun 	mci->edac_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
558*4882a593Smuzhiyun 	mci->mod_name = EDAC_MOD_STR;
559*4882a593Smuzhiyun 	mci->ctl_name = i82975x_devs[dev_idx].ctl_name;
560*4882a593Smuzhiyun 	mci->dev_name = pci_name(pdev);
561*4882a593Smuzhiyun 	mci->edac_check = i82975x_check;
562*4882a593Smuzhiyun 	mci->ctl_page_to_phys = NULL;
563*4882a593Smuzhiyun 	edac_dbg(3, "init pvt\n");
564*4882a593Smuzhiyun 	pvt = (struct i82975x_pvt *) mci->pvt_info;
565*4882a593Smuzhiyun 	pvt->mch_window = mch_window;
566*4882a593Smuzhiyun 	i82975x_init_csrows(mci, pdev, mch_window);
567*4882a593Smuzhiyun 	mci->scrub_mode = SCRUB_HW_SRC;
568*4882a593Smuzhiyun 	i82975x_get_error_info(mci, &discard);  /* clear counters */
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/* finalize this instance of memory controller with edac core */
571*4882a593Smuzhiyun 	if (edac_mc_add_mc(mci)) {
572*4882a593Smuzhiyun 		edac_dbg(3, "failed edac_mc_add_mc()\n");
573*4882a593Smuzhiyun 		goto fail2;
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* get this far and it's successful */
577*4882a593Smuzhiyun 	edac_dbg(3, "success\n");
578*4882a593Smuzhiyun 	return 0;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun fail2:
581*4882a593Smuzhiyun 	edac_mc_free(mci);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun fail1:
584*4882a593Smuzhiyun 	iounmap(mch_window);
585*4882a593Smuzhiyun fail0:
586*4882a593Smuzhiyun 	return rc;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun /* returns count (>= 0), or negative on error */
i82975x_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)590*4882a593Smuzhiyun static int i82975x_init_one(struct pci_dev *pdev,
591*4882a593Smuzhiyun 			    const struct pci_device_id *ent)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun 	int rc;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	edac_dbg(0, "\n");
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	if (pci_enable_device(pdev) < 0)
598*4882a593Smuzhiyun 		return -EIO;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	rc = i82975x_probe1(pdev, ent->driver_data);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	if (mci_pdev == NULL)
603*4882a593Smuzhiyun 		mci_pdev = pci_dev_get(pdev);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	return rc;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
i82975x_remove_one(struct pci_dev * pdev)608*4882a593Smuzhiyun static void i82975x_remove_one(struct pci_dev *pdev)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	struct mem_ctl_info *mci;
611*4882a593Smuzhiyun 	struct i82975x_pvt *pvt;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	edac_dbg(0, "\n");
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	mci = edac_mc_del_mc(&pdev->dev);
616*4882a593Smuzhiyun 	if (mci  == NULL)
617*4882a593Smuzhiyun 		return;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	pvt = mci->pvt_info;
620*4882a593Smuzhiyun 	if (pvt->mch_window)
621*4882a593Smuzhiyun 		iounmap( pvt->mch_window );
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	edac_mc_free(mci);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun static const struct pci_device_id i82975x_pci_tbl[] = {
627*4882a593Smuzhiyun 	{
628*4882a593Smuzhiyun 		PCI_VEND_DEV(INTEL, 82975_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
629*4882a593Smuzhiyun 		I82975X
630*4882a593Smuzhiyun 	},
631*4882a593Smuzhiyun 	{
632*4882a593Smuzhiyun 		0,
633*4882a593Smuzhiyun 	}	/* 0 terminated list. */
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, i82975x_pci_tbl);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun static struct pci_driver i82975x_driver = {
639*4882a593Smuzhiyun 	.name = EDAC_MOD_STR,
640*4882a593Smuzhiyun 	.probe = i82975x_init_one,
641*4882a593Smuzhiyun 	.remove = i82975x_remove_one,
642*4882a593Smuzhiyun 	.id_table = i82975x_pci_tbl,
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun 
i82975x_init(void)645*4882a593Smuzhiyun static int __init i82975x_init(void)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	int pci_rc;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	edac_dbg(3, "\n");
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	/* Ensure that the OPSTATE is set correctly for POLL or NMI */
652*4882a593Smuzhiyun 	opstate_init();
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	pci_rc = pci_register_driver(&i82975x_driver);
655*4882a593Smuzhiyun 	if (pci_rc < 0)
656*4882a593Smuzhiyun 		goto fail0;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	if (mci_pdev == NULL) {
659*4882a593Smuzhiyun 		mci_pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
660*4882a593Smuzhiyun 				PCI_DEVICE_ID_INTEL_82975_0, NULL);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 		if (!mci_pdev) {
663*4882a593Smuzhiyun 			edac_dbg(0, "i82975x pci_get_device fail\n");
664*4882a593Smuzhiyun 			pci_rc = -ENODEV;
665*4882a593Smuzhiyun 			goto fail1;
666*4882a593Smuzhiyun 		}
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 		pci_rc = i82975x_init_one(mci_pdev, i82975x_pci_tbl);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 		if (pci_rc < 0) {
671*4882a593Smuzhiyun 			edac_dbg(0, "i82975x init fail\n");
672*4882a593Smuzhiyun 			pci_rc = -ENODEV;
673*4882a593Smuzhiyun 			goto fail1;
674*4882a593Smuzhiyun 		}
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	return 0;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun fail1:
680*4882a593Smuzhiyun 	pci_unregister_driver(&i82975x_driver);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun fail0:
683*4882a593Smuzhiyun 	pci_dev_put(mci_pdev);
684*4882a593Smuzhiyun 	return pci_rc;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun 
i82975x_exit(void)687*4882a593Smuzhiyun static void __exit i82975x_exit(void)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun 	edac_dbg(3, "\n");
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	pci_unregister_driver(&i82975x_driver);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	if (!i82975x_registered) {
694*4882a593Smuzhiyun 		i82975x_remove_one(mci_pdev);
695*4882a593Smuzhiyun 		pci_dev_put(mci_pdev);
696*4882a593Smuzhiyun 	}
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun module_init(i82975x_init);
700*4882a593Smuzhiyun module_exit(i82975x_exit);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun MODULE_LICENSE("GPL");
703*4882a593Smuzhiyun MODULE_AUTHOR("Arvind R. <arvino55@gmail.com>");
704*4882a593Smuzhiyun MODULE_DESCRIPTION("MC support for Intel 82975 memory hub controllers");
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun module_param(edac_op_state, int, 0444);
707*4882a593Smuzhiyun MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");
708