1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Intel D82875P Memory Controller kernel module
3*4882a593Smuzhiyun * (C) 2003 Linux Networx (http://lnxi.com)
4*4882a593Smuzhiyun * This file may be distributed under the terms of the
5*4882a593Smuzhiyun * GNU General Public License.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Written by Thayne Harbaugh
8*4882a593Smuzhiyun * Contributors:
9*4882a593Smuzhiyun * Wang Zhenyu at intel.com
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * $Id: edac_i82875p.c,v 1.5.2.11 2005/10/05 00:43:44 dsp_llnl Exp $
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Note: E7210 appears same as D82875P - zhenyu.z.wang at intel.com
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/pci_ids.h>
20*4882a593Smuzhiyun #include <linux/edac.h>
21*4882a593Smuzhiyun #include "edac_module.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define EDAC_MOD_STR "i82875p_edac"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define i82875p_printk(level, fmt, arg...) \
26*4882a593Smuzhiyun edac_printk(level, "i82875p", fmt, ##arg)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define i82875p_mc_printk(mci, level, fmt, arg...) \
29*4882a593Smuzhiyun edac_mc_chipset_printk(mci, level, "i82875p", fmt, ##arg)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_INTEL_82875_0
32*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_82875_0 0x2578
33*4882a593Smuzhiyun #endif /* PCI_DEVICE_ID_INTEL_82875_0 */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_INTEL_82875_6
36*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_82875_6 0x257e
37*4882a593Smuzhiyun #endif /* PCI_DEVICE_ID_INTEL_82875_6 */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* four csrows in dual channel, eight in single channel */
40*4882a593Smuzhiyun #define I82875P_NR_DIMMS 8
41*4882a593Smuzhiyun #define I82875P_NR_CSROWS(nr_chans) (I82875P_NR_DIMMS / (nr_chans))
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Intel 82875p register addresses - device 0 function 0 - DRAM Controller */
44*4882a593Smuzhiyun #define I82875P_EAP 0x58 /* Error Address Pointer (32b)
45*4882a593Smuzhiyun *
46*4882a593Smuzhiyun * 31:12 block address
47*4882a593Smuzhiyun * 11:0 reserved
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define I82875P_DERRSYN 0x5c /* DRAM Error Syndrome (8b)
51*4882a593Smuzhiyun *
52*4882a593Smuzhiyun * 7:0 DRAM ECC Syndrome
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define I82875P_DES 0x5d /* DRAM Error Status (8b)
56*4882a593Smuzhiyun *
57*4882a593Smuzhiyun * 7:1 reserved
58*4882a593Smuzhiyun * 0 Error channel 0/1
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define I82875P_ERRSTS 0xc8 /* Error Status Register (16b)
62*4882a593Smuzhiyun *
63*4882a593Smuzhiyun * 15:10 reserved
64*4882a593Smuzhiyun * 9 non-DRAM lock error (ndlock)
65*4882a593Smuzhiyun * 8 Sftwr Generated SMI
66*4882a593Smuzhiyun * 7 ECC UE
67*4882a593Smuzhiyun * 6 reserved
68*4882a593Smuzhiyun * 5 MCH detects unimplemented cycle
69*4882a593Smuzhiyun * 4 AGP access outside GA
70*4882a593Smuzhiyun * 3 Invalid AGP access
71*4882a593Smuzhiyun * 2 Invalid GA translation table
72*4882a593Smuzhiyun * 1 Unsupported AGP command
73*4882a593Smuzhiyun * 0 ECC CE
74*4882a593Smuzhiyun */
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define I82875P_ERRCMD 0xca /* Error Command (16b)
77*4882a593Smuzhiyun *
78*4882a593Smuzhiyun * 15:10 reserved
79*4882a593Smuzhiyun * 9 SERR on non-DRAM lock
80*4882a593Smuzhiyun * 8 SERR on ECC UE
81*4882a593Smuzhiyun * 7 SERR on ECC CE
82*4882a593Smuzhiyun * 6 target abort on high exception
83*4882a593Smuzhiyun * 5 detect unimplemented cyc
84*4882a593Smuzhiyun * 4 AGP access outside of GA
85*4882a593Smuzhiyun * 3 SERR on invalid AGP access
86*4882a593Smuzhiyun * 2 invalid translation table
87*4882a593Smuzhiyun * 1 SERR on unsupported AGP command
88*4882a593Smuzhiyun * 0 reserved
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* Intel 82875p register addresses - device 6 function 0 - DRAM Controller */
92*4882a593Smuzhiyun #define I82875P_PCICMD6 0x04 /* PCI Command Register (16b)
93*4882a593Smuzhiyun *
94*4882a593Smuzhiyun * 15:10 reserved
95*4882a593Smuzhiyun * 9 fast back-to-back - ro 0
96*4882a593Smuzhiyun * 8 SERR enable - ro 0
97*4882a593Smuzhiyun * 7 addr/data stepping - ro 0
98*4882a593Smuzhiyun * 6 parity err enable - ro 0
99*4882a593Smuzhiyun * 5 VGA palette snoop - ro 0
100*4882a593Smuzhiyun * 4 mem wr & invalidate - ro 0
101*4882a593Smuzhiyun * 3 special cycle - ro 0
102*4882a593Smuzhiyun * 2 bus master - ro 0
103*4882a593Smuzhiyun * 1 mem access dev6 - 0(dis),1(en)
104*4882a593Smuzhiyun * 0 IO access dev3 - 0(dis),1(en)
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define I82875P_BAR6 0x10 /* Mem Delays Base ADDR Reg (32b)
108*4882a593Smuzhiyun *
109*4882a593Smuzhiyun * 31:12 mem base addr [31:12]
110*4882a593Smuzhiyun * 11:4 address mask - ro 0
111*4882a593Smuzhiyun * 3 prefetchable - ro 0(non),1(pre)
112*4882a593Smuzhiyun * 2:1 mem type - ro 0
113*4882a593Smuzhiyun * 0 mem space - ro 0
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Intel 82875p MMIO register space - device 0 function 0 - MMR space */
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define I82875P_DRB_SHIFT 26 /* 64MiB grain */
119*4882a593Smuzhiyun #define I82875P_DRB 0x00 /* DRAM Row Boundary (8b x 8)
120*4882a593Smuzhiyun *
121*4882a593Smuzhiyun * 7 reserved
122*4882a593Smuzhiyun * 6:0 64MiB row boundary addr
123*4882a593Smuzhiyun */
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define I82875P_DRA 0x10 /* DRAM Row Attribute (4b x 8)
126*4882a593Smuzhiyun *
127*4882a593Smuzhiyun * 7 reserved
128*4882a593Smuzhiyun * 6:4 row attr row 1
129*4882a593Smuzhiyun * 3 reserved
130*4882a593Smuzhiyun * 2:0 row attr row 0
131*4882a593Smuzhiyun *
132*4882a593Smuzhiyun * 000 = 4KiB
133*4882a593Smuzhiyun * 001 = 8KiB
134*4882a593Smuzhiyun * 010 = 16KiB
135*4882a593Smuzhiyun * 011 = 32KiB
136*4882a593Smuzhiyun */
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define I82875P_DRC 0x68 /* DRAM Controller Mode (32b)
139*4882a593Smuzhiyun *
140*4882a593Smuzhiyun * 31:30 reserved
141*4882a593Smuzhiyun * 29 init complete
142*4882a593Smuzhiyun * 28:23 reserved
143*4882a593Smuzhiyun * 22:21 nr chan 00=1,01=2
144*4882a593Smuzhiyun * 20 reserved
145*4882a593Smuzhiyun * 19:18 Data Integ Mode 00=none,01=ecc
146*4882a593Smuzhiyun * 17:11 reserved
147*4882a593Smuzhiyun * 10:8 refresh mode
148*4882a593Smuzhiyun * 7 reserved
149*4882a593Smuzhiyun * 6:4 mode select
150*4882a593Smuzhiyun * 3:2 reserved
151*4882a593Smuzhiyun * 1:0 DRAM type 01=DDR
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun enum i82875p_chips {
155*4882a593Smuzhiyun I82875P = 0,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun struct i82875p_pvt {
159*4882a593Smuzhiyun struct pci_dev *ovrfl_pdev;
160*4882a593Smuzhiyun void __iomem *ovrfl_window;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun struct i82875p_dev_info {
164*4882a593Smuzhiyun const char *ctl_name;
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun struct i82875p_error_info {
168*4882a593Smuzhiyun u16 errsts;
169*4882a593Smuzhiyun u32 eap;
170*4882a593Smuzhiyun u8 des;
171*4882a593Smuzhiyun u8 derrsyn;
172*4882a593Smuzhiyun u16 errsts2;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static const struct i82875p_dev_info i82875p_devs[] = {
176*4882a593Smuzhiyun [I82875P] = {
177*4882a593Smuzhiyun .ctl_name = "i82875p"},
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static struct pci_dev *mci_pdev; /* init dev: in case that AGP code has
181*4882a593Smuzhiyun * already registered driver
182*4882a593Smuzhiyun */
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static struct edac_pci_ctl_info *i82875p_pci;
185*4882a593Smuzhiyun
i82875p_get_error_info(struct mem_ctl_info * mci,struct i82875p_error_info * info)186*4882a593Smuzhiyun static void i82875p_get_error_info(struct mem_ctl_info *mci,
187*4882a593Smuzhiyun struct i82875p_error_info *info)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct pci_dev *pdev;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun pdev = to_pci_dev(mci->pdev);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun * This is a mess because there is no atomic way to read all the
195*4882a593Smuzhiyun * registers at once and the registers can transition from CE being
196*4882a593Smuzhiyun * overwritten by UE.
197*4882a593Smuzhiyun */
198*4882a593Smuzhiyun pci_read_config_word(pdev, I82875P_ERRSTS, &info->errsts);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (!(info->errsts & 0x0081))
201*4882a593Smuzhiyun return;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun pci_read_config_dword(pdev, I82875P_EAP, &info->eap);
204*4882a593Smuzhiyun pci_read_config_byte(pdev, I82875P_DES, &info->des);
205*4882a593Smuzhiyun pci_read_config_byte(pdev, I82875P_DERRSYN, &info->derrsyn);
206*4882a593Smuzhiyun pci_read_config_word(pdev, I82875P_ERRSTS, &info->errsts2);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun * If the error is the same then we can for both reads then
210*4882a593Smuzhiyun * the first set of reads is valid. If there is a change then
211*4882a593Smuzhiyun * there is a CE no info and the second set of reads is valid
212*4882a593Smuzhiyun * and should be UE info.
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun if ((info->errsts ^ info->errsts2) & 0x0081) {
215*4882a593Smuzhiyun pci_read_config_dword(pdev, I82875P_EAP, &info->eap);
216*4882a593Smuzhiyun pci_read_config_byte(pdev, I82875P_DES, &info->des);
217*4882a593Smuzhiyun pci_read_config_byte(pdev, I82875P_DERRSYN, &info->derrsyn);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun pci_write_bits16(pdev, I82875P_ERRSTS, 0x0081, 0x0081);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
i82875p_process_error_info(struct mem_ctl_info * mci,struct i82875p_error_info * info,int handle_errors)223*4882a593Smuzhiyun static int i82875p_process_error_info(struct mem_ctl_info *mci,
224*4882a593Smuzhiyun struct i82875p_error_info *info,
225*4882a593Smuzhiyun int handle_errors)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun int row, multi_chan;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun multi_chan = mci->csrows[0]->nr_channels - 1;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (!(info->errsts & 0x0081))
232*4882a593Smuzhiyun return 0;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (!handle_errors)
235*4882a593Smuzhiyun return 1;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if ((info->errsts ^ info->errsts2) & 0x0081) {
238*4882a593Smuzhiyun edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1, 0, 0, 0,
239*4882a593Smuzhiyun -1, -1, -1,
240*4882a593Smuzhiyun "UE overwrote CE", "");
241*4882a593Smuzhiyun info->errsts = info->errsts2;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun info->eap >>= PAGE_SHIFT;
245*4882a593Smuzhiyun row = edac_mc_find_csrow_by_page(mci, info->eap);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (info->errsts & 0x0080)
248*4882a593Smuzhiyun edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
249*4882a593Smuzhiyun info->eap, 0, 0,
250*4882a593Smuzhiyun row, -1, -1,
251*4882a593Smuzhiyun "i82875p UE", "");
252*4882a593Smuzhiyun else
253*4882a593Smuzhiyun edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
254*4882a593Smuzhiyun info->eap, 0, info->derrsyn,
255*4882a593Smuzhiyun row, multi_chan ? (info->des & 0x1) : 0,
256*4882a593Smuzhiyun -1, "i82875p CE", "");
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return 1;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
i82875p_check(struct mem_ctl_info * mci)261*4882a593Smuzhiyun static void i82875p_check(struct mem_ctl_info *mci)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun struct i82875p_error_info info;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun edac_dbg(1, "MC%d\n", mci->mc_idx);
266*4882a593Smuzhiyun i82875p_get_error_info(mci, &info);
267*4882a593Smuzhiyun i82875p_process_error_info(mci, &info, 1);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* Return 0 on success or 1 on failure. */
i82875p_setup_overfl_dev(struct pci_dev * pdev,struct pci_dev ** ovrfl_pdev,void __iomem ** ovrfl_window)271*4882a593Smuzhiyun static int i82875p_setup_overfl_dev(struct pci_dev *pdev,
272*4882a593Smuzhiyun struct pci_dev **ovrfl_pdev,
273*4882a593Smuzhiyun void __iomem **ovrfl_window)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun struct pci_dev *dev;
276*4882a593Smuzhiyun void __iomem *window;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun *ovrfl_pdev = NULL;
279*4882a593Smuzhiyun *ovrfl_window = NULL;
280*4882a593Smuzhiyun dev = pci_get_device(PCI_VEND_DEV(INTEL, 82875_6), NULL);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (dev == NULL) {
283*4882a593Smuzhiyun /* Intel tells BIOS developers to hide device 6 which
284*4882a593Smuzhiyun * configures the overflow device access containing
285*4882a593Smuzhiyun * the DRBs - this is where we expose device 6.
286*4882a593Smuzhiyun * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun pci_write_bits8(pdev, 0xf4, 0x2, 0x2);
289*4882a593Smuzhiyun dev = pci_scan_single_device(pdev->bus, PCI_DEVFN(6, 0));
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (dev == NULL)
292*4882a593Smuzhiyun return 1;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun pci_bus_assign_resources(dev->bus);
295*4882a593Smuzhiyun pci_bus_add_device(dev);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun *ovrfl_pdev = dev;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (pci_enable_device(dev)) {
301*4882a593Smuzhiyun i82875p_printk(KERN_ERR, "%s(): Failed to enable overflow "
302*4882a593Smuzhiyun "device\n", __func__);
303*4882a593Smuzhiyun return 1;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (pci_request_regions(dev, pci_name(dev))) {
307*4882a593Smuzhiyun #ifdef CORRECT_BIOS
308*4882a593Smuzhiyun goto fail0;
309*4882a593Smuzhiyun #endif
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* cache is irrelevant for PCI bus reads/writes */
313*4882a593Smuzhiyun window = pci_ioremap_bar(dev, 0);
314*4882a593Smuzhiyun if (window == NULL) {
315*4882a593Smuzhiyun i82875p_printk(KERN_ERR, "%s(): Failed to ioremap bar6\n",
316*4882a593Smuzhiyun __func__);
317*4882a593Smuzhiyun goto fail1;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun *ovrfl_window = window;
321*4882a593Smuzhiyun return 0;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun fail1:
324*4882a593Smuzhiyun pci_release_regions(dev);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun #ifdef CORRECT_BIOS
327*4882a593Smuzhiyun fail0:
328*4882a593Smuzhiyun pci_disable_device(dev);
329*4882a593Smuzhiyun #endif
330*4882a593Smuzhiyun /* NOTE: the ovrfl proc entry and pci_dev are intentionally left */
331*4882a593Smuzhiyun return 1;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* Return 1 if dual channel mode is active. Else return 0. */
dual_channel_active(u32 drc)335*4882a593Smuzhiyun static inline int dual_channel_active(u32 drc)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun return (drc >> 21) & 0x1;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
i82875p_init_csrows(struct mem_ctl_info * mci,struct pci_dev * pdev,void __iomem * ovrfl_window,u32 drc)340*4882a593Smuzhiyun static void i82875p_init_csrows(struct mem_ctl_info *mci,
341*4882a593Smuzhiyun struct pci_dev *pdev,
342*4882a593Smuzhiyun void __iomem * ovrfl_window, u32 drc)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun struct csrow_info *csrow;
345*4882a593Smuzhiyun struct dimm_info *dimm;
346*4882a593Smuzhiyun unsigned nr_chans = dual_channel_active(drc) + 1;
347*4882a593Smuzhiyun unsigned long last_cumul_size;
348*4882a593Smuzhiyun u8 value;
349*4882a593Smuzhiyun u32 drc_ddim; /* DRAM Data Integrity Mode 0=none,2=edac */
350*4882a593Smuzhiyun u32 cumul_size, nr_pages;
351*4882a593Smuzhiyun int index, j;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun drc_ddim = (drc >> 18) & 0x1;
354*4882a593Smuzhiyun last_cumul_size = 0;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* The dram row boundary (DRB) reg values are boundary address
357*4882a593Smuzhiyun * for each DRAM row with a granularity of 32 or 64MB (single/dual
358*4882a593Smuzhiyun * channel operation). DRB regs are cumulative; therefore DRB7 will
359*4882a593Smuzhiyun * contain the total memory contained in all eight rows.
360*4882a593Smuzhiyun */
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun for (index = 0; index < mci->nr_csrows; index++) {
363*4882a593Smuzhiyun csrow = mci->csrows[index];
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun value = readb(ovrfl_window + I82875P_DRB + index);
366*4882a593Smuzhiyun cumul_size = value << (I82875P_DRB_SHIFT - PAGE_SHIFT);
367*4882a593Smuzhiyun edac_dbg(3, "(%d) cumul_size 0x%x\n", index, cumul_size);
368*4882a593Smuzhiyun if (cumul_size == last_cumul_size)
369*4882a593Smuzhiyun continue; /* not populated */
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun csrow->first_page = last_cumul_size;
372*4882a593Smuzhiyun csrow->last_page = cumul_size - 1;
373*4882a593Smuzhiyun nr_pages = cumul_size - last_cumul_size;
374*4882a593Smuzhiyun last_cumul_size = cumul_size;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun for (j = 0; j < nr_chans; j++) {
377*4882a593Smuzhiyun dimm = csrow->channels[j]->dimm;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun dimm->nr_pages = nr_pages / nr_chans;
380*4882a593Smuzhiyun dimm->grain = 1 << 12; /* I82875P_EAP has 4KiB reolution */
381*4882a593Smuzhiyun dimm->mtype = MEM_DDR;
382*4882a593Smuzhiyun dimm->dtype = DEV_UNKNOWN;
383*4882a593Smuzhiyun dimm->edac_mode = drc_ddim ? EDAC_SECDED : EDAC_NONE;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
i82875p_probe1(struct pci_dev * pdev,int dev_idx)388*4882a593Smuzhiyun static int i82875p_probe1(struct pci_dev *pdev, int dev_idx)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun int rc = -ENODEV;
391*4882a593Smuzhiyun struct mem_ctl_info *mci;
392*4882a593Smuzhiyun struct edac_mc_layer layers[2];
393*4882a593Smuzhiyun struct i82875p_pvt *pvt;
394*4882a593Smuzhiyun struct pci_dev *ovrfl_pdev;
395*4882a593Smuzhiyun void __iomem *ovrfl_window;
396*4882a593Smuzhiyun u32 drc;
397*4882a593Smuzhiyun u32 nr_chans;
398*4882a593Smuzhiyun struct i82875p_error_info discard;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun edac_dbg(0, "\n");
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (i82875p_setup_overfl_dev(pdev, &ovrfl_pdev, &ovrfl_window))
403*4882a593Smuzhiyun return -ENODEV;
404*4882a593Smuzhiyun drc = readl(ovrfl_window + I82875P_DRC);
405*4882a593Smuzhiyun nr_chans = dual_channel_active(drc) + 1;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
408*4882a593Smuzhiyun layers[0].size = I82875P_NR_CSROWS(nr_chans);
409*4882a593Smuzhiyun layers[0].is_virt_csrow = true;
410*4882a593Smuzhiyun layers[1].type = EDAC_MC_LAYER_CHANNEL;
411*4882a593Smuzhiyun layers[1].size = nr_chans;
412*4882a593Smuzhiyun layers[1].is_virt_csrow = false;
413*4882a593Smuzhiyun mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(*pvt));
414*4882a593Smuzhiyun if (!mci) {
415*4882a593Smuzhiyun rc = -ENOMEM;
416*4882a593Smuzhiyun goto fail0;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun edac_dbg(3, "init mci\n");
420*4882a593Smuzhiyun mci->pdev = &pdev->dev;
421*4882a593Smuzhiyun mci->mtype_cap = MEM_FLAG_DDR;
422*4882a593Smuzhiyun mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
423*4882a593Smuzhiyun mci->edac_cap = EDAC_FLAG_UNKNOWN;
424*4882a593Smuzhiyun mci->mod_name = EDAC_MOD_STR;
425*4882a593Smuzhiyun mci->ctl_name = i82875p_devs[dev_idx].ctl_name;
426*4882a593Smuzhiyun mci->dev_name = pci_name(pdev);
427*4882a593Smuzhiyun mci->edac_check = i82875p_check;
428*4882a593Smuzhiyun mci->ctl_page_to_phys = NULL;
429*4882a593Smuzhiyun edac_dbg(3, "init pvt\n");
430*4882a593Smuzhiyun pvt = (struct i82875p_pvt *)mci->pvt_info;
431*4882a593Smuzhiyun pvt->ovrfl_pdev = ovrfl_pdev;
432*4882a593Smuzhiyun pvt->ovrfl_window = ovrfl_window;
433*4882a593Smuzhiyun i82875p_init_csrows(mci, pdev, ovrfl_window, drc);
434*4882a593Smuzhiyun i82875p_get_error_info(mci, &discard); /* clear counters */
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* Here we assume that we will never see multiple instances of this
437*4882a593Smuzhiyun * type of memory controller. The ID is therefore hardcoded to 0.
438*4882a593Smuzhiyun */
439*4882a593Smuzhiyun if (edac_mc_add_mc(mci)) {
440*4882a593Smuzhiyun edac_dbg(3, "failed edac_mc_add_mc()\n");
441*4882a593Smuzhiyun goto fail1;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* allocating generic PCI control info */
445*4882a593Smuzhiyun i82875p_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR);
446*4882a593Smuzhiyun if (!i82875p_pci) {
447*4882a593Smuzhiyun printk(KERN_WARNING
448*4882a593Smuzhiyun "%s(): Unable to create PCI control\n",
449*4882a593Smuzhiyun __func__);
450*4882a593Smuzhiyun printk(KERN_WARNING
451*4882a593Smuzhiyun "%s(): PCI error report via EDAC not setup\n",
452*4882a593Smuzhiyun __func__);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* get this far and it's successful */
456*4882a593Smuzhiyun edac_dbg(3, "success\n");
457*4882a593Smuzhiyun return 0;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun fail1:
460*4882a593Smuzhiyun edac_mc_free(mci);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun fail0:
463*4882a593Smuzhiyun iounmap(ovrfl_window);
464*4882a593Smuzhiyun pci_release_regions(ovrfl_pdev);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun pci_disable_device(ovrfl_pdev);
467*4882a593Smuzhiyun /* NOTE: the ovrfl proc entry and pci_dev are intentionally left */
468*4882a593Smuzhiyun return rc;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* returns count (>= 0), or negative on error */
i82875p_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)472*4882a593Smuzhiyun static int i82875p_init_one(struct pci_dev *pdev,
473*4882a593Smuzhiyun const struct pci_device_id *ent)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun int rc;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun edac_dbg(0, "\n");
478*4882a593Smuzhiyun i82875p_printk(KERN_INFO, "i82875p init one\n");
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (pci_enable_device(pdev) < 0)
481*4882a593Smuzhiyun return -EIO;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun rc = i82875p_probe1(pdev, ent->driver_data);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun if (mci_pdev == NULL)
486*4882a593Smuzhiyun mci_pdev = pci_dev_get(pdev);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun return rc;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
i82875p_remove_one(struct pci_dev * pdev)491*4882a593Smuzhiyun static void i82875p_remove_one(struct pci_dev *pdev)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun struct mem_ctl_info *mci;
494*4882a593Smuzhiyun struct i82875p_pvt *pvt = NULL;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun edac_dbg(0, "\n");
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (i82875p_pci)
499*4882a593Smuzhiyun edac_pci_release_generic_ctl(i82875p_pci);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
502*4882a593Smuzhiyun return;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun pvt = (struct i82875p_pvt *)mci->pvt_info;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun if (pvt->ovrfl_window)
507*4882a593Smuzhiyun iounmap(pvt->ovrfl_window);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (pvt->ovrfl_pdev) {
510*4882a593Smuzhiyun #ifdef CORRECT_BIOS
511*4882a593Smuzhiyun pci_release_regions(pvt->ovrfl_pdev);
512*4882a593Smuzhiyun #endif /*CORRECT_BIOS */
513*4882a593Smuzhiyun pci_disable_device(pvt->ovrfl_pdev);
514*4882a593Smuzhiyun pci_dev_put(pvt->ovrfl_pdev);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun edac_mc_free(mci);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun static const struct pci_device_id i82875p_pci_tbl[] = {
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun PCI_VEND_DEV(INTEL, 82875_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
523*4882a593Smuzhiyun I82875P},
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 0,
526*4882a593Smuzhiyun } /* 0 terminated list. */
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, i82875p_pci_tbl);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static struct pci_driver i82875p_driver = {
532*4882a593Smuzhiyun .name = EDAC_MOD_STR,
533*4882a593Smuzhiyun .probe = i82875p_init_one,
534*4882a593Smuzhiyun .remove = i82875p_remove_one,
535*4882a593Smuzhiyun .id_table = i82875p_pci_tbl,
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun
i82875p_init(void)538*4882a593Smuzhiyun static int __init i82875p_init(void)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun int pci_rc;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun edac_dbg(3, "\n");
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* Ensure that the OPSTATE is set correctly for POLL or NMI */
545*4882a593Smuzhiyun opstate_init();
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun pci_rc = pci_register_driver(&i82875p_driver);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (pci_rc < 0)
550*4882a593Smuzhiyun goto fail0;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun if (mci_pdev == NULL) {
553*4882a593Smuzhiyun mci_pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
554*4882a593Smuzhiyun PCI_DEVICE_ID_INTEL_82875_0, NULL);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (!mci_pdev) {
557*4882a593Smuzhiyun edac_dbg(0, "875p pci_get_device fail\n");
558*4882a593Smuzhiyun pci_rc = -ENODEV;
559*4882a593Smuzhiyun goto fail1;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun pci_rc = i82875p_init_one(mci_pdev, i82875p_pci_tbl);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (pci_rc < 0) {
565*4882a593Smuzhiyun edac_dbg(0, "875p init fail\n");
566*4882a593Smuzhiyun pci_rc = -ENODEV;
567*4882a593Smuzhiyun goto fail1;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return 0;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun fail1:
574*4882a593Smuzhiyun pci_unregister_driver(&i82875p_driver);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun fail0:
577*4882a593Smuzhiyun pci_dev_put(mci_pdev);
578*4882a593Smuzhiyun return pci_rc;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
i82875p_exit(void)581*4882a593Smuzhiyun static void __exit i82875p_exit(void)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun edac_dbg(3, "\n");
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun i82875p_remove_one(mci_pdev);
586*4882a593Smuzhiyun pci_dev_put(mci_pdev);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun pci_unregister_driver(&i82875p_driver);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun module_init(i82875p_init);
593*4882a593Smuzhiyun module_exit(i82875p_exit);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun MODULE_LICENSE("GPL");
596*4882a593Smuzhiyun MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh");
597*4882a593Smuzhiyun MODULE_DESCRIPTION("MC support for Intel 82875 memory hub controllers");
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun module_param(edac_op_state, int, 0444);
600*4882a593Smuzhiyun MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");
601