1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Intel 82443BX/GX (440BX/GX chipset) Memory Controller EDAC kernel
3*4882a593Smuzhiyun * module (C) 2006 Tim Small
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This file may be distributed under the terms of the GNU General
6*4882a593Smuzhiyun * Public License.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Written by Tim Small <tim@buttersideup.com>, based on work by Linux
9*4882a593Smuzhiyun * Networx, Thayne Harbaugh, Dan Hollis <goemon at anime dot net> and
10*4882a593Smuzhiyun * others.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * 440GX fix by Jason Uhlenkott <juhlenko@akamai.com>.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Written with reference to 82443BX Host Bridge Datasheet:
15*4882a593Smuzhiyun * http://download.intel.com/design/chipsets/datashts/29063301.pdf
16*4882a593Smuzhiyun * references to this document given in [].
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * This module doesn't support the 440LX, but it may be possible to
19*4882a593Smuzhiyun * make it do so (the 440LX's register definitions are different, but
20*4882a593Smuzhiyun * not completely so - I haven't studied them in enough detail to know
21*4882a593Smuzhiyun * how easy this would be).
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/init.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <linux/pci.h>
28*4882a593Smuzhiyun #include <linux/pci_ids.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <linux/edac.h>
32*4882a593Smuzhiyun #include "edac_module.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define EDAC_MOD_STR "i82443bxgx_edac"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* The 82443BX supports SDRAM, or EDO (EDO for mobile only), "Memory
37*4882a593Smuzhiyun * Size: 8 MB to 512 MB (1GB with Registered DIMMs) with eight memory
38*4882a593Smuzhiyun * rows" "The 82443BX supports multiple-bit error detection and
39*4882a593Smuzhiyun * single-bit error correction when ECC mode is enabled and
40*4882a593Smuzhiyun * single/multi-bit error detection when correction is disabled.
41*4882a593Smuzhiyun * During writes to the DRAM, the 82443BX generates ECC for the data
42*4882a593Smuzhiyun * on a QWord basis. Partial QWord writes require a read-modify-write
43*4882a593Smuzhiyun * cycle when ECC is enabled."
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* "Additionally, the 82443BX ensures that the data is corrected in
47*4882a593Smuzhiyun * main memory so that accumulation of errors is prevented. Another
48*4882a593Smuzhiyun * error within the same QWord would result in a double-bit error
49*4882a593Smuzhiyun * which is unrecoverable. This is known as hardware scrubbing since
50*4882a593Smuzhiyun * it requires no software intervention to correct the data in memory."
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* [Also see page 100 (section 4.3), "DRAM Interface"]
54*4882a593Smuzhiyun * [Also see page 112 (section 4.6.1.4), ECC]
55*4882a593Smuzhiyun */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define I82443BXGX_NR_CSROWS 8
58*4882a593Smuzhiyun #define I82443BXGX_NR_CHANS 1
59*4882a593Smuzhiyun #define I82443BXGX_NR_DIMMS 4
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* 82443 PCI Device 0 */
62*4882a593Smuzhiyun #define I82443BXGX_NBXCFG 0x50 /* 32bit register starting at this PCI
63*4882a593Smuzhiyun * config space offset */
64*4882a593Smuzhiyun #define I82443BXGX_NBXCFG_OFFSET_NON_ECCROW 24 /* Array of bits, zero if
65*4882a593Smuzhiyun * row is non-ECC */
66*4882a593Smuzhiyun #define I82443BXGX_NBXCFG_OFFSET_DRAM_FREQ 12 /* 2 bits,00=100MHz,10=66 MHz */
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define I82443BXGX_NBXCFG_OFFSET_DRAM_INTEGRITY 7 /* 2 bits: */
69*4882a593Smuzhiyun #define I82443BXGX_NBXCFG_INTEGRITY_NONE 0x0 /* 00 = Non-ECC */
70*4882a593Smuzhiyun #define I82443BXGX_NBXCFG_INTEGRITY_EC 0x1 /* 01 = EC (only) */
71*4882a593Smuzhiyun #define I82443BXGX_NBXCFG_INTEGRITY_ECC 0x2 /* 10 = ECC */
72*4882a593Smuzhiyun #define I82443BXGX_NBXCFG_INTEGRITY_SCRUB 0x3 /* 11 = ECC + HW Scrub */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define I82443BXGX_NBXCFG_OFFSET_ECC_DIAG_ENABLE 6
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* 82443 PCI Device 0 */
77*4882a593Smuzhiyun #define I82443BXGX_EAP 0x80 /* 32bit register starting at this PCI
78*4882a593Smuzhiyun * config space offset, Error Address
79*4882a593Smuzhiyun * Pointer Register */
80*4882a593Smuzhiyun #define I82443BXGX_EAP_OFFSET_EAP 12 /* High 20 bits of error address */
81*4882a593Smuzhiyun #define I82443BXGX_EAP_OFFSET_MBE BIT(1) /* Err at EAP was multi-bit (W1TC) */
82*4882a593Smuzhiyun #define I82443BXGX_EAP_OFFSET_SBE BIT(0) /* Err at EAP was single-bit (W1TC) */
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define I82443BXGX_ERRCMD 0x90 /* 8bit register starting at this PCI
85*4882a593Smuzhiyun * config space offset. */
86*4882a593Smuzhiyun #define I82443BXGX_ERRCMD_OFFSET_SERR_ON_MBE BIT(1) /* 1 = enable */
87*4882a593Smuzhiyun #define I82443BXGX_ERRCMD_OFFSET_SERR_ON_SBE BIT(0) /* 1 = enable */
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define I82443BXGX_ERRSTS 0x91 /* 16bit register starting at this PCI
90*4882a593Smuzhiyun * config space offset. */
91*4882a593Smuzhiyun #define I82443BXGX_ERRSTS_OFFSET_MBFRE 5 /* 3 bits - first err row multibit */
92*4882a593Smuzhiyun #define I82443BXGX_ERRSTS_OFFSET_MEF BIT(4) /* 1 = MBE occurred */
93*4882a593Smuzhiyun #define I82443BXGX_ERRSTS_OFFSET_SBFRE 1 /* 3 bits - first err row singlebit */
94*4882a593Smuzhiyun #define I82443BXGX_ERRSTS_OFFSET_SEF BIT(0) /* 1 = SBE occurred */
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define I82443BXGX_DRAMC 0x57 /* 8bit register starting at this PCI
97*4882a593Smuzhiyun * config space offset. */
98*4882a593Smuzhiyun #define I82443BXGX_DRAMC_OFFSET_DT 3 /* 2 bits, DRAM Type */
99*4882a593Smuzhiyun #define I82443BXGX_DRAMC_DRAM_IS_EDO 0 /* 00 = EDO */
100*4882a593Smuzhiyun #define I82443BXGX_DRAMC_DRAM_IS_SDRAM 1 /* 01 = SDRAM */
101*4882a593Smuzhiyun #define I82443BXGX_DRAMC_DRAM_IS_RSDRAM 2 /* 10 = Registered SDRAM */
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define I82443BXGX_DRB 0x60 /* 8x 8bit registers starting at this PCI
104*4882a593Smuzhiyun * config space offset. */
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* FIXME - don't poll when ECC disabled? */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct i82443bxgx_edacmc_error_info {
109*4882a593Smuzhiyun u32 eap;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static struct edac_pci_ctl_info *i82443bxgx_pci;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static struct pci_dev *mci_pdev; /* init dev: in case that AGP code has
115*4882a593Smuzhiyun * already registered driver
116*4882a593Smuzhiyun */
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static int i82443bxgx_registered = 1;
119*4882a593Smuzhiyun
i82443bxgx_edacmc_get_error_info(struct mem_ctl_info * mci,struct i82443bxgx_edacmc_error_info * info)120*4882a593Smuzhiyun static void i82443bxgx_edacmc_get_error_info(struct mem_ctl_info *mci,
121*4882a593Smuzhiyun struct i82443bxgx_edacmc_error_info
122*4882a593Smuzhiyun *info)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct pci_dev *pdev;
125*4882a593Smuzhiyun pdev = to_pci_dev(mci->pdev);
126*4882a593Smuzhiyun pci_read_config_dword(pdev, I82443BXGX_EAP, &info->eap);
127*4882a593Smuzhiyun if (info->eap & I82443BXGX_EAP_OFFSET_SBE)
128*4882a593Smuzhiyun /* Clear error to allow next error to be reported [p.61] */
129*4882a593Smuzhiyun pci_write_bits32(pdev, I82443BXGX_EAP,
130*4882a593Smuzhiyun I82443BXGX_EAP_OFFSET_SBE,
131*4882a593Smuzhiyun I82443BXGX_EAP_OFFSET_SBE);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (info->eap & I82443BXGX_EAP_OFFSET_MBE)
134*4882a593Smuzhiyun /* Clear error to allow next error to be reported [p.61] */
135*4882a593Smuzhiyun pci_write_bits32(pdev, I82443BXGX_EAP,
136*4882a593Smuzhiyun I82443BXGX_EAP_OFFSET_MBE,
137*4882a593Smuzhiyun I82443BXGX_EAP_OFFSET_MBE);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
i82443bxgx_edacmc_process_error_info(struct mem_ctl_info * mci,struct i82443bxgx_edacmc_error_info * info,int handle_errors)140*4882a593Smuzhiyun static int i82443bxgx_edacmc_process_error_info(struct mem_ctl_info *mci,
141*4882a593Smuzhiyun struct
142*4882a593Smuzhiyun i82443bxgx_edacmc_error_info
143*4882a593Smuzhiyun *info, int handle_errors)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun int error_found = 0;
146*4882a593Smuzhiyun u32 eapaddr, page, pageoffset;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* bits 30:12 hold the 4kb block in which the error occurred
149*4882a593Smuzhiyun * [p.61] */
150*4882a593Smuzhiyun eapaddr = (info->eap & 0xfffff000);
151*4882a593Smuzhiyun page = eapaddr >> PAGE_SHIFT;
152*4882a593Smuzhiyun pageoffset = eapaddr - (page << PAGE_SHIFT);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (info->eap & I82443BXGX_EAP_OFFSET_SBE) {
155*4882a593Smuzhiyun error_found = 1;
156*4882a593Smuzhiyun if (handle_errors)
157*4882a593Smuzhiyun edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
158*4882a593Smuzhiyun page, pageoffset, 0,
159*4882a593Smuzhiyun edac_mc_find_csrow_by_page(mci, page),
160*4882a593Smuzhiyun 0, -1, mci->ctl_name, "");
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (info->eap & I82443BXGX_EAP_OFFSET_MBE) {
164*4882a593Smuzhiyun error_found = 1;
165*4882a593Smuzhiyun if (handle_errors)
166*4882a593Smuzhiyun edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
167*4882a593Smuzhiyun page, pageoffset, 0,
168*4882a593Smuzhiyun edac_mc_find_csrow_by_page(mci, page),
169*4882a593Smuzhiyun 0, -1, mci->ctl_name, "");
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun return error_found;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
i82443bxgx_edacmc_check(struct mem_ctl_info * mci)175*4882a593Smuzhiyun static void i82443bxgx_edacmc_check(struct mem_ctl_info *mci)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct i82443bxgx_edacmc_error_info info;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun edac_dbg(1, "MC%d\n", mci->mc_idx);
180*4882a593Smuzhiyun i82443bxgx_edacmc_get_error_info(mci, &info);
181*4882a593Smuzhiyun i82443bxgx_edacmc_process_error_info(mci, &info, 1);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
i82443bxgx_init_csrows(struct mem_ctl_info * mci,struct pci_dev * pdev,enum edac_type edac_mode,enum mem_type mtype)184*4882a593Smuzhiyun static void i82443bxgx_init_csrows(struct mem_ctl_info *mci,
185*4882a593Smuzhiyun struct pci_dev *pdev,
186*4882a593Smuzhiyun enum edac_type edac_mode,
187*4882a593Smuzhiyun enum mem_type mtype)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct csrow_info *csrow;
190*4882a593Smuzhiyun struct dimm_info *dimm;
191*4882a593Smuzhiyun int index;
192*4882a593Smuzhiyun u8 drbar, dramc;
193*4882a593Smuzhiyun u32 row_base, row_high_limit, row_high_limit_last;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun pci_read_config_byte(pdev, I82443BXGX_DRAMC, &dramc);
196*4882a593Smuzhiyun row_high_limit_last = 0;
197*4882a593Smuzhiyun for (index = 0; index < mci->nr_csrows; index++) {
198*4882a593Smuzhiyun csrow = mci->csrows[index];
199*4882a593Smuzhiyun dimm = csrow->channels[0]->dimm;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun pci_read_config_byte(pdev, I82443BXGX_DRB + index, &drbar);
202*4882a593Smuzhiyun edac_dbg(1, "MC%d: Row=%d DRB = %#0x\n",
203*4882a593Smuzhiyun mci->mc_idx, index, drbar);
204*4882a593Smuzhiyun row_high_limit = ((u32) drbar << 23);
205*4882a593Smuzhiyun /* find the DRAM Chip Select Base address and mask */
206*4882a593Smuzhiyun edac_dbg(1, "MC%d: Row=%d, Boundary Address=%#0x, Last = %#0x\n",
207*4882a593Smuzhiyun mci->mc_idx, index, row_high_limit,
208*4882a593Smuzhiyun row_high_limit_last);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* 440GX goes to 2GB, represented with a DRB of 0. */
211*4882a593Smuzhiyun if (row_high_limit_last && !row_high_limit)
212*4882a593Smuzhiyun row_high_limit = 1UL << 31;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* This row is empty [p.49] */
215*4882a593Smuzhiyun if (row_high_limit == row_high_limit_last)
216*4882a593Smuzhiyun continue;
217*4882a593Smuzhiyun row_base = row_high_limit_last;
218*4882a593Smuzhiyun csrow->first_page = row_base >> PAGE_SHIFT;
219*4882a593Smuzhiyun csrow->last_page = (row_high_limit >> PAGE_SHIFT) - 1;
220*4882a593Smuzhiyun dimm->nr_pages = csrow->last_page - csrow->first_page + 1;
221*4882a593Smuzhiyun /* EAP reports in 4kilobyte granularity [61] */
222*4882a593Smuzhiyun dimm->grain = 1 << 12;
223*4882a593Smuzhiyun dimm->mtype = mtype;
224*4882a593Smuzhiyun /* I don't think 440BX can tell you device type? FIXME? */
225*4882a593Smuzhiyun dimm->dtype = DEV_UNKNOWN;
226*4882a593Smuzhiyun /* Mode is global to all rows on 440BX */
227*4882a593Smuzhiyun dimm->edac_mode = edac_mode;
228*4882a593Smuzhiyun row_high_limit_last = row_high_limit;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
i82443bxgx_edacmc_probe1(struct pci_dev * pdev,int dev_idx)232*4882a593Smuzhiyun static int i82443bxgx_edacmc_probe1(struct pci_dev *pdev, int dev_idx)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct mem_ctl_info *mci;
235*4882a593Smuzhiyun struct edac_mc_layer layers[2];
236*4882a593Smuzhiyun u8 dramc;
237*4882a593Smuzhiyun u32 nbxcfg, ecc_mode;
238*4882a593Smuzhiyun enum mem_type mtype;
239*4882a593Smuzhiyun enum edac_type edac_mode;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun edac_dbg(0, "MC:\n");
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Something is really hosed if PCI config space reads from
244*4882a593Smuzhiyun * the MC aren't working.
245*4882a593Smuzhiyun */
246*4882a593Smuzhiyun if (pci_read_config_dword(pdev, I82443BXGX_NBXCFG, &nbxcfg))
247*4882a593Smuzhiyun return -EIO;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
250*4882a593Smuzhiyun layers[0].size = I82443BXGX_NR_CSROWS;
251*4882a593Smuzhiyun layers[0].is_virt_csrow = true;
252*4882a593Smuzhiyun layers[1].type = EDAC_MC_LAYER_CHANNEL;
253*4882a593Smuzhiyun layers[1].size = I82443BXGX_NR_CHANS;
254*4882a593Smuzhiyun layers[1].is_virt_csrow = false;
255*4882a593Smuzhiyun mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, 0);
256*4882a593Smuzhiyun if (mci == NULL)
257*4882a593Smuzhiyun return -ENOMEM;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun edac_dbg(0, "MC: mci = %p\n", mci);
260*4882a593Smuzhiyun mci->pdev = &pdev->dev;
261*4882a593Smuzhiyun mci->mtype_cap = MEM_FLAG_EDO | MEM_FLAG_SDR | MEM_FLAG_RDR;
262*4882a593Smuzhiyun mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED;
263*4882a593Smuzhiyun pci_read_config_byte(pdev, I82443BXGX_DRAMC, &dramc);
264*4882a593Smuzhiyun switch ((dramc >> I82443BXGX_DRAMC_OFFSET_DT) & (BIT(0) | BIT(1))) {
265*4882a593Smuzhiyun case I82443BXGX_DRAMC_DRAM_IS_EDO:
266*4882a593Smuzhiyun mtype = MEM_EDO;
267*4882a593Smuzhiyun break;
268*4882a593Smuzhiyun case I82443BXGX_DRAMC_DRAM_IS_SDRAM:
269*4882a593Smuzhiyun mtype = MEM_SDR;
270*4882a593Smuzhiyun break;
271*4882a593Smuzhiyun case I82443BXGX_DRAMC_DRAM_IS_RSDRAM:
272*4882a593Smuzhiyun mtype = MEM_RDR;
273*4882a593Smuzhiyun break;
274*4882a593Smuzhiyun default:
275*4882a593Smuzhiyun edac_dbg(0, "Unknown/reserved DRAM type value in DRAMC register!\n");
276*4882a593Smuzhiyun mtype = -MEM_UNKNOWN;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if ((mtype == MEM_SDR) || (mtype == MEM_RDR))
280*4882a593Smuzhiyun mci->edac_cap = mci->edac_ctl_cap;
281*4882a593Smuzhiyun else
282*4882a593Smuzhiyun mci->edac_cap = EDAC_FLAG_NONE;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun mci->scrub_cap = SCRUB_FLAG_HW_SRC;
285*4882a593Smuzhiyun pci_read_config_dword(pdev, I82443BXGX_NBXCFG, &nbxcfg);
286*4882a593Smuzhiyun ecc_mode = ((nbxcfg >> I82443BXGX_NBXCFG_OFFSET_DRAM_INTEGRITY) &
287*4882a593Smuzhiyun (BIT(0) | BIT(1)));
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun mci->scrub_mode = (ecc_mode == I82443BXGX_NBXCFG_INTEGRITY_SCRUB)
290*4882a593Smuzhiyun ? SCRUB_HW_SRC : SCRUB_NONE;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun switch (ecc_mode) {
293*4882a593Smuzhiyun case I82443BXGX_NBXCFG_INTEGRITY_NONE:
294*4882a593Smuzhiyun edac_mode = EDAC_NONE;
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun case I82443BXGX_NBXCFG_INTEGRITY_EC:
297*4882a593Smuzhiyun edac_mode = EDAC_EC;
298*4882a593Smuzhiyun break;
299*4882a593Smuzhiyun case I82443BXGX_NBXCFG_INTEGRITY_ECC:
300*4882a593Smuzhiyun case I82443BXGX_NBXCFG_INTEGRITY_SCRUB:
301*4882a593Smuzhiyun edac_mode = EDAC_SECDED;
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun default:
304*4882a593Smuzhiyun edac_dbg(0, "Unknown/reserved ECC state in NBXCFG register!\n");
305*4882a593Smuzhiyun edac_mode = EDAC_UNKNOWN;
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun i82443bxgx_init_csrows(mci, pdev, edac_mode, mtype);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* Many BIOSes don't clear error flags on boot, so do this
312*4882a593Smuzhiyun * here, or we get "phantom" errors occurring at module-load
313*4882a593Smuzhiyun * time. */
314*4882a593Smuzhiyun pci_write_bits32(pdev, I82443BXGX_EAP,
315*4882a593Smuzhiyun (I82443BXGX_EAP_OFFSET_SBE |
316*4882a593Smuzhiyun I82443BXGX_EAP_OFFSET_MBE),
317*4882a593Smuzhiyun (I82443BXGX_EAP_OFFSET_SBE |
318*4882a593Smuzhiyun I82443BXGX_EAP_OFFSET_MBE));
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun mci->mod_name = EDAC_MOD_STR;
321*4882a593Smuzhiyun mci->ctl_name = "I82443BXGX";
322*4882a593Smuzhiyun mci->dev_name = pci_name(pdev);
323*4882a593Smuzhiyun mci->edac_check = i82443bxgx_edacmc_check;
324*4882a593Smuzhiyun mci->ctl_page_to_phys = NULL;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (edac_mc_add_mc(mci)) {
327*4882a593Smuzhiyun edac_dbg(3, "failed edac_mc_add_mc()\n");
328*4882a593Smuzhiyun goto fail;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* allocating generic PCI control info */
332*4882a593Smuzhiyun i82443bxgx_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR);
333*4882a593Smuzhiyun if (!i82443bxgx_pci) {
334*4882a593Smuzhiyun printk(KERN_WARNING
335*4882a593Smuzhiyun "%s(): Unable to create PCI control\n",
336*4882a593Smuzhiyun __func__);
337*4882a593Smuzhiyun printk(KERN_WARNING
338*4882a593Smuzhiyun "%s(): PCI error report via EDAC not setup\n",
339*4882a593Smuzhiyun __func__);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun edac_dbg(3, "MC: success\n");
343*4882a593Smuzhiyun return 0;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun fail:
346*4882a593Smuzhiyun edac_mc_free(mci);
347*4882a593Smuzhiyun return -ENODEV;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* returns count (>= 0), or negative on error */
i82443bxgx_edacmc_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)351*4882a593Smuzhiyun static int i82443bxgx_edacmc_init_one(struct pci_dev *pdev,
352*4882a593Smuzhiyun const struct pci_device_id *ent)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun int rc;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun edac_dbg(0, "MC:\n");
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* don't need to call pci_enable_device() */
359*4882a593Smuzhiyun rc = i82443bxgx_edacmc_probe1(pdev, ent->driver_data);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (mci_pdev == NULL)
362*4882a593Smuzhiyun mci_pdev = pci_dev_get(pdev);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return rc;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
i82443bxgx_edacmc_remove_one(struct pci_dev * pdev)367*4882a593Smuzhiyun static void i82443bxgx_edacmc_remove_one(struct pci_dev *pdev)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun struct mem_ctl_info *mci;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun edac_dbg(0, "\n");
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (i82443bxgx_pci)
374*4882a593Smuzhiyun edac_pci_release_generic_ctl(i82443bxgx_pci);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
377*4882a593Smuzhiyun return;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun edac_mc_free(mci);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun static const struct pci_device_id i82443bxgx_pci_tbl[] = {
383*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0)},
384*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2)},
385*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0)},
386*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2)},
387*4882a593Smuzhiyun {0,} /* 0 terminated list. */
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, i82443bxgx_pci_tbl);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun static struct pci_driver i82443bxgx_edacmc_driver = {
393*4882a593Smuzhiyun .name = EDAC_MOD_STR,
394*4882a593Smuzhiyun .probe = i82443bxgx_edacmc_init_one,
395*4882a593Smuzhiyun .remove = i82443bxgx_edacmc_remove_one,
396*4882a593Smuzhiyun .id_table = i82443bxgx_pci_tbl,
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun
i82443bxgx_edacmc_init(void)399*4882a593Smuzhiyun static int __init i82443bxgx_edacmc_init(void)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun int pci_rc;
402*4882a593Smuzhiyun /* Ensure that the OPSTATE is set correctly for POLL or NMI */
403*4882a593Smuzhiyun opstate_init();
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun pci_rc = pci_register_driver(&i82443bxgx_edacmc_driver);
406*4882a593Smuzhiyun if (pci_rc < 0)
407*4882a593Smuzhiyun goto fail0;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (mci_pdev == NULL) {
410*4882a593Smuzhiyun const struct pci_device_id *id = &i82443bxgx_pci_tbl[0];
411*4882a593Smuzhiyun int i = 0;
412*4882a593Smuzhiyun i82443bxgx_registered = 0;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun while (mci_pdev == NULL && id->vendor != 0) {
415*4882a593Smuzhiyun mci_pdev = pci_get_device(id->vendor,
416*4882a593Smuzhiyun id->device, NULL);
417*4882a593Smuzhiyun i++;
418*4882a593Smuzhiyun id = &i82443bxgx_pci_tbl[i];
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun if (!mci_pdev) {
421*4882a593Smuzhiyun edac_dbg(0, "i82443bxgx pci_get_device fail\n");
422*4882a593Smuzhiyun pci_rc = -ENODEV;
423*4882a593Smuzhiyun goto fail1;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun pci_rc = i82443bxgx_edacmc_init_one(mci_pdev, i82443bxgx_pci_tbl);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (pci_rc < 0) {
429*4882a593Smuzhiyun edac_dbg(0, "i82443bxgx init fail\n");
430*4882a593Smuzhiyun pci_rc = -ENODEV;
431*4882a593Smuzhiyun goto fail1;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun return 0;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun fail1:
438*4882a593Smuzhiyun pci_unregister_driver(&i82443bxgx_edacmc_driver);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun fail0:
441*4882a593Smuzhiyun pci_dev_put(mci_pdev);
442*4882a593Smuzhiyun return pci_rc;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
i82443bxgx_edacmc_exit(void)445*4882a593Smuzhiyun static void __exit i82443bxgx_edacmc_exit(void)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun pci_unregister_driver(&i82443bxgx_edacmc_driver);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (!i82443bxgx_registered)
450*4882a593Smuzhiyun i82443bxgx_edacmc_remove_one(mci_pdev);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun pci_dev_put(mci_pdev);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun module_init(i82443bxgx_edacmc_init);
456*4882a593Smuzhiyun module_exit(i82443bxgx_edacmc_exit);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun MODULE_LICENSE("GPL");
459*4882a593Smuzhiyun MODULE_AUTHOR("Tim Small <tim@buttersideup.com> - WPAD");
460*4882a593Smuzhiyun MODULE_DESCRIPTION("EDAC MC support for Intel 82443BX/GX memory controllers");
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun module_param(edac_op_state, int, 0444);
463*4882a593Smuzhiyun MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");
464