1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Intel 5000(P/V/X) class Memory Controllers kernel module
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This file may be distributed under the terms of the
5*4882a593Smuzhiyun * GNU General Public License.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Written by Douglas Thompson Linux Networx (http://lnxi.com)
8*4882a593Smuzhiyun * norsk5@xmission.com
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This module is based on the following document:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Intel 5000X Chipset Memory Controller Hub (MCH) - Datasheet
13*4882a593Smuzhiyun * http://developer.intel.com/design/chipsets/datashts/313070.htm
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/pci.h>
20*4882a593Smuzhiyun #include <linux/pci_ids.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/edac.h>
23*4882a593Smuzhiyun #include <asm/mmzone.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "edac_module.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun * Alter this version for the I5000 module when modifications are made
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun #define I5000_REVISION " Ver: 2.0.12"
31*4882a593Smuzhiyun #define EDAC_MOD_STR "i5000_edac"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define i5000_printk(level, fmt, arg...) \
34*4882a593Smuzhiyun edac_printk(level, "i5000", fmt, ##arg)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define i5000_mc_printk(mci, level, fmt, arg...) \
37*4882a593Smuzhiyun edac_mc_chipset_printk(mci, level, "i5000", fmt, ##arg)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_INTEL_FBD_0
40*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_FBD_0 0x25F5
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_INTEL_FBD_1
43*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_FBD_1 0x25F6
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* Device 16,
47*4882a593Smuzhiyun * Function 0: System Address
48*4882a593Smuzhiyun * Function 1: Memory Branch Map, Control, Errors Register
49*4882a593Smuzhiyun * Function 2: FSB Error Registers
50*4882a593Smuzhiyun *
51*4882a593Smuzhiyun * All 3 functions of Device 16 (0,1,2) share the SAME DID
52*4882a593Smuzhiyun */
53*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_I5000_DEV16 0x25F0
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* OFFSETS for Function 0 */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* OFFSETS for Function 1 */
58*4882a593Smuzhiyun #define AMBASE 0x48
59*4882a593Smuzhiyun #define MAXCH 0x56
60*4882a593Smuzhiyun #define MAXDIMMPERCH 0x57
61*4882a593Smuzhiyun #define TOLM 0x6C
62*4882a593Smuzhiyun #define REDMEMB 0x7C
63*4882a593Smuzhiyun #define RED_ECC_LOCATOR(x) ((x) & 0x3FFFF)
64*4882a593Smuzhiyun #define REC_ECC_LOCATOR_EVEN(x) ((x) & 0x001FF)
65*4882a593Smuzhiyun #define REC_ECC_LOCATOR_ODD(x) ((x) & 0x3FE00)
66*4882a593Smuzhiyun #define MIR0 0x80
67*4882a593Smuzhiyun #define MIR1 0x84
68*4882a593Smuzhiyun #define MIR2 0x88
69*4882a593Smuzhiyun #define AMIR0 0x8C
70*4882a593Smuzhiyun #define AMIR1 0x90
71*4882a593Smuzhiyun #define AMIR2 0x94
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define FERR_FAT_FBD 0x98
74*4882a593Smuzhiyun #define NERR_FAT_FBD 0x9C
75*4882a593Smuzhiyun #define EXTRACT_FBDCHAN_INDX(x) (((x)>>28) & 0x3)
76*4882a593Smuzhiyun #define FERR_FAT_FBDCHAN 0x30000000
77*4882a593Smuzhiyun #define FERR_FAT_M3ERR 0x00000004
78*4882a593Smuzhiyun #define FERR_FAT_M2ERR 0x00000002
79*4882a593Smuzhiyun #define FERR_FAT_M1ERR 0x00000001
80*4882a593Smuzhiyun #define FERR_FAT_MASK (FERR_FAT_M1ERR | \
81*4882a593Smuzhiyun FERR_FAT_M2ERR | \
82*4882a593Smuzhiyun FERR_FAT_M3ERR)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define FERR_NF_FBD 0xA0
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Thermal and SPD or BFD errors */
87*4882a593Smuzhiyun #define FERR_NF_M28ERR 0x01000000
88*4882a593Smuzhiyun #define FERR_NF_M27ERR 0x00800000
89*4882a593Smuzhiyun #define FERR_NF_M26ERR 0x00400000
90*4882a593Smuzhiyun #define FERR_NF_M25ERR 0x00200000
91*4882a593Smuzhiyun #define FERR_NF_M24ERR 0x00100000
92*4882a593Smuzhiyun #define FERR_NF_M23ERR 0x00080000
93*4882a593Smuzhiyun #define FERR_NF_M22ERR 0x00040000
94*4882a593Smuzhiyun #define FERR_NF_M21ERR 0x00020000
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Correctable errors */
97*4882a593Smuzhiyun #define FERR_NF_M20ERR 0x00010000
98*4882a593Smuzhiyun #define FERR_NF_M19ERR 0x00008000
99*4882a593Smuzhiyun #define FERR_NF_M18ERR 0x00004000
100*4882a593Smuzhiyun #define FERR_NF_M17ERR 0x00002000
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Non-Retry or redundant Retry errors */
103*4882a593Smuzhiyun #define FERR_NF_M16ERR 0x00001000
104*4882a593Smuzhiyun #define FERR_NF_M15ERR 0x00000800
105*4882a593Smuzhiyun #define FERR_NF_M14ERR 0x00000400
106*4882a593Smuzhiyun #define FERR_NF_M13ERR 0x00000200
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Uncorrectable errors */
109*4882a593Smuzhiyun #define FERR_NF_M12ERR 0x00000100
110*4882a593Smuzhiyun #define FERR_NF_M11ERR 0x00000080
111*4882a593Smuzhiyun #define FERR_NF_M10ERR 0x00000040
112*4882a593Smuzhiyun #define FERR_NF_M9ERR 0x00000020
113*4882a593Smuzhiyun #define FERR_NF_M8ERR 0x00000010
114*4882a593Smuzhiyun #define FERR_NF_M7ERR 0x00000008
115*4882a593Smuzhiyun #define FERR_NF_M6ERR 0x00000004
116*4882a593Smuzhiyun #define FERR_NF_M5ERR 0x00000002
117*4882a593Smuzhiyun #define FERR_NF_M4ERR 0x00000001
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define FERR_NF_UNCORRECTABLE (FERR_NF_M12ERR | \
120*4882a593Smuzhiyun FERR_NF_M11ERR | \
121*4882a593Smuzhiyun FERR_NF_M10ERR | \
122*4882a593Smuzhiyun FERR_NF_M9ERR | \
123*4882a593Smuzhiyun FERR_NF_M8ERR | \
124*4882a593Smuzhiyun FERR_NF_M7ERR | \
125*4882a593Smuzhiyun FERR_NF_M6ERR | \
126*4882a593Smuzhiyun FERR_NF_M5ERR | \
127*4882a593Smuzhiyun FERR_NF_M4ERR)
128*4882a593Smuzhiyun #define FERR_NF_CORRECTABLE (FERR_NF_M20ERR | \
129*4882a593Smuzhiyun FERR_NF_M19ERR | \
130*4882a593Smuzhiyun FERR_NF_M18ERR | \
131*4882a593Smuzhiyun FERR_NF_M17ERR)
132*4882a593Smuzhiyun #define FERR_NF_DIMM_SPARE (FERR_NF_M27ERR | \
133*4882a593Smuzhiyun FERR_NF_M28ERR)
134*4882a593Smuzhiyun #define FERR_NF_THERMAL (FERR_NF_M26ERR | \
135*4882a593Smuzhiyun FERR_NF_M25ERR | \
136*4882a593Smuzhiyun FERR_NF_M24ERR | \
137*4882a593Smuzhiyun FERR_NF_M23ERR)
138*4882a593Smuzhiyun #define FERR_NF_SPD_PROTOCOL (FERR_NF_M22ERR)
139*4882a593Smuzhiyun #define FERR_NF_NORTH_CRC (FERR_NF_M21ERR)
140*4882a593Smuzhiyun #define FERR_NF_NON_RETRY (FERR_NF_M13ERR | \
141*4882a593Smuzhiyun FERR_NF_M14ERR | \
142*4882a593Smuzhiyun FERR_NF_M15ERR)
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define NERR_NF_FBD 0xA4
145*4882a593Smuzhiyun #define FERR_NF_MASK (FERR_NF_UNCORRECTABLE | \
146*4882a593Smuzhiyun FERR_NF_CORRECTABLE | \
147*4882a593Smuzhiyun FERR_NF_DIMM_SPARE | \
148*4882a593Smuzhiyun FERR_NF_THERMAL | \
149*4882a593Smuzhiyun FERR_NF_SPD_PROTOCOL | \
150*4882a593Smuzhiyun FERR_NF_NORTH_CRC | \
151*4882a593Smuzhiyun FERR_NF_NON_RETRY)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define EMASK_FBD 0xA8
154*4882a593Smuzhiyun #define EMASK_FBD_M28ERR 0x08000000
155*4882a593Smuzhiyun #define EMASK_FBD_M27ERR 0x04000000
156*4882a593Smuzhiyun #define EMASK_FBD_M26ERR 0x02000000
157*4882a593Smuzhiyun #define EMASK_FBD_M25ERR 0x01000000
158*4882a593Smuzhiyun #define EMASK_FBD_M24ERR 0x00800000
159*4882a593Smuzhiyun #define EMASK_FBD_M23ERR 0x00400000
160*4882a593Smuzhiyun #define EMASK_FBD_M22ERR 0x00200000
161*4882a593Smuzhiyun #define EMASK_FBD_M21ERR 0x00100000
162*4882a593Smuzhiyun #define EMASK_FBD_M20ERR 0x00080000
163*4882a593Smuzhiyun #define EMASK_FBD_M19ERR 0x00040000
164*4882a593Smuzhiyun #define EMASK_FBD_M18ERR 0x00020000
165*4882a593Smuzhiyun #define EMASK_FBD_M17ERR 0x00010000
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define EMASK_FBD_M15ERR 0x00004000
168*4882a593Smuzhiyun #define EMASK_FBD_M14ERR 0x00002000
169*4882a593Smuzhiyun #define EMASK_FBD_M13ERR 0x00001000
170*4882a593Smuzhiyun #define EMASK_FBD_M12ERR 0x00000800
171*4882a593Smuzhiyun #define EMASK_FBD_M11ERR 0x00000400
172*4882a593Smuzhiyun #define EMASK_FBD_M10ERR 0x00000200
173*4882a593Smuzhiyun #define EMASK_FBD_M9ERR 0x00000100
174*4882a593Smuzhiyun #define EMASK_FBD_M8ERR 0x00000080
175*4882a593Smuzhiyun #define EMASK_FBD_M7ERR 0x00000040
176*4882a593Smuzhiyun #define EMASK_FBD_M6ERR 0x00000020
177*4882a593Smuzhiyun #define EMASK_FBD_M5ERR 0x00000010
178*4882a593Smuzhiyun #define EMASK_FBD_M4ERR 0x00000008
179*4882a593Smuzhiyun #define EMASK_FBD_M3ERR 0x00000004
180*4882a593Smuzhiyun #define EMASK_FBD_M2ERR 0x00000002
181*4882a593Smuzhiyun #define EMASK_FBD_M1ERR 0x00000001
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define ENABLE_EMASK_FBD_FATAL_ERRORS (EMASK_FBD_M1ERR | \
184*4882a593Smuzhiyun EMASK_FBD_M2ERR | \
185*4882a593Smuzhiyun EMASK_FBD_M3ERR)
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun #define ENABLE_EMASK_FBD_UNCORRECTABLE (EMASK_FBD_M4ERR | \
188*4882a593Smuzhiyun EMASK_FBD_M5ERR | \
189*4882a593Smuzhiyun EMASK_FBD_M6ERR | \
190*4882a593Smuzhiyun EMASK_FBD_M7ERR | \
191*4882a593Smuzhiyun EMASK_FBD_M8ERR | \
192*4882a593Smuzhiyun EMASK_FBD_M9ERR | \
193*4882a593Smuzhiyun EMASK_FBD_M10ERR | \
194*4882a593Smuzhiyun EMASK_FBD_M11ERR | \
195*4882a593Smuzhiyun EMASK_FBD_M12ERR)
196*4882a593Smuzhiyun #define ENABLE_EMASK_FBD_CORRECTABLE (EMASK_FBD_M17ERR | \
197*4882a593Smuzhiyun EMASK_FBD_M18ERR | \
198*4882a593Smuzhiyun EMASK_FBD_M19ERR | \
199*4882a593Smuzhiyun EMASK_FBD_M20ERR)
200*4882a593Smuzhiyun #define ENABLE_EMASK_FBD_DIMM_SPARE (EMASK_FBD_M27ERR | \
201*4882a593Smuzhiyun EMASK_FBD_M28ERR)
202*4882a593Smuzhiyun #define ENABLE_EMASK_FBD_THERMALS (EMASK_FBD_M26ERR | \
203*4882a593Smuzhiyun EMASK_FBD_M25ERR | \
204*4882a593Smuzhiyun EMASK_FBD_M24ERR | \
205*4882a593Smuzhiyun EMASK_FBD_M23ERR)
206*4882a593Smuzhiyun #define ENABLE_EMASK_FBD_SPD_PROTOCOL (EMASK_FBD_M22ERR)
207*4882a593Smuzhiyun #define ENABLE_EMASK_FBD_NORTH_CRC (EMASK_FBD_M21ERR)
208*4882a593Smuzhiyun #define ENABLE_EMASK_FBD_NON_RETRY (EMASK_FBD_M15ERR | \
209*4882a593Smuzhiyun EMASK_FBD_M14ERR | \
210*4882a593Smuzhiyun EMASK_FBD_M13ERR)
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #define ENABLE_EMASK_ALL (ENABLE_EMASK_FBD_NON_RETRY | \
213*4882a593Smuzhiyun ENABLE_EMASK_FBD_NORTH_CRC | \
214*4882a593Smuzhiyun ENABLE_EMASK_FBD_SPD_PROTOCOL | \
215*4882a593Smuzhiyun ENABLE_EMASK_FBD_THERMALS | \
216*4882a593Smuzhiyun ENABLE_EMASK_FBD_DIMM_SPARE | \
217*4882a593Smuzhiyun ENABLE_EMASK_FBD_FATAL_ERRORS | \
218*4882a593Smuzhiyun ENABLE_EMASK_FBD_CORRECTABLE | \
219*4882a593Smuzhiyun ENABLE_EMASK_FBD_UNCORRECTABLE)
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun #define ERR0_FBD 0xAC
222*4882a593Smuzhiyun #define ERR1_FBD 0xB0
223*4882a593Smuzhiyun #define ERR2_FBD 0xB4
224*4882a593Smuzhiyun #define MCERR_FBD 0xB8
225*4882a593Smuzhiyun #define NRECMEMA 0xBE
226*4882a593Smuzhiyun #define NREC_BANK(x) (((x)>>12) & 0x7)
227*4882a593Smuzhiyun #define NREC_RDWR(x) (((x)>>11) & 1)
228*4882a593Smuzhiyun #define NREC_RANK(x) (((x)>>8) & 0x7)
229*4882a593Smuzhiyun #define NRECMEMB 0xC0
230*4882a593Smuzhiyun #define NREC_CAS(x) (((x)>>16) & 0xFFF)
231*4882a593Smuzhiyun #define NREC_RAS(x) ((x) & 0x7FFF)
232*4882a593Smuzhiyun #define NRECFGLOG 0xC4
233*4882a593Smuzhiyun #define NREEECFBDA 0xC8
234*4882a593Smuzhiyun #define NREEECFBDB 0xCC
235*4882a593Smuzhiyun #define NREEECFBDC 0xD0
236*4882a593Smuzhiyun #define NREEECFBDD 0xD4
237*4882a593Smuzhiyun #define NREEECFBDE 0xD8
238*4882a593Smuzhiyun #define REDMEMA 0xDC
239*4882a593Smuzhiyun #define RECMEMA 0xE2
240*4882a593Smuzhiyun #define REC_BANK(x) (((x)>>12) & 0x7)
241*4882a593Smuzhiyun #define REC_RDWR(x) (((x)>>11) & 1)
242*4882a593Smuzhiyun #define REC_RANK(x) (((x)>>8) & 0x7)
243*4882a593Smuzhiyun #define RECMEMB 0xE4
244*4882a593Smuzhiyun #define REC_CAS(x) (((x)>>16) & 0xFFFFFF)
245*4882a593Smuzhiyun #define REC_RAS(x) ((x) & 0x7FFF)
246*4882a593Smuzhiyun #define RECFGLOG 0xE8
247*4882a593Smuzhiyun #define RECFBDA 0xEC
248*4882a593Smuzhiyun #define RECFBDB 0xF0
249*4882a593Smuzhiyun #define RECFBDC 0xF4
250*4882a593Smuzhiyun #define RECFBDD 0xF8
251*4882a593Smuzhiyun #define RECFBDE 0xFC
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* OFFSETS for Function 2 */
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * Device 21,
257*4882a593Smuzhiyun * Function 0: Memory Map Branch 0
258*4882a593Smuzhiyun *
259*4882a593Smuzhiyun * Device 22,
260*4882a593Smuzhiyun * Function 0: Memory Map Branch 1
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun #define PCI_DEVICE_ID_I5000_BRANCH_0 0x25F5
263*4882a593Smuzhiyun #define PCI_DEVICE_ID_I5000_BRANCH_1 0x25F6
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define AMB_PRESENT_0 0x64
266*4882a593Smuzhiyun #define AMB_PRESENT_1 0x66
267*4882a593Smuzhiyun #define MTR0 0x80
268*4882a593Smuzhiyun #define MTR1 0x84
269*4882a593Smuzhiyun #define MTR2 0x88
270*4882a593Smuzhiyun #define MTR3 0x8C
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun #define NUM_MTRS 4
273*4882a593Smuzhiyun #define CHANNELS_PER_BRANCH 2
274*4882a593Smuzhiyun #define MAX_BRANCHES 2
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* Defines to extract the various fields from the
277*4882a593Smuzhiyun * MTRx - Memory Technology Registers
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun #define MTR_DIMMS_PRESENT(mtr) ((mtr) & (0x1 << 8))
280*4882a593Smuzhiyun #define MTR_DRAM_WIDTH(mtr) ((((mtr) >> 6) & 0x1) ? 8 : 4)
281*4882a593Smuzhiyun #define MTR_DRAM_BANKS(mtr) ((((mtr) >> 5) & 0x1) ? 8 : 4)
282*4882a593Smuzhiyun #define MTR_DRAM_BANKS_ADDR_BITS(mtr) ((MTR_DRAM_BANKS(mtr) == 8) ? 3 : 2)
283*4882a593Smuzhiyun #define MTR_DIMM_RANK(mtr) (((mtr) >> 4) & 0x1)
284*4882a593Smuzhiyun #define MTR_DIMM_RANK_ADDR_BITS(mtr) (MTR_DIMM_RANK(mtr) ? 2 : 1)
285*4882a593Smuzhiyun #define MTR_DIMM_ROWS(mtr) (((mtr) >> 2) & 0x3)
286*4882a593Smuzhiyun #define MTR_DIMM_ROWS_ADDR_BITS(mtr) (MTR_DIMM_ROWS(mtr) + 13)
287*4882a593Smuzhiyun #define MTR_DIMM_COLS(mtr) ((mtr) & 0x3)
288*4882a593Smuzhiyun #define MTR_DIMM_COLS_ADDR_BITS(mtr) (MTR_DIMM_COLS(mtr) + 10)
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* enables the report of miscellaneous messages as CE errors - default off */
291*4882a593Smuzhiyun static int misc_messages;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Enumeration of supported devices */
294*4882a593Smuzhiyun enum i5000_chips {
295*4882a593Smuzhiyun I5000P = 0,
296*4882a593Smuzhiyun I5000V = 1, /* future */
297*4882a593Smuzhiyun I5000X = 2 /* future */
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Device name and register DID (Device ID) */
301*4882a593Smuzhiyun struct i5000_dev_info {
302*4882a593Smuzhiyun const char *ctl_name; /* name for this device */
303*4882a593Smuzhiyun u16 fsb_mapping_errors; /* DID for the branchmap,control */
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Table of devices attributes supported by this driver */
307*4882a593Smuzhiyun static const struct i5000_dev_info i5000_devs[] = {
308*4882a593Smuzhiyun [I5000P] = {
309*4882a593Smuzhiyun .ctl_name = "I5000",
310*4882a593Smuzhiyun .fsb_mapping_errors = PCI_DEVICE_ID_INTEL_I5000_DEV16,
311*4882a593Smuzhiyun },
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun struct i5000_dimm_info {
315*4882a593Smuzhiyun int megabytes; /* size, 0 means not present */
316*4882a593Smuzhiyun int dual_rank;
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun #define MAX_CHANNELS 6 /* max possible channels */
320*4882a593Smuzhiyun #define MAX_CSROWS (8*2) /* max possible csrows per channel */
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* driver private data structure */
323*4882a593Smuzhiyun struct i5000_pvt {
324*4882a593Smuzhiyun struct pci_dev *system_address; /* 16.0 */
325*4882a593Smuzhiyun struct pci_dev *branchmap_werrors; /* 16.1 */
326*4882a593Smuzhiyun struct pci_dev *fsb_error_regs; /* 16.2 */
327*4882a593Smuzhiyun struct pci_dev *branch_0; /* 21.0 */
328*4882a593Smuzhiyun struct pci_dev *branch_1; /* 22.0 */
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun u16 tolm; /* top of low memory */
331*4882a593Smuzhiyun union {
332*4882a593Smuzhiyun u64 ambase; /* AMB BAR */
333*4882a593Smuzhiyun struct {
334*4882a593Smuzhiyun u32 ambase_bottom;
335*4882a593Smuzhiyun u32 ambase_top;
336*4882a593Smuzhiyun } u __packed;
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun u16 mir0, mir1, mir2;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun u16 b0_mtr[NUM_MTRS]; /* Memory Technlogy Reg */
342*4882a593Smuzhiyun u16 b0_ambpresent0; /* Branch 0, Channel 0 */
343*4882a593Smuzhiyun u16 b0_ambpresent1; /* Brnach 0, Channel 1 */
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun u16 b1_mtr[NUM_MTRS]; /* Memory Technlogy Reg */
346*4882a593Smuzhiyun u16 b1_ambpresent0; /* Branch 1, Channel 8 */
347*4882a593Smuzhiyun u16 b1_ambpresent1; /* Branch 1, Channel 1 */
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* DIMM information matrix, allocating architecture maximums */
350*4882a593Smuzhiyun struct i5000_dimm_info dimm_info[MAX_CSROWS][MAX_CHANNELS];
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* Actual values for this controller */
353*4882a593Smuzhiyun int maxch; /* Max channels */
354*4882a593Smuzhiyun int maxdimmperch; /* Max DIMMs per channel */
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* I5000 MCH error information retrieved from Hardware */
358*4882a593Smuzhiyun struct i5000_error_info {
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* These registers are always read from the MC */
361*4882a593Smuzhiyun u32 ferr_fat_fbd; /* First Errors Fatal */
362*4882a593Smuzhiyun u32 nerr_fat_fbd; /* Next Errors Fatal */
363*4882a593Smuzhiyun u32 ferr_nf_fbd; /* First Errors Non-Fatal */
364*4882a593Smuzhiyun u32 nerr_nf_fbd; /* Next Errors Non-Fatal */
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* These registers are input ONLY if there was a Recoverable Error */
367*4882a593Smuzhiyun u32 redmemb; /* Recoverable Mem Data Error log B */
368*4882a593Smuzhiyun u16 recmema; /* Recoverable Mem Error log A */
369*4882a593Smuzhiyun u32 recmemb; /* Recoverable Mem Error log B */
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* These registers are input ONLY if there was a
372*4882a593Smuzhiyun * Non-Recoverable Error */
373*4882a593Smuzhiyun u16 nrecmema; /* Non-Recoverable Mem log A */
374*4882a593Smuzhiyun u32 nrecmemb; /* Non-Recoverable Mem log B */
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun static struct edac_pci_ctl_info *i5000_pci;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /*
381*4882a593Smuzhiyun * i5000_get_error_info Retrieve the hardware error information from
382*4882a593Smuzhiyun * the hardware and cache it in the 'info'
383*4882a593Smuzhiyun * structure
384*4882a593Smuzhiyun */
i5000_get_error_info(struct mem_ctl_info * mci,struct i5000_error_info * info)385*4882a593Smuzhiyun static void i5000_get_error_info(struct mem_ctl_info *mci,
386*4882a593Smuzhiyun struct i5000_error_info *info)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun struct i5000_pvt *pvt;
389*4882a593Smuzhiyun u32 value;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun pvt = mci->pvt_info;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* read in the 1st FATAL error register */
394*4882a593Smuzhiyun pci_read_config_dword(pvt->branchmap_werrors, FERR_FAT_FBD, &value);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* Mask only the bits that the doc says are valid
397*4882a593Smuzhiyun */
398*4882a593Smuzhiyun value &= (FERR_FAT_FBDCHAN | FERR_FAT_MASK);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* If there is an error, then read in the */
401*4882a593Smuzhiyun /* NEXT FATAL error register and the Memory Error Log Register A */
402*4882a593Smuzhiyun if (value & FERR_FAT_MASK) {
403*4882a593Smuzhiyun info->ferr_fat_fbd = value;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* harvest the various error data we need */
406*4882a593Smuzhiyun pci_read_config_dword(pvt->branchmap_werrors,
407*4882a593Smuzhiyun NERR_FAT_FBD, &info->nerr_fat_fbd);
408*4882a593Smuzhiyun pci_read_config_word(pvt->branchmap_werrors,
409*4882a593Smuzhiyun NRECMEMA, &info->nrecmema);
410*4882a593Smuzhiyun pci_read_config_dword(pvt->branchmap_werrors,
411*4882a593Smuzhiyun NRECMEMB, &info->nrecmemb);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* Clear the error bits, by writing them back */
414*4882a593Smuzhiyun pci_write_config_dword(pvt->branchmap_werrors,
415*4882a593Smuzhiyun FERR_FAT_FBD, value);
416*4882a593Smuzhiyun } else {
417*4882a593Smuzhiyun info->ferr_fat_fbd = 0;
418*4882a593Smuzhiyun info->nerr_fat_fbd = 0;
419*4882a593Smuzhiyun info->nrecmema = 0;
420*4882a593Smuzhiyun info->nrecmemb = 0;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /* read in the 1st NON-FATAL error register */
424*4882a593Smuzhiyun pci_read_config_dword(pvt->branchmap_werrors, FERR_NF_FBD, &value);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* If there is an error, then read in the 1st NON-FATAL error
427*4882a593Smuzhiyun * register as well */
428*4882a593Smuzhiyun if (value & FERR_NF_MASK) {
429*4882a593Smuzhiyun info->ferr_nf_fbd = value;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* harvest the various error data we need */
432*4882a593Smuzhiyun pci_read_config_dword(pvt->branchmap_werrors,
433*4882a593Smuzhiyun NERR_NF_FBD, &info->nerr_nf_fbd);
434*4882a593Smuzhiyun pci_read_config_word(pvt->branchmap_werrors,
435*4882a593Smuzhiyun RECMEMA, &info->recmema);
436*4882a593Smuzhiyun pci_read_config_dword(pvt->branchmap_werrors,
437*4882a593Smuzhiyun RECMEMB, &info->recmemb);
438*4882a593Smuzhiyun pci_read_config_dword(pvt->branchmap_werrors,
439*4882a593Smuzhiyun REDMEMB, &info->redmemb);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /* Clear the error bits, by writing them back */
442*4882a593Smuzhiyun pci_write_config_dword(pvt->branchmap_werrors,
443*4882a593Smuzhiyun FERR_NF_FBD, value);
444*4882a593Smuzhiyun } else {
445*4882a593Smuzhiyun info->ferr_nf_fbd = 0;
446*4882a593Smuzhiyun info->nerr_nf_fbd = 0;
447*4882a593Smuzhiyun info->recmema = 0;
448*4882a593Smuzhiyun info->recmemb = 0;
449*4882a593Smuzhiyun info->redmemb = 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun * i5000_process_fatal_error_info(struct mem_ctl_info *mci,
455*4882a593Smuzhiyun * struct i5000_error_info *info,
456*4882a593Smuzhiyun * int handle_errors);
457*4882a593Smuzhiyun *
458*4882a593Smuzhiyun * handle the Intel FATAL errors, if any
459*4882a593Smuzhiyun */
i5000_process_fatal_error_info(struct mem_ctl_info * mci,struct i5000_error_info * info,int handle_errors)460*4882a593Smuzhiyun static void i5000_process_fatal_error_info(struct mem_ctl_info *mci,
461*4882a593Smuzhiyun struct i5000_error_info *info,
462*4882a593Smuzhiyun int handle_errors)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun char msg[EDAC_MC_LABEL_LEN + 1 + 160];
465*4882a593Smuzhiyun char *specific = NULL;
466*4882a593Smuzhiyun u32 allErrors;
467*4882a593Smuzhiyun int channel;
468*4882a593Smuzhiyun int bank;
469*4882a593Smuzhiyun int rank;
470*4882a593Smuzhiyun int rdwr;
471*4882a593Smuzhiyun int ras, cas;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* mask off the Error bits that are possible */
474*4882a593Smuzhiyun allErrors = (info->ferr_fat_fbd & FERR_FAT_MASK);
475*4882a593Smuzhiyun if (!allErrors)
476*4882a593Smuzhiyun return; /* if no error, return now */
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun channel = EXTRACT_FBDCHAN_INDX(info->ferr_fat_fbd);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* Use the NON-Recoverable macros to extract data */
481*4882a593Smuzhiyun bank = NREC_BANK(info->nrecmema);
482*4882a593Smuzhiyun rank = NREC_RANK(info->nrecmema);
483*4882a593Smuzhiyun rdwr = NREC_RDWR(info->nrecmema);
484*4882a593Smuzhiyun ras = NREC_RAS(info->nrecmemb);
485*4882a593Smuzhiyun cas = NREC_CAS(info->nrecmemb);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun edac_dbg(0, "\t\tCSROW= %d Channel= %d (DRAM Bank= %d rdwr= %s ras= %d cas= %d)\n",
488*4882a593Smuzhiyun rank, channel, bank,
489*4882a593Smuzhiyun rdwr ? "Write" : "Read", ras, cas);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* Only 1 bit will be on */
492*4882a593Smuzhiyun switch (allErrors) {
493*4882a593Smuzhiyun case FERR_FAT_M1ERR:
494*4882a593Smuzhiyun specific = "Alert on non-redundant retry or fast "
495*4882a593Smuzhiyun "reset timeout";
496*4882a593Smuzhiyun break;
497*4882a593Smuzhiyun case FERR_FAT_M2ERR:
498*4882a593Smuzhiyun specific = "Northbound CRC error on non-redundant "
499*4882a593Smuzhiyun "retry";
500*4882a593Smuzhiyun break;
501*4882a593Smuzhiyun case FERR_FAT_M3ERR:
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun static int done;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /*
506*4882a593Smuzhiyun * This error is generated to inform that the intelligent
507*4882a593Smuzhiyun * throttling is disabled and the temperature passed the
508*4882a593Smuzhiyun * specified middle point. Since this is something the BIOS
509*4882a593Smuzhiyun * should take care of, we'll warn only once to avoid
510*4882a593Smuzhiyun * worthlessly flooding the log.
511*4882a593Smuzhiyun */
512*4882a593Smuzhiyun if (done)
513*4882a593Smuzhiyun return;
514*4882a593Smuzhiyun done++;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun specific = ">Tmid Thermal event with intelligent "
517*4882a593Smuzhiyun "throttling disabled";
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun break;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* Form out message */
523*4882a593Smuzhiyun snprintf(msg, sizeof(msg),
524*4882a593Smuzhiyun "Bank=%d RAS=%d CAS=%d FATAL Err=0x%x (%s)",
525*4882a593Smuzhiyun bank, ras, cas, allErrors, specific);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* Call the helper to output message */
528*4882a593Smuzhiyun edac_mc_handle_error(HW_EVENT_ERR_FATAL, mci, 1, 0, 0, 0,
529*4882a593Smuzhiyun channel >> 1, channel & 1, rank,
530*4882a593Smuzhiyun rdwr ? "Write error" : "Read error",
531*4882a593Smuzhiyun msg);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /*
535*4882a593Smuzhiyun * i5000_process_fatal_error_info(struct mem_ctl_info *mci,
536*4882a593Smuzhiyun * struct i5000_error_info *info,
537*4882a593Smuzhiyun * int handle_errors);
538*4882a593Smuzhiyun *
539*4882a593Smuzhiyun * handle the Intel NON-FATAL errors, if any
540*4882a593Smuzhiyun */
i5000_process_nonfatal_error_info(struct mem_ctl_info * mci,struct i5000_error_info * info,int handle_errors)541*4882a593Smuzhiyun static void i5000_process_nonfatal_error_info(struct mem_ctl_info *mci,
542*4882a593Smuzhiyun struct i5000_error_info *info,
543*4882a593Smuzhiyun int handle_errors)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun char msg[EDAC_MC_LABEL_LEN + 1 + 170];
546*4882a593Smuzhiyun char *specific = NULL;
547*4882a593Smuzhiyun u32 allErrors;
548*4882a593Smuzhiyun u32 ue_errors;
549*4882a593Smuzhiyun u32 ce_errors;
550*4882a593Smuzhiyun u32 misc_errors;
551*4882a593Smuzhiyun int branch;
552*4882a593Smuzhiyun int channel;
553*4882a593Smuzhiyun int bank;
554*4882a593Smuzhiyun int rank;
555*4882a593Smuzhiyun int rdwr;
556*4882a593Smuzhiyun int ras, cas;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* mask off the Error bits that are possible */
559*4882a593Smuzhiyun allErrors = (info->ferr_nf_fbd & FERR_NF_MASK);
560*4882a593Smuzhiyun if (!allErrors)
561*4882a593Smuzhiyun return; /* if no error, return now */
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* ONLY ONE of the possible error bits will be set, as per the docs */
564*4882a593Smuzhiyun ue_errors = allErrors & FERR_NF_UNCORRECTABLE;
565*4882a593Smuzhiyun if (ue_errors) {
566*4882a593Smuzhiyun edac_dbg(0, "\tUncorrected bits= 0x%x\n", ue_errors);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun branch = EXTRACT_FBDCHAN_INDX(info->ferr_nf_fbd);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /*
571*4882a593Smuzhiyun * According with i5000 datasheet, bit 28 has no significance
572*4882a593Smuzhiyun * for errors M4Err-M12Err and M17Err-M21Err, on FERR_NF_FBD
573*4882a593Smuzhiyun */
574*4882a593Smuzhiyun channel = branch & 2;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun bank = NREC_BANK(info->nrecmema);
577*4882a593Smuzhiyun rank = NREC_RANK(info->nrecmema);
578*4882a593Smuzhiyun rdwr = NREC_RDWR(info->nrecmema);
579*4882a593Smuzhiyun ras = NREC_RAS(info->nrecmemb);
580*4882a593Smuzhiyun cas = NREC_CAS(info->nrecmemb);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun edac_dbg(0, "\t\tCSROW= %d Channels= %d,%d (Branch= %d DRAM Bank= %d rdwr= %s ras= %d cas= %d)\n",
583*4882a593Smuzhiyun rank, channel, channel + 1, branch >> 1, bank,
584*4882a593Smuzhiyun rdwr ? "Write" : "Read", ras, cas);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun switch (ue_errors) {
587*4882a593Smuzhiyun case FERR_NF_M12ERR:
588*4882a593Smuzhiyun specific = "Non-Aliased Uncorrectable Patrol Data ECC";
589*4882a593Smuzhiyun break;
590*4882a593Smuzhiyun case FERR_NF_M11ERR:
591*4882a593Smuzhiyun specific = "Non-Aliased Uncorrectable Spare-Copy "
592*4882a593Smuzhiyun "Data ECC";
593*4882a593Smuzhiyun break;
594*4882a593Smuzhiyun case FERR_NF_M10ERR:
595*4882a593Smuzhiyun specific = "Non-Aliased Uncorrectable Mirrored Demand "
596*4882a593Smuzhiyun "Data ECC";
597*4882a593Smuzhiyun break;
598*4882a593Smuzhiyun case FERR_NF_M9ERR:
599*4882a593Smuzhiyun specific = "Non-Aliased Uncorrectable Non-Mirrored "
600*4882a593Smuzhiyun "Demand Data ECC";
601*4882a593Smuzhiyun break;
602*4882a593Smuzhiyun case FERR_NF_M8ERR:
603*4882a593Smuzhiyun specific = "Aliased Uncorrectable Patrol Data ECC";
604*4882a593Smuzhiyun break;
605*4882a593Smuzhiyun case FERR_NF_M7ERR:
606*4882a593Smuzhiyun specific = "Aliased Uncorrectable Spare-Copy Data ECC";
607*4882a593Smuzhiyun break;
608*4882a593Smuzhiyun case FERR_NF_M6ERR:
609*4882a593Smuzhiyun specific = "Aliased Uncorrectable Mirrored Demand "
610*4882a593Smuzhiyun "Data ECC";
611*4882a593Smuzhiyun break;
612*4882a593Smuzhiyun case FERR_NF_M5ERR:
613*4882a593Smuzhiyun specific = "Aliased Uncorrectable Non-Mirrored Demand "
614*4882a593Smuzhiyun "Data ECC";
615*4882a593Smuzhiyun break;
616*4882a593Smuzhiyun case FERR_NF_M4ERR:
617*4882a593Smuzhiyun specific = "Uncorrectable Data ECC on Replay";
618*4882a593Smuzhiyun break;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /* Form out message */
622*4882a593Smuzhiyun snprintf(msg, sizeof(msg),
623*4882a593Smuzhiyun "Rank=%d Bank=%d RAS=%d CAS=%d, UE Err=0x%x (%s)",
624*4882a593Smuzhiyun rank, bank, ras, cas, ue_errors, specific);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /* Call the helper to output message */
627*4882a593Smuzhiyun edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1, 0, 0, 0,
628*4882a593Smuzhiyun channel >> 1, -1, rank,
629*4882a593Smuzhiyun rdwr ? "Write error" : "Read error",
630*4882a593Smuzhiyun msg);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /* Check correctable errors */
634*4882a593Smuzhiyun ce_errors = allErrors & FERR_NF_CORRECTABLE;
635*4882a593Smuzhiyun if (ce_errors) {
636*4882a593Smuzhiyun edac_dbg(0, "\tCorrected bits= 0x%x\n", ce_errors);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun branch = EXTRACT_FBDCHAN_INDX(info->ferr_nf_fbd);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun channel = 0;
641*4882a593Smuzhiyun if (REC_ECC_LOCATOR_ODD(info->redmemb))
642*4882a593Smuzhiyun channel = 1;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* Convert channel to be based from zero, instead of
645*4882a593Smuzhiyun * from branch base of 0 */
646*4882a593Smuzhiyun channel += branch;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun bank = REC_BANK(info->recmema);
649*4882a593Smuzhiyun rank = REC_RANK(info->recmema);
650*4882a593Smuzhiyun rdwr = REC_RDWR(info->recmema);
651*4882a593Smuzhiyun ras = REC_RAS(info->recmemb);
652*4882a593Smuzhiyun cas = REC_CAS(info->recmemb);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun edac_dbg(0, "\t\tCSROW= %d Channel= %d (Branch %d DRAM Bank= %d rdwr= %s ras= %d cas= %d)\n",
655*4882a593Smuzhiyun rank, channel, branch >> 1, bank,
656*4882a593Smuzhiyun rdwr ? "Write" : "Read", ras, cas);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun switch (ce_errors) {
659*4882a593Smuzhiyun case FERR_NF_M17ERR:
660*4882a593Smuzhiyun specific = "Correctable Non-Mirrored Demand Data ECC";
661*4882a593Smuzhiyun break;
662*4882a593Smuzhiyun case FERR_NF_M18ERR:
663*4882a593Smuzhiyun specific = "Correctable Mirrored Demand Data ECC";
664*4882a593Smuzhiyun break;
665*4882a593Smuzhiyun case FERR_NF_M19ERR:
666*4882a593Smuzhiyun specific = "Correctable Spare-Copy Data ECC";
667*4882a593Smuzhiyun break;
668*4882a593Smuzhiyun case FERR_NF_M20ERR:
669*4882a593Smuzhiyun specific = "Correctable Patrol Data ECC";
670*4882a593Smuzhiyun break;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* Form out message */
674*4882a593Smuzhiyun snprintf(msg, sizeof(msg),
675*4882a593Smuzhiyun "Rank=%d Bank=%d RDWR=%s RAS=%d "
676*4882a593Smuzhiyun "CAS=%d, CE Err=0x%x (%s))", branch >> 1, bank,
677*4882a593Smuzhiyun rdwr ? "Write" : "Read", ras, cas, ce_errors,
678*4882a593Smuzhiyun specific);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* Call the helper to output message */
681*4882a593Smuzhiyun edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1, 0, 0, 0,
682*4882a593Smuzhiyun channel >> 1, channel % 2, rank,
683*4882a593Smuzhiyun rdwr ? "Write error" : "Read error",
684*4882a593Smuzhiyun msg);
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun if (!misc_messages)
688*4882a593Smuzhiyun return;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun misc_errors = allErrors & (FERR_NF_NON_RETRY | FERR_NF_NORTH_CRC |
691*4882a593Smuzhiyun FERR_NF_SPD_PROTOCOL | FERR_NF_DIMM_SPARE);
692*4882a593Smuzhiyun if (misc_errors) {
693*4882a593Smuzhiyun switch (misc_errors) {
694*4882a593Smuzhiyun case FERR_NF_M13ERR:
695*4882a593Smuzhiyun specific = "Non-Retry or Redundant Retry FBD Memory "
696*4882a593Smuzhiyun "Alert or Redundant Fast Reset Timeout";
697*4882a593Smuzhiyun break;
698*4882a593Smuzhiyun case FERR_NF_M14ERR:
699*4882a593Smuzhiyun specific = "Non-Retry or Redundant Retry FBD "
700*4882a593Smuzhiyun "Configuration Alert";
701*4882a593Smuzhiyun break;
702*4882a593Smuzhiyun case FERR_NF_M15ERR:
703*4882a593Smuzhiyun specific = "Non-Retry or Redundant Retry FBD "
704*4882a593Smuzhiyun "Northbound CRC error on read data";
705*4882a593Smuzhiyun break;
706*4882a593Smuzhiyun case FERR_NF_M21ERR:
707*4882a593Smuzhiyun specific = "FBD Northbound CRC error on "
708*4882a593Smuzhiyun "FBD Sync Status";
709*4882a593Smuzhiyun break;
710*4882a593Smuzhiyun case FERR_NF_M22ERR:
711*4882a593Smuzhiyun specific = "SPD protocol error";
712*4882a593Smuzhiyun break;
713*4882a593Smuzhiyun case FERR_NF_M27ERR:
714*4882a593Smuzhiyun specific = "DIMM-spare copy started";
715*4882a593Smuzhiyun break;
716*4882a593Smuzhiyun case FERR_NF_M28ERR:
717*4882a593Smuzhiyun specific = "DIMM-spare copy completed";
718*4882a593Smuzhiyun break;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun branch = EXTRACT_FBDCHAN_INDX(info->ferr_nf_fbd);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* Form out message */
723*4882a593Smuzhiyun snprintf(msg, sizeof(msg),
724*4882a593Smuzhiyun "Err=%#x (%s)", misc_errors, specific);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* Call the helper to output message */
727*4882a593Smuzhiyun edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1, 0, 0, 0,
728*4882a593Smuzhiyun branch >> 1, -1, -1,
729*4882a593Smuzhiyun "Misc error", msg);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /*
734*4882a593Smuzhiyun * i5000_process_error_info Process the error info that is
735*4882a593Smuzhiyun * in the 'info' structure, previously retrieved from hardware
736*4882a593Smuzhiyun */
i5000_process_error_info(struct mem_ctl_info * mci,struct i5000_error_info * info,int handle_errors)737*4882a593Smuzhiyun static void i5000_process_error_info(struct mem_ctl_info *mci,
738*4882a593Smuzhiyun struct i5000_error_info *info,
739*4882a593Smuzhiyun int handle_errors)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun /* First handle any fatal errors that occurred */
742*4882a593Smuzhiyun i5000_process_fatal_error_info(mci, info, handle_errors);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* now handle any non-fatal errors that occurred */
745*4882a593Smuzhiyun i5000_process_nonfatal_error_info(mci, info, handle_errors);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /*
749*4882a593Smuzhiyun * i5000_clear_error Retrieve any error from the hardware
750*4882a593Smuzhiyun * but do NOT process that error.
751*4882a593Smuzhiyun * Used for 'clearing' out of previous errors
752*4882a593Smuzhiyun * Called by the Core module.
753*4882a593Smuzhiyun */
i5000_clear_error(struct mem_ctl_info * mci)754*4882a593Smuzhiyun static void i5000_clear_error(struct mem_ctl_info *mci)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun struct i5000_error_info info;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun i5000_get_error_info(mci, &info);
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /*
762*4882a593Smuzhiyun * i5000_check_error Retrieve and process errors reported by the
763*4882a593Smuzhiyun * hardware. Called by the Core module.
764*4882a593Smuzhiyun */
i5000_check_error(struct mem_ctl_info * mci)765*4882a593Smuzhiyun static void i5000_check_error(struct mem_ctl_info *mci)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun struct i5000_error_info info;
768*4882a593Smuzhiyun edac_dbg(4, "MC%d\n", mci->mc_idx);
769*4882a593Smuzhiyun i5000_get_error_info(mci, &info);
770*4882a593Smuzhiyun i5000_process_error_info(mci, &info, 1);
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /*
774*4882a593Smuzhiyun * i5000_get_devices Find and perform 'get' operation on the MCH's
775*4882a593Smuzhiyun * device/functions we want to reference for this driver
776*4882a593Smuzhiyun *
777*4882a593Smuzhiyun * Need to 'get' device 16 func 1 and func 2
778*4882a593Smuzhiyun */
i5000_get_devices(struct mem_ctl_info * mci,int dev_idx)779*4882a593Smuzhiyun static int i5000_get_devices(struct mem_ctl_info *mci, int dev_idx)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun //const struct i5000_dev_info *i5000_dev = &i5000_devs[dev_idx];
782*4882a593Smuzhiyun struct i5000_pvt *pvt;
783*4882a593Smuzhiyun struct pci_dev *pdev;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun pvt = mci->pvt_info;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun /* Attempt to 'get' the MCH register we want */
788*4882a593Smuzhiyun pdev = NULL;
789*4882a593Smuzhiyun while (1) {
790*4882a593Smuzhiyun pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
791*4882a593Smuzhiyun PCI_DEVICE_ID_INTEL_I5000_DEV16, pdev);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /* End of list, leave */
794*4882a593Smuzhiyun if (pdev == NULL) {
795*4882a593Smuzhiyun i5000_printk(KERN_ERR,
796*4882a593Smuzhiyun "'system address,Process Bus' "
797*4882a593Smuzhiyun "device not found:"
798*4882a593Smuzhiyun "vendor 0x%x device 0x%x FUNC 1 "
799*4882a593Smuzhiyun "(broken BIOS?)\n",
800*4882a593Smuzhiyun PCI_VENDOR_ID_INTEL,
801*4882a593Smuzhiyun PCI_DEVICE_ID_INTEL_I5000_DEV16);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun return 1;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun /* Scan for device 16 func 1 */
807*4882a593Smuzhiyun if (PCI_FUNC(pdev->devfn) == 1)
808*4882a593Smuzhiyun break;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun pvt->branchmap_werrors = pdev;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* Attempt to 'get' the MCH register we want */
814*4882a593Smuzhiyun pdev = NULL;
815*4882a593Smuzhiyun while (1) {
816*4882a593Smuzhiyun pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
817*4882a593Smuzhiyun PCI_DEVICE_ID_INTEL_I5000_DEV16, pdev);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun if (pdev == NULL) {
820*4882a593Smuzhiyun i5000_printk(KERN_ERR,
821*4882a593Smuzhiyun "MC: 'branchmap,control,errors' "
822*4882a593Smuzhiyun "device not found:"
823*4882a593Smuzhiyun "vendor 0x%x device 0x%x Func 2 "
824*4882a593Smuzhiyun "(broken BIOS?)\n",
825*4882a593Smuzhiyun PCI_VENDOR_ID_INTEL,
826*4882a593Smuzhiyun PCI_DEVICE_ID_INTEL_I5000_DEV16);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun pci_dev_put(pvt->branchmap_werrors);
829*4882a593Smuzhiyun return 1;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun /* Scan for device 16 func 1 */
833*4882a593Smuzhiyun if (PCI_FUNC(pdev->devfn) == 2)
834*4882a593Smuzhiyun break;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun pvt->fsb_error_regs = pdev;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun edac_dbg(1, "System Address, processor bus- PCI Bus ID: %s %x:%x\n",
840*4882a593Smuzhiyun pci_name(pvt->system_address),
841*4882a593Smuzhiyun pvt->system_address->vendor, pvt->system_address->device);
842*4882a593Smuzhiyun edac_dbg(1, "Branchmap, control and errors - PCI Bus ID: %s %x:%x\n",
843*4882a593Smuzhiyun pci_name(pvt->branchmap_werrors),
844*4882a593Smuzhiyun pvt->branchmap_werrors->vendor,
845*4882a593Smuzhiyun pvt->branchmap_werrors->device);
846*4882a593Smuzhiyun edac_dbg(1, "FSB Error Regs - PCI Bus ID: %s %x:%x\n",
847*4882a593Smuzhiyun pci_name(pvt->fsb_error_regs),
848*4882a593Smuzhiyun pvt->fsb_error_regs->vendor, pvt->fsb_error_regs->device);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun pdev = NULL;
851*4882a593Smuzhiyun pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
852*4882a593Smuzhiyun PCI_DEVICE_ID_I5000_BRANCH_0, pdev);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun if (pdev == NULL) {
855*4882a593Smuzhiyun i5000_printk(KERN_ERR,
856*4882a593Smuzhiyun "MC: 'BRANCH 0' device not found:"
857*4882a593Smuzhiyun "vendor 0x%x device 0x%x Func 0 (broken BIOS?)\n",
858*4882a593Smuzhiyun PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_I5000_BRANCH_0);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun pci_dev_put(pvt->branchmap_werrors);
861*4882a593Smuzhiyun pci_dev_put(pvt->fsb_error_regs);
862*4882a593Smuzhiyun return 1;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun pvt->branch_0 = pdev;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /* If this device claims to have more than 2 channels then
868*4882a593Smuzhiyun * fetch Branch 1's information
869*4882a593Smuzhiyun */
870*4882a593Smuzhiyun if (pvt->maxch >= CHANNELS_PER_BRANCH) {
871*4882a593Smuzhiyun pdev = NULL;
872*4882a593Smuzhiyun pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
873*4882a593Smuzhiyun PCI_DEVICE_ID_I5000_BRANCH_1, pdev);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun if (pdev == NULL) {
876*4882a593Smuzhiyun i5000_printk(KERN_ERR,
877*4882a593Smuzhiyun "MC: 'BRANCH 1' device not found:"
878*4882a593Smuzhiyun "vendor 0x%x device 0x%x Func 0 "
879*4882a593Smuzhiyun "(broken BIOS?)\n",
880*4882a593Smuzhiyun PCI_VENDOR_ID_INTEL,
881*4882a593Smuzhiyun PCI_DEVICE_ID_I5000_BRANCH_1);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun pci_dev_put(pvt->branchmap_werrors);
884*4882a593Smuzhiyun pci_dev_put(pvt->fsb_error_regs);
885*4882a593Smuzhiyun pci_dev_put(pvt->branch_0);
886*4882a593Smuzhiyun return 1;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun pvt->branch_1 = pdev;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun return 0;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /*
896*4882a593Smuzhiyun * i5000_put_devices 'put' all the devices that we have
897*4882a593Smuzhiyun * reserved via 'get'
898*4882a593Smuzhiyun */
i5000_put_devices(struct mem_ctl_info * mci)899*4882a593Smuzhiyun static void i5000_put_devices(struct mem_ctl_info *mci)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun struct i5000_pvt *pvt;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun pvt = mci->pvt_info;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun pci_dev_put(pvt->branchmap_werrors); /* FUNC 1 */
906*4882a593Smuzhiyun pci_dev_put(pvt->fsb_error_regs); /* FUNC 2 */
907*4882a593Smuzhiyun pci_dev_put(pvt->branch_0); /* DEV 21 */
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /* Only if more than 2 channels do we release the second branch */
910*4882a593Smuzhiyun if (pvt->maxch >= CHANNELS_PER_BRANCH)
911*4882a593Smuzhiyun pci_dev_put(pvt->branch_1); /* DEV 22 */
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /*
915*4882a593Smuzhiyun * determine_amb_resent
916*4882a593Smuzhiyun *
917*4882a593Smuzhiyun * the information is contained in NUM_MTRS different registers
918*4882a593Smuzhiyun * determineing which of the NUM_MTRS requires knowing
919*4882a593Smuzhiyun * which channel is in question
920*4882a593Smuzhiyun *
921*4882a593Smuzhiyun * 2 branches, each with 2 channels
922*4882a593Smuzhiyun * b0_ambpresent0 for channel '0'
923*4882a593Smuzhiyun * b0_ambpresent1 for channel '1'
924*4882a593Smuzhiyun * b1_ambpresent0 for channel '2'
925*4882a593Smuzhiyun * b1_ambpresent1 for channel '3'
926*4882a593Smuzhiyun */
determine_amb_present_reg(struct i5000_pvt * pvt,int channel)927*4882a593Smuzhiyun static int determine_amb_present_reg(struct i5000_pvt *pvt, int channel)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun int amb_present;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (channel < CHANNELS_PER_BRANCH) {
932*4882a593Smuzhiyun if (channel & 0x1)
933*4882a593Smuzhiyun amb_present = pvt->b0_ambpresent1;
934*4882a593Smuzhiyun else
935*4882a593Smuzhiyun amb_present = pvt->b0_ambpresent0;
936*4882a593Smuzhiyun } else {
937*4882a593Smuzhiyun if (channel & 0x1)
938*4882a593Smuzhiyun amb_present = pvt->b1_ambpresent1;
939*4882a593Smuzhiyun else
940*4882a593Smuzhiyun amb_present = pvt->b1_ambpresent0;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun return amb_present;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /*
947*4882a593Smuzhiyun * determine_mtr(pvt, csrow, channel)
948*4882a593Smuzhiyun *
949*4882a593Smuzhiyun * return the proper MTR register as determine by the csrow and channel desired
950*4882a593Smuzhiyun */
determine_mtr(struct i5000_pvt * pvt,int slot,int channel)951*4882a593Smuzhiyun static int determine_mtr(struct i5000_pvt *pvt, int slot, int channel)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun int mtr;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun if (channel < CHANNELS_PER_BRANCH)
956*4882a593Smuzhiyun mtr = pvt->b0_mtr[slot];
957*4882a593Smuzhiyun else
958*4882a593Smuzhiyun mtr = pvt->b1_mtr[slot];
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun return mtr;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /*
964*4882a593Smuzhiyun */
decode_mtr(int slot_row,u16 mtr)965*4882a593Smuzhiyun static void decode_mtr(int slot_row, u16 mtr)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun int ans;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun ans = MTR_DIMMS_PRESENT(mtr);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun edac_dbg(2, "\tMTR%d=0x%x: DIMMs are %sPresent\n",
972*4882a593Smuzhiyun slot_row, mtr, ans ? "" : "NOT ");
973*4882a593Smuzhiyun if (!ans)
974*4882a593Smuzhiyun return;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun edac_dbg(2, "\t\tWIDTH: x%d\n", MTR_DRAM_WIDTH(mtr));
977*4882a593Smuzhiyun edac_dbg(2, "\t\tNUMBANK: %d bank(s)\n", MTR_DRAM_BANKS(mtr));
978*4882a593Smuzhiyun edac_dbg(2, "\t\tNUMRANK: %s\n",
979*4882a593Smuzhiyun MTR_DIMM_RANK(mtr) ? "double" : "single");
980*4882a593Smuzhiyun edac_dbg(2, "\t\tNUMROW: %s\n",
981*4882a593Smuzhiyun MTR_DIMM_ROWS(mtr) == 0 ? "8,192 - 13 rows" :
982*4882a593Smuzhiyun MTR_DIMM_ROWS(mtr) == 1 ? "16,384 - 14 rows" :
983*4882a593Smuzhiyun MTR_DIMM_ROWS(mtr) == 2 ? "32,768 - 15 rows" :
984*4882a593Smuzhiyun "reserved");
985*4882a593Smuzhiyun edac_dbg(2, "\t\tNUMCOL: %s\n",
986*4882a593Smuzhiyun MTR_DIMM_COLS(mtr) == 0 ? "1,024 - 10 columns" :
987*4882a593Smuzhiyun MTR_DIMM_COLS(mtr) == 1 ? "2,048 - 11 columns" :
988*4882a593Smuzhiyun MTR_DIMM_COLS(mtr) == 2 ? "4,096 - 12 columns" :
989*4882a593Smuzhiyun "reserved");
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
handle_channel(struct i5000_pvt * pvt,int slot,int channel,struct i5000_dimm_info * dinfo)992*4882a593Smuzhiyun static void handle_channel(struct i5000_pvt *pvt, int slot, int channel,
993*4882a593Smuzhiyun struct i5000_dimm_info *dinfo)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun int mtr;
996*4882a593Smuzhiyun int amb_present_reg;
997*4882a593Smuzhiyun int addrBits;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun mtr = determine_mtr(pvt, slot, channel);
1000*4882a593Smuzhiyun if (MTR_DIMMS_PRESENT(mtr)) {
1001*4882a593Smuzhiyun amb_present_reg = determine_amb_present_reg(pvt, channel);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun /* Determine if there is a DIMM present in this DIMM slot */
1004*4882a593Smuzhiyun if (amb_present_reg) {
1005*4882a593Smuzhiyun dinfo->dual_rank = MTR_DIMM_RANK(mtr);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /* Start with the number of bits for a Bank
1008*4882a593Smuzhiyun * on the DRAM */
1009*4882a593Smuzhiyun addrBits = MTR_DRAM_BANKS_ADDR_BITS(mtr);
1010*4882a593Smuzhiyun /* Add the number of ROW bits */
1011*4882a593Smuzhiyun addrBits += MTR_DIMM_ROWS_ADDR_BITS(mtr);
1012*4882a593Smuzhiyun /* add the number of COLUMN bits */
1013*4882a593Smuzhiyun addrBits += MTR_DIMM_COLS_ADDR_BITS(mtr);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /* Dual-rank memories have twice the size */
1016*4882a593Smuzhiyun if (dinfo->dual_rank)
1017*4882a593Smuzhiyun addrBits++;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun addrBits += 6; /* add 64 bits per DIMM */
1020*4882a593Smuzhiyun addrBits -= 20; /* divide by 2^^20 */
1021*4882a593Smuzhiyun addrBits -= 3; /* 8 bits per bytes */
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun dinfo->megabytes = 1 << addrBits;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /*
1029*4882a593Smuzhiyun * calculate_dimm_size
1030*4882a593Smuzhiyun *
1031*4882a593Smuzhiyun * also will output a DIMM matrix map, if debug is enabled, for viewing
1032*4882a593Smuzhiyun * how the DIMMs are populated
1033*4882a593Smuzhiyun */
calculate_dimm_size(struct i5000_pvt * pvt)1034*4882a593Smuzhiyun static void calculate_dimm_size(struct i5000_pvt *pvt)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun struct i5000_dimm_info *dinfo;
1037*4882a593Smuzhiyun int slot, channel, branch;
1038*4882a593Smuzhiyun char *p, *mem_buffer;
1039*4882a593Smuzhiyun int space, n;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* ================= Generate some debug output ================= */
1042*4882a593Smuzhiyun space = PAGE_SIZE;
1043*4882a593Smuzhiyun mem_buffer = p = kmalloc(space, GFP_KERNEL);
1044*4882a593Smuzhiyun if (p == NULL) {
1045*4882a593Smuzhiyun i5000_printk(KERN_ERR, "MC: %s:%s() kmalloc() failed\n",
1046*4882a593Smuzhiyun __FILE__, __func__);
1047*4882a593Smuzhiyun return;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /* Scan all the actual slots
1051*4882a593Smuzhiyun * and calculate the information for each DIMM
1052*4882a593Smuzhiyun * Start with the highest slot first, to display it first
1053*4882a593Smuzhiyun * and work toward the 0th slot
1054*4882a593Smuzhiyun */
1055*4882a593Smuzhiyun for (slot = pvt->maxdimmperch - 1; slot >= 0; slot--) {
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /* on an odd slot, first output a 'boundary' marker,
1058*4882a593Smuzhiyun * then reset the message buffer */
1059*4882a593Smuzhiyun if (slot & 0x1) {
1060*4882a593Smuzhiyun n = snprintf(p, space, "--------------------------"
1061*4882a593Smuzhiyun "--------------------------------");
1062*4882a593Smuzhiyun p += n;
1063*4882a593Smuzhiyun space -= n;
1064*4882a593Smuzhiyun edac_dbg(2, "%s\n", mem_buffer);
1065*4882a593Smuzhiyun p = mem_buffer;
1066*4882a593Smuzhiyun space = PAGE_SIZE;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun n = snprintf(p, space, "slot %2d ", slot);
1069*4882a593Smuzhiyun p += n;
1070*4882a593Smuzhiyun space -= n;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun for (channel = 0; channel < pvt->maxch; channel++) {
1073*4882a593Smuzhiyun dinfo = &pvt->dimm_info[slot][channel];
1074*4882a593Smuzhiyun handle_channel(pvt, slot, channel, dinfo);
1075*4882a593Smuzhiyun if (dinfo->megabytes)
1076*4882a593Smuzhiyun n = snprintf(p, space, "%4d MB %dR| ",
1077*4882a593Smuzhiyun dinfo->megabytes, dinfo->dual_rank + 1);
1078*4882a593Smuzhiyun else
1079*4882a593Smuzhiyun n = snprintf(p, space, "%4d MB | ", 0);
1080*4882a593Smuzhiyun p += n;
1081*4882a593Smuzhiyun space -= n;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun p += n;
1084*4882a593Smuzhiyun space -= n;
1085*4882a593Smuzhiyun edac_dbg(2, "%s\n", mem_buffer);
1086*4882a593Smuzhiyun p = mem_buffer;
1087*4882a593Smuzhiyun space = PAGE_SIZE;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun /* Output the last bottom 'boundary' marker */
1091*4882a593Smuzhiyun n = snprintf(p, space, "--------------------------"
1092*4882a593Smuzhiyun "--------------------------------");
1093*4882a593Smuzhiyun p += n;
1094*4882a593Smuzhiyun space -= n;
1095*4882a593Smuzhiyun edac_dbg(2, "%s\n", mem_buffer);
1096*4882a593Smuzhiyun p = mem_buffer;
1097*4882a593Smuzhiyun space = PAGE_SIZE;
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* now output the 'channel' labels */
1100*4882a593Smuzhiyun n = snprintf(p, space, " ");
1101*4882a593Smuzhiyun p += n;
1102*4882a593Smuzhiyun space -= n;
1103*4882a593Smuzhiyun for (channel = 0; channel < pvt->maxch; channel++) {
1104*4882a593Smuzhiyun n = snprintf(p, space, "channel %d | ", channel);
1105*4882a593Smuzhiyun p += n;
1106*4882a593Smuzhiyun space -= n;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun edac_dbg(2, "%s\n", mem_buffer);
1109*4882a593Smuzhiyun p = mem_buffer;
1110*4882a593Smuzhiyun space = PAGE_SIZE;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun n = snprintf(p, space, " ");
1113*4882a593Smuzhiyun p += n;
1114*4882a593Smuzhiyun for (branch = 0; branch < MAX_BRANCHES; branch++) {
1115*4882a593Smuzhiyun n = snprintf(p, space, " branch %d | ", branch);
1116*4882a593Smuzhiyun p += n;
1117*4882a593Smuzhiyun space -= n;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* output the last message and free buffer */
1121*4882a593Smuzhiyun edac_dbg(2, "%s\n", mem_buffer);
1122*4882a593Smuzhiyun kfree(mem_buffer);
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun /*
1126*4882a593Smuzhiyun * i5000_get_mc_regs read in the necessary registers and
1127*4882a593Smuzhiyun * cache locally
1128*4882a593Smuzhiyun *
1129*4882a593Smuzhiyun * Fills in the private data members
1130*4882a593Smuzhiyun */
i5000_get_mc_regs(struct mem_ctl_info * mci)1131*4882a593Smuzhiyun static void i5000_get_mc_regs(struct mem_ctl_info *mci)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun struct i5000_pvt *pvt;
1134*4882a593Smuzhiyun u32 actual_tolm;
1135*4882a593Smuzhiyun u16 limit;
1136*4882a593Smuzhiyun int slot_row;
1137*4882a593Smuzhiyun int way0, way1;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun pvt = mci->pvt_info;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun pci_read_config_dword(pvt->system_address, AMBASE,
1142*4882a593Smuzhiyun &pvt->u.ambase_bottom);
1143*4882a593Smuzhiyun pci_read_config_dword(pvt->system_address, AMBASE + sizeof(u32),
1144*4882a593Smuzhiyun &pvt->u.ambase_top);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun edac_dbg(2, "AMBASE= 0x%lx MAXCH= %d MAX-DIMM-Per-CH= %d\n",
1147*4882a593Smuzhiyun (long unsigned int)pvt->ambase, pvt->maxch, pvt->maxdimmperch);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* Get the Branch Map regs */
1150*4882a593Smuzhiyun pci_read_config_word(pvt->branchmap_werrors, TOLM, &pvt->tolm);
1151*4882a593Smuzhiyun pvt->tolm >>= 12;
1152*4882a593Smuzhiyun edac_dbg(2, "TOLM (number of 256M regions) =%u (0x%x)\n",
1153*4882a593Smuzhiyun pvt->tolm, pvt->tolm);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun actual_tolm = pvt->tolm << 28;
1156*4882a593Smuzhiyun edac_dbg(2, "Actual TOLM byte addr=%u (0x%x)\n",
1157*4882a593Smuzhiyun actual_tolm, actual_tolm);
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun pci_read_config_word(pvt->branchmap_werrors, MIR0, &pvt->mir0);
1160*4882a593Smuzhiyun pci_read_config_word(pvt->branchmap_werrors, MIR1, &pvt->mir1);
1161*4882a593Smuzhiyun pci_read_config_word(pvt->branchmap_werrors, MIR2, &pvt->mir2);
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun /* Get the MIR[0-2] regs */
1164*4882a593Smuzhiyun limit = (pvt->mir0 >> 4) & 0x0FFF;
1165*4882a593Smuzhiyun way0 = pvt->mir0 & 0x1;
1166*4882a593Smuzhiyun way1 = pvt->mir0 & 0x2;
1167*4882a593Smuzhiyun edac_dbg(2, "MIR0: limit= 0x%x WAY1= %u WAY0= %x\n",
1168*4882a593Smuzhiyun limit, way1, way0);
1169*4882a593Smuzhiyun limit = (pvt->mir1 >> 4) & 0x0FFF;
1170*4882a593Smuzhiyun way0 = pvt->mir1 & 0x1;
1171*4882a593Smuzhiyun way1 = pvt->mir1 & 0x2;
1172*4882a593Smuzhiyun edac_dbg(2, "MIR1: limit= 0x%x WAY1= %u WAY0= %x\n",
1173*4882a593Smuzhiyun limit, way1, way0);
1174*4882a593Smuzhiyun limit = (pvt->mir2 >> 4) & 0x0FFF;
1175*4882a593Smuzhiyun way0 = pvt->mir2 & 0x1;
1176*4882a593Smuzhiyun way1 = pvt->mir2 & 0x2;
1177*4882a593Smuzhiyun edac_dbg(2, "MIR2: limit= 0x%x WAY1= %u WAY0= %x\n",
1178*4882a593Smuzhiyun limit, way1, way0);
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /* Get the MTR[0-3] regs */
1181*4882a593Smuzhiyun for (slot_row = 0; slot_row < NUM_MTRS; slot_row++) {
1182*4882a593Smuzhiyun int where = MTR0 + (slot_row * sizeof(u32));
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun pci_read_config_word(pvt->branch_0, where,
1185*4882a593Smuzhiyun &pvt->b0_mtr[slot_row]);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun edac_dbg(2, "MTR%d where=0x%x B0 value=0x%x\n",
1188*4882a593Smuzhiyun slot_row, where, pvt->b0_mtr[slot_row]);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun if (pvt->maxch >= CHANNELS_PER_BRANCH) {
1191*4882a593Smuzhiyun pci_read_config_word(pvt->branch_1, where,
1192*4882a593Smuzhiyun &pvt->b1_mtr[slot_row]);
1193*4882a593Smuzhiyun edac_dbg(2, "MTR%d where=0x%x B1 value=0x%x\n",
1194*4882a593Smuzhiyun slot_row, where, pvt->b1_mtr[slot_row]);
1195*4882a593Smuzhiyun } else {
1196*4882a593Smuzhiyun pvt->b1_mtr[slot_row] = 0;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /* Read and dump branch 0's MTRs */
1201*4882a593Smuzhiyun edac_dbg(2, "Memory Technology Registers:\n");
1202*4882a593Smuzhiyun edac_dbg(2, " Branch 0:\n");
1203*4882a593Smuzhiyun for (slot_row = 0; slot_row < NUM_MTRS; slot_row++) {
1204*4882a593Smuzhiyun decode_mtr(slot_row, pvt->b0_mtr[slot_row]);
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun pci_read_config_word(pvt->branch_0, AMB_PRESENT_0,
1207*4882a593Smuzhiyun &pvt->b0_ambpresent0);
1208*4882a593Smuzhiyun edac_dbg(2, "\t\tAMB-Branch 0-present0 0x%x:\n", pvt->b0_ambpresent0);
1209*4882a593Smuzhiyun pci_read_config_word(pvt->branch_0, AMB_PRESENT_1,
1210*4882a593Smuzhiyun &pvt->b0_ambpresent1);
1211*4882a593Smuzhiyun edac_dbg(2, "\t\tAMB-Branch 0-present1 0x%x:\n", pvt->b0_ambpresent1);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun /* Only if we have 2 branchs (4 channels) */
1214*4882a593Smuzhiyun if (pvt->maxch < CHANNELS_PER_BRANCH) {
1215*4882a593Smuzhiyun pvt->b1_ambpresent0 = 0;
1216*4882a593Smuzhiyun pvt->b1_ambpresent1 = 0;
1217*4882a593Smuzhiyun } else {
1218*4882a593Smuzhiyun /* Read and dump branch 1's MTRs */
1219*4882a593Smuzhiyun edac_dbg(2, " Branch 1:\n");
1220*4882a593Smuzhiyun for (slot_row = 0; slot_row < NUM_MTRS; slot_row++) {
1221*4882a593Smuzhiyun decode_mtr(slot_row, pvt->b1_mtr[slot_row]);
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun pci_read_config_word(pvt->branch_1, AMB_PRESENT_0,
1224*4882a593Smuzhiyun &pvt->b1_ambpresent0);
1225*4882a593Smuzhiyun edac_dbg(2, "\t\tAMB-Branch 1-present0 0x%x:\n",
1226*4882a593Smuzhiyun pvt->b1_ambpresent0);
1227*4882a593Smuzhiyun pci_read_config_word(pvt->branch_1, AMB_PRESENT_1,
1228*4882a593Smuzhiyun &pvt->b1_ambpresent1);
1229*4882a593Smuzhiyun edac_dbg(2, "\t\tAMB-Branch 1-present1 0x%x:\n",
1230*4882a593Smuzhiyun pvt->b1_ambpresent1);
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /* Go and determine the size of each DIMM and place in an
1234*4882a593Smuzhiyun * orderly matrix */
1235*4882a593Smuzhiyun calculate_dimm_size(pvt);
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun /*
1239*4882a593Smuzhiyun * i5000_init_csrows Initialize the 'csrows' table within
1240*4882a593Smuzhiyun * the mci control structure with the
1241*4882a593Smuzhiyun * addressing of memory.
1242*4882a593Smuzhiyun *
1243*4882a593Smuzhiyun * return:
1244*4882a593Smuzhiyun * 0 success
1245*4882a593Smuzhiyun * 1 no actual memory found on this MC
1246*4882a593Smuzhiyun */
i5000_init_csrows(struct mem_ctl_info * mci)1247*4882a593Smuzhiyun static int i5000_init_csrows(struct mem_ctl_info *mci)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun struct i5000_pvt *pvt;
1250*4882a593Smuzhiyun struct dimm_info *dimm;
1251*4882a593Smuzhiyun int empty;
1252*4882a593Smuzhiyun int max_csrows;
1253*4882a593Smuzhiyun int mtr;
1254*4882a593Smuzhiyun int csrow_megs;
1255*4882a593Smuzhiyun int channel;
1256*4882a593Smuzhiyun int slot;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun pvt = mci->pvt_info;
1259*4882a593Smuzhiyun max_csrows = pvt->maxdimmperch * 2;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun empty = 1; /* Assume NO memory */
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun /*
1264*4882a593Smuzhiyun * FIXME: The memory layout used to map slot/channel into the
1265*4882a593Smuzhiyun * real memory architecture is weird: branch+slot are "csrows"
1266*4882a593Smuzhiyun * and channel is channel. That required an extra array (dimm_info)
1267*4882a593Smuzhiyun * to map the dimms. A good cleanup would be to remove this array,
1268*4882a593Smuzhiyun * and do a loop here with branch, channel, slot
1269*4882a593Smuzhiyun */
1270*4882a593Smuzhiyun for (slot = 0; slot < max_csrows; slot++) {
1271*4882a593Smuzhiyun for (channel = 0; channel < pvt->maxch; channel++) {
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun mtr = determine_mtr(pvt, slot, channel);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun if (!MTR_DIMMS_PRESENT(mtr))
1276*4882a593Smuzhiyun continue;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun dimm = edac_get_dimm(mci, channel / MAX_BRANCHES,
1279*4882a593Smuzhiyun channel % MAX_BRANCHES, slot);
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun csrow_megs = pvt->dimm_info[slot][channel].megabytes;
1282*4882a593Smuzhiyun dimm->grain = 8;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun /* Assume DDR2 for now */
1285*4882a593Smuzhiyun dimm->mtype = MEM_FB_DDR2;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun /* ask what device type on this row */
1288*4882a593Smuzhiyun if (MTR_DRAM_WIDTH(mtr) == 8)
1289*4882a593Smuzhiyun dimm->dtype = DEV_X8;
1290*4882a593Smuzhiyun else
1291*4882a593Smuzhiyun dimm->dtype = DEV_X4;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun dimm->edac_mode = EDAC_S8ECD8ED;
1294*4882a593Smuzhiyun dimm->nr_pages = csrow_megs << 8;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun empty = 0;
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun return empty;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /*
1304*4882a593Smuzhiyun * i5000_enable_error_reporting
1305*4882a593Smuzhiyun * Turn on the memory reporting features of the hardware
1306*4882a593Smuzhiyun */
i5000_enable_error_reporting(struct mem_ctl_info * mci)1307*4882a593Smuzhiyun static void i5000_enable_error_reporting(struct mem_ctl_info *mci)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun struct i5000_pvt *pvt;
1310*4882a593Smuzhiyun u32 fbd_error_mask;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun pvt = mci->pvt_info;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /* Read the FBD Error Mask Register */
1315*4882a593Smuzhiyun pci_read_config_dword(pvt->branchmap_werrors, EMASK_FBD,
1316*4882a593Smuzhiyun &fbd_error_mask);
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun /* Enable with a '0' */
1319*4882a593Smuzhiyun fbd_error_mask &= ~(ENABLE_EMASK_ALL);
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun pci_write_config_dword(pvt->branchmap_werrors, EMASK_FBD,
1322*4882a593Smuzhiyun fbd_error_mask);
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun /*
1326*4882a593Smuzhiyun * i5000_get_dimm_and_channel_counts(pdev, &nr_csrows, &num_channels)
1327*4882a593Smuzhiyun *
1328*4882a593Smuzhiyun * ask the device how many channels are present and how many CSROWS
1329*4882a593Smuzhiyun * as well
1330*4882a593Smuzhiyun */
i5000_get_dimm_and_channel_counts(struct pci_dev * pdev,int * num_dimms_per_channel,int * num_channels)1331*4882a593Smuzhiyun static void i5000_get_dimm_and_channel_counts(struct pci_dev *pdev,
1332*4882a593Smuzhiyun int *num_dimms_per_channel,
1333*4882a593Smuzhiyun int *num_channels)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun u8 value;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun /* Need to retrieve just how many channels and dimms per channel are
1338*4882a593Smuzhiyun * supported on this memory controller
1339*4882a593Smuzhiyun */
1340*4882a593Smuzhiyun pci_read_config_byte(pdev, MAXDIMMPERCH, &value);
1341*4882a593Smuzhiyun *num_dimms_per_channel = (int)value;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun pci_read_config_byte(pdev, MAXCH, &value);
1344*4882a593Smuzhiyun *num_channels = (int)value;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun /*
1348*4882a593Smuzhiyun * i5000_probe1 Probe for ONE instance of device to see if it is
1349*4882a593Smuzhiyun * present.
1350*4882a593Smuzhiyun * return:
1351*4882a593Smuzhiyun * 0 for FOUND a device
1352*4882a593Smuzhiyun * < 0 for error code
1353*4882a593Smuzhiyun */
i5000_probe1(struct pci_dev * pdev,int dev_idx)1354*4882a593Smuzhiyun static int i5000_probe1(struct pci_dev *pdev, int dev_idx)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun struct mem_ctl_info *mci;
1357*4882a593Smuzhiyun struct edac_mc_layer layers[3];
1358*4882a593Smuzhiyun struct i5000_pvt *pvt;
1359*4882a593Smuzhiyun int num_channels;
1360*4882a593Smuzhiyun int num_dimms_per_channel;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun edac_dbg(0, "MC: pdev bus %u dev=0x%x fn=0x%x\n",
1363*4882a593Smuzhiyun pdev->bus->number,
1364*4882a593Smuzhiyun PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn));
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun /* We only are looking for func 0 of the set */
1367*4882a593Smuzhiyun if (PCI_FUNC(pdev->devfn) != 0)
1368*4882a593Smuzhiyun return -ENODEV;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /* Ask the devices for the number of CSROWS and CHANNELS so
1371*4882a593Smuzhiyun * that we can calculate the memory resources, etc
1372*4882a593Smuzhiyun *
1373*4882a593Smuzhiyun * The Chipset will report what it can handle which will be greater
1374*4882a593Smuzhiyun * or equal to what the motherboard manufacturer will implement.
1375*4882a593Smuzhiyun *
1376*4882a593Smuzhiyun * As we don't have a motherboard identification routine to determine
1377*4882a593Smuzhiyun * actual number of slots/dimms per channel, we thus utilize the
1378*4882a593Smuzhiyun * resource as specified by the chipset. Thus, we might have
1379*4882a593Smuzhiyun * have more DIMMs per channel than actually on the mobo, but this
1380*4882a593Smuzhiyun * allows the driver to support up to the chipset max, without
1381*4882a593Smuzhiyun * some fancy mobo determination.
1382*4882a593Smuzhiyun */
1383*4882a593Smuzhiyun i5000_get_dimm_and_channel_counts(pdev, &num_dimms_per_channel,
1384*4882a593Smuzhiyun &num_channels);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun edac_dbg(0, "MC: Number of Branches=2 Channels= %d DIMMS= %d\n",
1387*4882a593Smuzhiyun num_channels, num_dimms_per_channel);
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun /* allocate a new MC control structure */
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun layers[0].type = EDAC_MC_LAYER_BRANCH;
1392*4882a593Smuzhiyun layers[0].size = MAX_BRANCHES;
1393*4882a593Smuzhiyun layers[0].is_virt_csrow = false;
1394*4882a593Smuzhiyun layers[1].type = EDAC_MC_LAYER_CHANNEL;
1395*4882a593Smuzhiyun layers[1].size = num_channels / MAX_BRANCHES;
1396*4882a593Smuzhiyun layers[1].is_virt_csrow = false;
1397*4882a593Smuzhiyun layers[2].type = EDAC_MC_LAYER_SLOT;
1398*4882a593Smuzhiyun layers[2].size = num_dimms_per_channel;
1399*4882a593Smuzhiyun layers[2].is_virt_csrow = true;
1400*4882a593Smuzhiyun mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(*pvt));
1401*4882a593Smuzhiyun if (mci == NULL)
1402*4882a593Smuzhiyun return -ENOMEM;
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun edac_dbg(0, "MC: mci = %p\n", mci);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun mci->pdev = &pdev->dev; /* record ptr to the generic device */
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun pvt = mci->pvt_info;
1409*4882a593Smuzhiyun pvt->system_address = pdev; /* Record this device in our private */
1410*4882a593Smuzhiyun pvt->maxch = num_channels;
1411*4882a593Smuzhiyun pvt->maxdimmperch = num_dimms_per_channel;
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun /* 'get' the pci devices we want to reserve for our use */
1414*4882a593Smuzhiyun if (i5000_get_devices(mci, dev_idx))
1415*4882a593Smuzhiyun goto fail0;
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* Time to get serious */
1418*4882a593Smuzhiyun i5000_get_mc_regs(mci); /* retrieve the hardware registers */
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun mci->mc_idx = 0;
1421*4882a593Smuzhiyun mci->mtype_cap = MEM_FLAG_FB_DDR2;
1422*4882a593Smuzhiyun mci->edac_ctl_cap = EDAC_FLAG_NONE;
1423*4882a593Smuzhiyun mci->edac_cap = EDAC_FLAG_NONE;
1424*4882a593Smuzhiyun mci->mod_name = "i5000_edac.c";
1425*4882a593Smuzhiyun mci->ctl_name = i5000_devs[dev_idx].ctl_name;
1426*4882a593Smuzhiyun mci->dev_name = pci_name(pdev);
1427*4882a593Smuzhiyun mci->ctl_page_to_phys = NULL;
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun /* Set the function pointer to an actual operation function */
1430*4882a593Smuzhiyun mci->edac_check = i5000_check_error;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun /* initialize the MC control structure 'csrows' table
1433*4882a593Smuzhiyun * with the mapping and control information */
1434*4882a593Smuzhiyun if (i5000_init_csrows(mci)) {
1435*4882a593Smuzhiyun edac_dbg(0, "MC: Setting mci->edac_cap to EDAC_FLAG_NONE because i5000_init_csrows() returned nonzero value\n");
1436*4882a593Smuzhiyun mci->edac_cap = EDAC_FLAG_NONE; /* no csrows found */
1437*4882a593Smuzhiyun } else {
1438*4882a593Smuzhiyun edac_dbg(1, "MC: Enable error reporting now\n");
1439*4882a593Smuzhiyun i5000_enable_error_reporting(mci);
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /* add this new MC control structure to EDAC's list of MCs */
1443*4882a593Smuzhiyun if (edac_mc_add_mc(mci)) {
1444*4882a593Smuzhiyun edac_dbg(0, "MC: failed edac_mc_add_mc()\n");
1445*4882a593Smuzhiyun /* FIXME: perhaps some code should go here that disables error
1446*4882a593Smuzhiyun * reporting if we just enabled it
1447*4882a593Smuzhiyun */
1448*4882a593Smuzhiyun goto fail1;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun i5000_clear_error(mci);
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun /* allocating generic PCI control info */
1454*4882a593Smuzhiyun i5000_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR);
1455*4882a593Smuzhiyun if (!i5000_pci) {
1456*4882a593Smuzhiyun printk(KERN_WARNING
1457*4882a593Smuzhiyun "%s(): Unable to create PCI control\n",
1458*4882a593Smuzhiyun __func__);
1459*4882a593Smuzhiyun printk(KERN_WARNING
1460*4882a593Smuzhiyun "%s(): PCI error report via EDAC not setup\n",
1461*4882a593Smuzhiyun __func__);
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun return 0;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun /* Error exit unwinding stack */
1467*4882a593Smuzhiyun fail1:
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun i5000_put_devices(mci);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun fail0:
1472*4882a593Smuzhiyun edac_mc_free(mci);
1473*4882a593Smuzhiyun return -ENODEV;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun /*
1477*4882a593Smuzhiyun * i5000_init_one constructor for one instance of device
1478*4882a593Smuzhiyun *
1479*4882a593Smuzhiyun * returns:
1480*4882a593Smuzhiyun * negative on error
1481*4882a593Smuzhiyun * count (>= 0)
1482*4882a593Smuzhiyun */
i5000_init_one(struct pci_dev * pdev,const struct pci_device_id * id)1483*4882a593Smuzhiyun static int i5000_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun int rc;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun edac_dbg(0, "MC:\n");
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /* wake up device */
1490*4882a593Smuzhiyun rc = pci_enable_device(pdev);
1491*4882a593Smuzhiyun if (rc)
1492*4882a593Smuzhiyun return rc;
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun /* now probe and enable the device */
1495*4882a593Smuzhiyun return i5000_probe1(pdev, id->driver_data);
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun /*
1499*4882a593Smuzhiyun * i5000_remove_one destructor for one instance of device
1500*4882a593Smuzhiyun *
1501*4882a593Smuzhiyun */
i5000_remove_one(struct pci_dev * pdev)1502*4882a593Smuzhiyun static void i5000_remove_one(struct pci_dev *pdev)
1503*4882a593Smuzhiyun {
1504*4882a593Smuzhiyun struct mem_ctl_info *mci;
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun edac_dbg(0, "\n");
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun if (i5000_pci)
1509*4882a593Smuzhiyun edac_pci_release_generic_ctl(i5000_pci);
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
1512*4882a593Smuzhiyun return;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun /* retrieve references to resources, and free those resources */
1515*4882a593Smuzhiyun i5000_put_devices(mci);
1516*4882a593Smuzhiyun edac_mc_free(mci);
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun /*
1520*4882a593Smuzhiyun * pci_device_id table for which devices we are looking for
1521*4882a593Smuzhiyun *
1522*4882a593Smuzhiyun * The "E500P" device is the first device supported.
1523*4882a593Smuzhiyun */
1524*4882a593Smuzhiyun static const struct pci_device_id i5000_pci_tbl[] = {
1525*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000_DEV16),
1526*4882a593Smuzhiyun .driver_data = I5000P},
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun {0,} /* 0 terminated list. */
1529*4882a593Smuzhiyun };
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, i5000_pci_tbl);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun /*
1534*4882a593Smuzhiyun * i5000_driver pci_driver structure for this module
1535*4882a593Smuzhiyun *
1536*4882a593Smuzhiyun */
1537*4882a593Smuzhiyun static struct pci_driver i5000_driver = {
1538*4882a593Smuzhiyun .name = KBUILD_BASENAME,
1539*4882a593Smuzhiyun .probe = i5000_init_one,
1540*4882a593Smuzhiyun .remove = i5000_remove_one,
1541*4882a593Smuzhiyun .id_table = i5000_pci_tbl,
1542*4882a593Smuzhiyun };
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /*
1545*4882a593Smuzhiyun * i5000_init Module entry function
1546*4882a593Smuzhiyun * Try to initialize this module for its devices
1547*4882a593Smuzhiyun */
i5000_init(void)1548*4882a593Smuzhiyun static int __init i5000_init(void)
1549*4882a593Smuzhiyun {
1550*4882a593Smuzhiyun int pci_rc;
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun edac_dbg(2, "MC:\n");
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun /* Ensure that the OPSTATE is set correctly for POLL or NMI */
1555*4882a593Smuzhiyun opstate_init();
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun pci_rc = pci_register_driver(&i5000_driver);
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun return (pci_rc < 0) ? pci_rc : 0;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun /*
1563*4882a593Smuzhiyun * i5000_exit() Module exit function
1564*4882a593Smuzhiyun * Unregister the driver
1565*4882a593Smuzhiyun */
i5000_exit(void)1566*4882a593Smuzhiyun static void __exit i5000_exit(void)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun edac_dbg(2, "MC:\n");
1569*4882a593Smuzhiyun pci_unregister_driver(&i5000_driver);
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun module_init(i5000_init);
1573*4882a593Smuzhiyun module_exit(i5000_exit);
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1576*4882a593Smuzhiyun MODULE_AUTHOR
1577*4882a593Smuzhiyun ("Linux Networx (http://lnxi.com) Doug Thompson <norsk5@xmission.com>");
1578*4882a593Smuzhiyun MODULE_DESCRIPTION("MC Driver for Intel I5000 memory controllers - "
1579*4882a593Smuzhiyun I5000_REVISION);
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun module_param(edac_op_state, int, 0444);
1582*4882a593Smuzhiyun MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");
1583*4882a593Smuzhiyun module_param(misc_messages, int, 0444);
1584*4882a593Smuzhiyun MODULE_PARM_DESC(misc_messages, "Log miscellaneous non fatal messages");
1585*4882a593Smuzhiyun
1586