xref: /OK3568_Linux_fs/kernel/drivers/edac/dmc520_edac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun  * EDAC driver for DMC-520 memory controller.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * The driver supports 10 interrupt lines,
7*4882a593Smuzhiyun  * though only dram_ecc_errc and dram_ecc_errd are currently handled.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Authors:	Rui Zhao <ruizhao@microsoft.com>
10*4882a593Smuzhiyun  *		Lei Wang <lewan@microsoft.com>
11*4882a593Smuzhiyun  *		Shiping Ji <shji@microsoft.com>
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/bitfield.h>
15*4882a593Smuzhiyun #include <linux/edac.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include "edac_mc.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* DMC-520 registers */
26*4882a593Smuzhiyun #define REG_OFFSET_FEATURE_CONFIG			0x130
27*4882a593Smuzhiyun #define REG_OFFSET_ECC_ERRC_COUNT_31_00		0x158
28*4882a593Smuzhiyun #define REG_OFFSET_ECC_ERRC_COUNT_63_32		0x15C
29*4882a593Smuzhiyun #define REG_OFFSET_ECC_ERRD_COUNT_31_00		0x160
30*4882a593Smuzhiyun #define REG_OFFSET_ECC_ERRD_COUNT_63_32		0x164
31*4882a593Smuzhiyun #define REG_OFFSET_INTERRUPT_CONTROL			0x500
32*4882a593Smuzhiyun #define REG_OFFSET_INTERRUPT_CLR			0x508
33*4882a593Smuzhiyun #define REG_OFFSET_INTERRUPT_STATUS			0x510
34*4882a593Smuzhiyun #define REG_OFFSET_DRAM_ECC_ERRC_INT_INFO_31_00	0x528
35*4882a593Smuzhiyun #define REG_OFFSET_DRAM_ECC_ERRC_INT_INFO_63_32	0x52C
36*4882a593Smuzhiyun #define REG_OFFSET_DRAM_ECC_ERRD_INT_INFO_31_00	0x530
37*4882a593Smuzhiyun #define REG_OFFSET_DRAM_ECC_ERRD_INT_INFO_63_32	0x534
38*4882a593Smuzhiyun #define REG_OFFSET_ADDRESS_CONTROL_NOW			0x1010
39*4882a593Smuzhiyun #define REG_OFFSET_MEMORY_TYPE_NOW			0x1128
40*4882a593Smuzhiyun #define REG_OFFSET_SCRUB_CONTROL0_NOW			0x1170
41*4882a593Smuzhiyun #define REG_OFFSET_FORMAT_CONTROL			0x18
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* DMC-520 types, masks and bitfields */
44*4882a593Smuzhiyun #define RAM_ECC_INT_CE_BIT			BIT(0)
45*4882a593Smuzhiyun #define RAM_ECC_INT_UE_BIT			BIT(1)
46*4882a593Smuzhiyun #define DRAM_ECC_INT_CE_BIT			BIT(2)
47*4882a593Smuzhiyun #define DRAM_ECC_INT_UE_BIT			BIT(3)
48*4882a593Smuzhiyun #define FAILED_ACCESS_INT_BIT			BIT(4)
49*4882a593Smuzhiyun #define FAILED_PROG_INT_BIT			BIT(5)
50*4882a593Smuzhiyun #define LINK_ERR_INT_BIT			BIT(6)
51*4882a593Smuzhiyun #define TEMPERATURE_EVENT_INT_BIT		BIT(7)
52*4882a593Smuzhiyun #define ARCH_FSM_INT_BIT			BIT(8)
53*4882a593Smuzhiyun #define PHY_REQUEST_INT_BIT			BIT(9)
54*4882a593Smuzhiyun #define MEMORY_WIDTH_MASK			GENMASK(1, 0)
55*4882a593Smuzhiyun #define SCRUB_TRIGGER0_NEXT_MASK		GENMASK(1, 0)
56*4882a593Smuzhiyun #define REG_FIELD_DRAM_ECC_ENABLED		GENMASK(1, 0)
57*4882a593Smuzhiyun #define REG_FIELD_MEMORY_TYPE			GENMASK(2, 0)
58*4882a593Smuzhiyun #define REG_FIELD_DEVICE_WIDTH			GENMASK(9, 8)
59*4882a593Smuzhiyun #define REG_FIELD_ADDRESS_CONTROL_COL		GENMASK(2,  0)
60*4882a593Smuzhiyun #define REG_FIELD_ADDRESS_CONTROL_ROW		GENMASK(10, 8)
61*4882a593Smuzhiyun #define REG_FIELD_ADDRESS_CONTROL_BANK		GENMASK(18, 16)
62*4882a593Smuzhiyun #define REG_FIELD_ADDRESS_CONTROL_RANK		GENMASK(25, 24)
63*4882a593Smuzhiyun #define REG_FIELD_ERR_INFO_LOW_VALID		BIT(0)
64*4882a593Smuzhiyun #define REG_FIELD_ERR_INFO_LOW_COL		GENMASK(10, 1)
65*4882a593Smuzhiyun #define REG_FIELD_ERR_INFO_LOW_ROW		GENMASK(28, 11)
66*4882a593Smuzhiyun #define REG_FIELD_ERR_INFO_LOW_RANK		GENMASK(31, 29)
67*4882a593Smuzhiyun #define REG_FIELD_ERR_INFO_HIGH_BANK		GENMASK(3, 0)
68*4882a593Smuzhiyun #define REG_FIELD_ERR_INFO_HIGH_VALID		BIT(31)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define DRAM_ADDRESS_CONTROL_MIN_COL_BITS	8
71*4882a593Smuzhiyun #define DRAM_ADDRESS_CONTROL_MIN_ROW_BITS	11
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define DMC520_SCRUB_TRIGGER_ERR_DETECT	2
74*4882a593Smuzhiyun #define DMC520_SCRUB_TRIGGER_IDLE		3
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* Driver settings */
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun  * The max-length message would be: "rank:7 bank:15 row:262143 col:1023".
79*4882a593Smuzhiyun  * Max length is 34. Using a 40-size buffer is enough.
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun #define DMC520_MSG_BUF_SIZE			40
82*4882a593Smuzhiyun #define EDAC_MOD_NAME				"dmc520-edac"
83*4882a593Smuzhiyun #define EDAC_CTL_NAME				"dmc520"
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* the data bus width for the attached memory chips. */
86*4882a593Smuzhiyun enum dmc520_mem_width {
87*4882a593Smuzhiyun 	MEM_WIDTH_X32 = 2,
88*4882a593Smuzhiyun 	MEM_WIDTH_X64 = 3
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* memory type */
92*4882a593Smuzhiyun enum dmc520_mem_type {
93*4882a593Smuzhiyun 	MEM_TYPE_DDR3 = 1,
94*4882a593Smuzhiyun 	MEM_TYPE_DDR4 = 2
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* memory device width */
98*4882a593Smuzhiyun enum dmc520_dev_width {
99*4882a593Smuzhiyun 	DEV_WIDTH_X4 = 0,
100*4882a593Smuzhiyun 	DEV_WIDTH_X8 = 1,
101*4882a593Smuzhiyun 	DEV_WIDTH_X16 = 2
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct ecc_error_info {
105*4882a593Smuzhiyun 	u32 col;
106*4882a593Smuzhiyun 	u32 row;
107*4882a593Smuzhiyun 	u32 bank;
108*4882a593Smuzhiyun 	u32 rank;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* The interrupt config */
112*4882a593Smuzhiyun struct dmc520_irq_config {
113*4882a593Smuzhiyun 	char *name;
114*4882a593Smuzhiyun 	int mask;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* The interrupt mappings */
118*4882a593Smuzhiyun static struct dmc520_irq_config dmc520_irq_configs[] = {
119*4882a593Smuzhiyun 	{
120*4882a593Smuzhiyun 		.name = "ram_ecc_errc",
121*4882a593Smuzhiyun 		.mask = RAM_ECC_INT_CE_BIT
122*4882a593Smuzhiyun 	},
123*4882a593Smuzhiyun 	{
124*4882a593Smuzhiyun 		.name = "ram_ecc_errd",
125*4882a593Smuzhiyun 		.mask = RAM_ECC_INT_UE_BIT
126*4882a593Smuzhiyun 	},
127*4882a593Smuzhiyun 	{
128*4882a593Smuzhiyun 		.name = "dram_ecc_errc",
129*4882a593Smuzhiyun 		.mask = DRAM_ECC_INT_CE_BIT
130*4882a593Smuzhiyun 	},
131*4882a593Smuzhiyun 	{
132*4882a593Smuzhiyun 		.name = "dram_ecc_errd",
133*4882a593Smuzhiyun 		.mask = DRAM_ECC_INT_UE_BIT
134*4882a593Smuzhiyun 	},
135*4882a593Smuzhiyun 	{
136*4882a593Smuzhiyun 		.name = "failed_access",
137*4882a593Smuzhiyun 		.mask = FAILED_ACCESS_INT_BIT
138*4882a593Smuzhiyun 	},
139*4882a593Smuzhiyun 	{
140*4882a593Smuzhiyun 		.name = "failed_prog",
141*4882a593Smuzhiyun 		.mask = FAILED_PROG_INT_BIT
142*4882a593Smuzhiyun 	},
143*4882a593Smuzhiyun 	{
144*4882a593Smuzhiyun 		.name = "link_err",
145*4882a593Smuzhiyun 		.mask = LINK_ERR_INT_BIT
146*4882a593Smuzhiyun 	},
147*4882a593Smuzhiyun 	{
148*4882a593Smuzhiyun 		.name = "temperature_event",
149*4882a593Smuzhiyun 		.mask = TEMPERATURE_EVENT_INT_BIT
150*4882a593Smuzhiyun 	},
151*4882a593Smuzhiyun 	{
152*4882a593Smuzhiyun 		.name = "arch_fsm",
153*4882a593Smuzhiyun 		.mask = ARCH_FSM_INT_BIT
154*4882a593Smuzhiyun 	},
155*4882a593Smuzhiyun 	{
156*4882a593Smuzhiyun 		.name = "phy_request",
157*4882a593Smuzhiyun 		.mask = PHY_REQUEST_INT_BIT
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define NUMBER_OF_IRQS				ARRAY_SIZE(dmc520_irq_configs)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun  * The EDAC driver private data.
165*4882a593Smuzhiyun  * error_lock is to protect concurrent writes to the mci->error_desc through
166*4882a593Smuzhiyun  * edac_mc_handle_error().
167*4882a593Smuzhiyun  */
168*4882a593Smuzhiyun struct dmc520_edac {
169*4882a593Smuzhiyun 	void __iomem *reg_base;
170*4882a593Smuzhiyun 	spinlock_t error_lock;
171*4882a593Smuzhiyun 	u32 mem_width_in_bytes;
172*4882a593Smuzhiyun 	int irqs[NUMBER_OF_IRQS];
173*4882a593Smuzhiyun 	int masks[NUMBER_OF_IRQS];
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static int dmc520_mc_idx;
177*4882a593Smuzhiyun 
dmc520_read_reg(struct dmc520_edac * pvt,u32 offset)178*4882a593Smuzhiyun static u32 dmc520_read_reg(struct dmc520_edac *pvt, u32 offset)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	return readl(pvt->reg_base + offset);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
dmc520_write_reg(struct dmc520_edac * pvt,u32 val,u32 offset)183*4882a593Smuzhiyun static void dmc520_write_reg(struct dmc520_edac *pvt, u32 val, u32 offset)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	writel(val, pvt->reg_base + offset);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
dmc520_calc_dram_ecc_error(u32 value)188*4882a593Smuzhiyun static u32 dmc520_calc_dram_ecc_error(u32 value)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	u32 total = 0;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Each rank's error counter takes one byte. */
193*4882a593Smuzhiyun 	while (value > 0) {
194*4882a593Smuzhiyun 		total += (value & 0xFF);
195*4882a593Smuzhiyun 		value >>= 8;
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 	return total;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
dmc520_get_dram_ecc_error_count(struct dmc520_edac * pvt,bool is_ce)200*4882a593Smuzhiyun static u32 dmc520_get_dram_ecc_error_count(struct dmc520_edac *pvt,
201*4882a593Smuzhiyun 					    bool is_ce)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	u32 reg_offset_low, reg_offset_high;
204*4882a593Smuzhiyun 	u32 err_low, err_high;
205*4882a593Smuzhiyun 	u32 err_count;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	reg_offset_low = is_ce ? REG_OFFSET_ECC_ERRC_COUNT_31_00 :
208*4882a593Smuzhiyun 				 REG_OFFSET_ECC_ERRD_COUNT_31_00;
209*4882a593Smuzhiyun 	reg_offset_high = is_ce ? REG_OFFSET_ECC_ERRC_COUNT_63_32 :
210*4882a593Smuzhiyun 				  REG_OFFSET_ECC_ERRD_COUNT_63_32;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	err_low = dmc520_read_reg(pvt, reg_offset_low);
213*4882a593Smuzhiyun 	err_high = dmc520_read_reg(pvt, reg_offset_high);
214*4882a593Smuzhiyun 	/* Reset error counters */
215*4882a593Smuzhiyun 	dmc520_write_reg(pvt, 0, reg_offset_low);
216*4882a593Smuzhiyun 	dmc520_write_reg(pvt, 0, reg_offset_high);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	err_count = dmc520_calc_dram_ecc_error(err_low) +
219*4882a593Smuzhiyun 		   dmc520_calc_dram_ecc_error(err_high);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	return err_count;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
dmc520_get_dram_ecc_error_info(struct dmc520_edac * pvt,bool is_ce,struct ecc_error_info * info)224*4882a593Smuzhiyun static void dmc520_get_dram_ecc_error_info(struct dmc520_edac *pvt,
225*4882a593Smuzhiyun 					    bool is_ce,
226*4882a593Smuzhiyun 					    struct ecc_error_info *info)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	u32 reg_offset_low, reg_offset_high;
229*4882a593Smuzhiyun 	u32 reg_val_low, reg_val_high;
230*4882a593Smuzhiyun 	bool valid;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	reg_offset_low = is_ce ? REG_OFFSET_DRAM_ECC_ERRC_INT_INFO_31_00 :
233*4882a593Smuzhiyun 				 REG_OFFSET_DRAM_ECC_ERRD_INT_INFO_31_00;
234*4882a593Smuzhiyun 	reg_offset_high = is_ce ? REG_OFFSET_DRAM_ECC_ERRC_INT_INFO_63_32 :
235*4882a593Smuzhiyun 				  REG_OFFSET_DRAM_ECC_ERRD_INT_INFO_63_32;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	reg_val_low = dmc520_read_reg(pvt, reg_offset_low);
238*4882a593Smuzhiyun 	reg_val_high = dmc520_read_reg(pvt, reg_offset_high);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	valid = (FIELD_GET(REG_FIELD_ERR_INFO_LOW_VALID, reg_val_low) != 0) &&
241*4882a593Smuzhiyun 		(FIELD_GET(REG_FIELD_ERR_INFO_HIGH_VALID, reg_val_high) != 0);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	if (valid) {
244*4882a593Smuzhiyun 		info->col = FIELD_GET(REG_FIELD_ERR_INFO_LOW_COL, reg_val_low);
245*4882a593Smuzhiyun 		info->row = FIELD_GET(REG_FIELD_ERR_INFO_LOW_ROW, reg_val_low);
246*4882a593Smuzhiyun 		info->rank = FIELD_GET(REG_FIELD_ERR_INFO_LOW_RANK, reg_val_low);
247*4882a593Smuzhiyun 		info->bank = FIELD_GET(REG_FIELD_ERR_INFO_HIGH_BANK, reg_val_high);
248*4882a593Smuzhiyun 	} else {
249*4882a593Smuzhiyun 		memset(info, 0, sizeof(*info));
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
dmc520_is_ecc_enabled(void __iomem * reg_base)253*4882a593Smuzhiyun static bool dmc520_is_ecc_enabled(void __iomem *reg_base)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	u32 reg_val = readl(reg_base + REG_OFFSET_FEATURE_CONFIG);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	return FIELD_GET(REG_FIELD_DRAM_ECC_ENABLED, reg_val);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
dmc520_get_scrub_type(struct dmc520_edac * pvt)260*4882a593Smuzhiyun static enum scrub_type dmc520_get_scrub_type(struct dmc520_edac *pvt)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	enum scrub_type type = SCRUB_NONE;
263*4882a593Smuzhiyun 	u32 reg_val, scrub_cfg;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	reg_val = dmc520_read_reg(pvt, REG_OFFSET_SCRUB_CONTROL0_NOW);
266*4882a593Smuzhiyun 	scrub_cfg = FIELD_GET(SCRUB_TRIGGER0_NEXT_MASK, reg_val);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (scrub_cfg == DMC520_SCRUB_TRIGGER_ERR_DETECT ||
269*4882a593Smuzhiyun 	    scrub_cfg == DMC520_SCRUB_TRIGGER_IDLE)
270*4882a593Smuzhiyun 		type = SCRUB_HW_PROG;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	return type;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /* Get the memory data bus width, in number of bytes. */
dmc520_get_memory_width(struct dmc520_edac * pvt)276*4882a593Smuzhiyun static u32 dmc520_get_memory_width(struct dmc520_edac *pvt)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	enum dmc520_mem_width mem_width_field;
279*4882a593Smuzhiyun 	u32 mem_width_in_bytes = 0;
280*4882a593Smuzhiyun 	u32 reg_val;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	reg_val = dmc520_read_reg(pvt, REG_OFFSET_FORMAT_CONTROL);
283*4882a593Smuzhiyun 	mem_width_field = FIELD_GET(MEMORY_WIDTH_MASK, reg_val);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (mem_width_field == MEM_WIDTH_X32)
286*4882a593Smuzhiyun 		mem_width_in_bytes = 4;
287*4882a593Smuzhiyun 	else if (mem_width_field == MEM_WIDTH_X64)
288*4882a593Smuzhiyun 		mem_width_in_bytes = 8;
289*4882a593Smuzhiyun 	return mem_width_in_bytes;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
dmc520_get_mtype(struct dmc520_edac * pvt)292*4882a593Smuzhiyun static enum mem_type dmc520_get_mtype(struct dmc520_edac *pvt)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	enum mem_type mt = MEM_UNKNOWN;
295*4882a593Smuzhiyun 	enum dmc520_mem_type type;
296*4882a593Smuzhiyun 	u32 reg_val;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	reg_val = dmc520_read_reg(pvt, REG_OFFSET_MEMORY_TYPE_NOW);
299*4882a593Smuzhiyun 	type = FIELD_GET(REG_FIELD_MEMORY_TYPE, reg_val);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	switch (type) {
302*4882a593Smuzhiyun 	case MEM_TYPE_DDR3:
303*4882a593Smuzhiyun 		mt = MEM_DDR3;
304*4882a593Smuzhiyun 		break;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	case MEM_TYPE_DDR4:
307*4882a593Smuzhiyun 		mt = MEM_DDR4;
308*4882a593Smuzhiyun 		break;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	return mt;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
dmc520_get_dtype(struct dmc520_edac * pvt)314*4882a593Smuzhiyun static enum dev_type dmc520_get_dtype(struct dmc520_edac *pvt)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	enum dmc520_dev_width device_width;
317*4882a593Smuzhiyun 	enum dev_type dt = DEV_UNKNOWN;
318*4882a593Smuzhiyun 	u32 reg_val;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	reg_val = dmc520_read_reg(pvt, REG_OFFSET_MEMORY_TYPE_NOW);
321*4882a593Smuzhiyun 	device_width = FIELD_GET(REG_FIELD_DEVICE_WIDTH, reg_val);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	switch (device_width) {
324*4882a593Smuzhiyun 	case DEV_WIDTH_X4:
325*4882a593Smuzhiyun 		dt = DEV_X4;
326*4882a593Smuzhiyun 		break;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	case DEV_WIDTH_X8:
329*4882a593Smuzhiyun 		dt = DEV_X8;
330*4882a593Smuzhiyun 		break;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	case DEV_WIDTH_X16:
333*4882a593Smuzhiyun 		dt = DEV_X16;
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	return dt;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
dmc520_get_rank_count(void __iomem * reg_base)340*4882a593Smuzhiyun static u32 dmc520_get_rank_count(void __iomem *reg_base)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	u32 reg_val, rank_bits;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	reg_val = readl(reg_base + REG_OFFSET_ADDRESS_CONTROL_NOW);
345*4882a593Smuzhiyun 	rank_bits = FIELD_GET(REG_FIELD_ADDRESS_CONTROL_RANK, reg_val);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	return BIT(rank_bits);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
dmc520_get_rank_size(struct dmc520_edac * pvt)350*4882a593Smuzhiyun static u64 dmc520_get_rank_size(struct dmc520_edac *pvt)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	u32 reg_val, col_bits, row_bits, bank_bits;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	reg_val = dmc520_read_reg(pvt, REG_OFFSET_ADDRESS_CONTROL_NOW);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	col_bits = FIELD_GET(REG_FIELD_ADDRESS_CONTROL_COL, reg_val) +
357*4882a593Smuzhiyun 		   DRAM_ADDRESS_CONTROL_MIN_COL_BITS;
358*4882a593Smuzhiyun 	row_bits = FIELD_GET(REG_FIELD_ADDRESS_CONTROL_ROW, reg_val) +
359*4882a593Smuzhiyun 		   DRAM_ADDRESS_CONTROL_MIN_ROW_BITS;
360*4882a593Smuzhiyun 	bank_bits = FIELD_GET(REG_FIELD_ADDRESS_CONTROL_BANK, reg_val);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return (u64)pvt->mem_width_in_bytes << (col_bits + row_bits + bank_bits);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
dmc520_handle_dram_ecc_errors(struct mem_ctl_info * mci,bool is_ce)365*4882a593Smuzhiyun static void dmc520_handle_dram_ecc_errors(struct mem_ctl_info *mci,
366*4882a593Smuzhiyun 					   bool is_ce)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	struct dmc520_edac *pvt = mci->pvt_info;
369*4882a593Smuzhiyun 	char message[DMC520_MSG_BUF_SIZE];
370*4882a593Smuzhiyun 	struct ecc_error_info info;
371*4882a593Smuzhiyun 	u32 cnt;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	dmc520_get_dram_ecc_error_info(pvt, is_ce, &info);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	cnt = dmc520_get_dram_ecc_error_count(pvt, is_ce);
376*4882a593Smuzhiyun 	if (!cnt)
377*4882a593Smuzhiyun 		return;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	snprintf(message, ARRAY_SIZE(message),
380*4882a593Smuzhiyun 		 "rank:%d bank:%d row:%d col:%d",
381*4882a593Smuzhiyun 		 info.rank, info.bank,
382*4882a593Smuzhiyun 		 info.row, info.col);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	spin_lock(&pvt->error_lock);
385*4882a593Smuzhiyun 	edac_mc_handle_error((is_ce ? HW_EVENT_ERR_CORRECTED :
386*4882a593Smuzhiyun 			     HW_EVENT_ERR_UNCORRECTED),
387*4882a593Smuzhiyun 			     mci, cnt, 0, 0, 0, info.rank, -1, -1,
388*4882a593Smuzhiyun 			     message, "");
389*4882a593Smuzhiyun 	spin_unlock(&pvt->error_lock);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
dmc520_edac_dram_ecc_isr(int irq,struct mem_ctl_info * mci,bool is_ce)392*4882a593Smuzhiyun static irqreturn_t dmc520_edac_dram_ecc_isr(int irq, struct mem_ctl_info *mci,
393*4882a593Smuzhiyun 					     bool is_ce)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	struct dmc520_edac *pvt = mci->pvt_info;
396*4882a593Smuzhiyun 	u32 i_mask;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	i_mask = is_ce ? DRAM_ECC_INT_CE_BIT : DRAM_ECC_INT_UE_BIT;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	dmc520_handle_dram_ecc_errors(mci, is_ce);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	dmc520_write_reg(pvt, i_mask, REG_OFFSET_INTERRUPT_CLR);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	return IRQ_HANDLED;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
dmc520_edac_dram_all_isr(int irq,struct mem_ctl_info * mci,u32 irq_mask)407*4882a593Smuzhiyun static irqreturn_t dmc520_edac_dram_all_isr(int irq, struct mem_ctl_info *mci,
408*4882a593Smuzhiyun 					     u32 irq_mask)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct dmc520_edac *pvt = mci->pvt_info;
411*4882a593Smuzhiyun 	irqreturn_t irq_ret = IRQ_NONE;
412*4882a593Smuzhiyun 	u32 status;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	status = dmc520_read_reg(pvt, REG_OFFSET_INTERRUPT_STATUS);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	if ((irq_mask & DRAM_ECC_INT_CE_BIT) &&
417*4882a593Smuzhiyun 		(status & DRAM_ECC_INT_CE_BIT))
418*4882a593Smuzhiyun 		irq_ret = dmc520_edac_dram_ecc_isr(irq, mci, true);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	if ((irq_mask & DRAM_ECC_INT_UE_BIT) &&
421*4882a593Smuzhiyun 		(status & DRAM_ECC_INT_UE_BIT))
422*4882a593Smuzhiyun 		irq_ret = dmc520_edac_dram_ecc_isr(irq, mci, false);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	return irq_ret;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
dmc520_isr(int irq,void * data)427*4882a593Smuzhiyun static irqreturn_t dmc520_isr(int irq, void *data)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	struct mem_ctl_info *mci = data;
430*4882a593Smuzhiyun 	struct dmc520_edac *pvt = mci->pvt_info;
431*4882a593Smuzhiyun 	u32 mask = 0;
432*4882a593Smuzhiyun 	int idx;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	for (idx = 0; idx < NUMBER_OF_IRQS; idx++) {
435*4882a593Smuzhiyun 		if (pvt->irqs[idx] == irq) {
436*4882a593Smuzhiyun 			mask = pvt->masks[idx];
437*4882a593Smuzhiyun 			break;
438*4882a593Smuzhiyun 		}
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 	return dmc520_edac_dram_all_isr(irq, mci, mask);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
dmc520_init_csrow(struct mem_ctl_info * mci)443*4882a593Smuzhiyun static void dmc520_init_csrow(struct mem_ctl_info *mci)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	struct dmc520_edac *pvt = mci->pvt_info;
446*4882a593Smuzhiyun 	struct csrow_info *csi;
447*4882a593Smuzhiyun 	struct dimm_info *dimm;
448*4882a593Smuzhiyun 	u32 pages_per_rank;
449*4882a593Smuzhiyun 	enum dev_type dt;
450*4882a593Smuzhiyun 	enum mem_type mt;
451*4882a593Smuzhiyun 	int row, ch;
452*4882a593Smuzhiyun 	u64 rs;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	dt = dmc520_get_dtype(pvt);
455*4882a593Smuzhiyun 	mt = dmc520_get_mtype(pvt);
456*4882a593Smuzhiyun 	rs = dmc520_get_rank_size(pvt);
457*4882a593Smuzhiyun 	pages_per_rank = rs >> PAGE_SHIFT;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	for (row = 0; row < mci->nr_csrows; row++) {
460*4882a593Smuzhiyun 		csi = mci->csrows[row];
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 		for (ch = 0; ch < csi->nr_channels; ch++) {
463*4882a593Smuzhiyun 			dimm		= csi->channels[ch]->dimm;
464*4882a593Smuzhiyun 			dimm->grain	= pvt->mem_width_in_bytes;
465*4882a593Smuzhiyun 			dimm->dtype	= dt;
466*4882a593Smuzhiyun 			dimm->mtype	= mt;
467*4882a593Smuzhiyun 			dimm->edac_mode	= EDAC_SECDED;
468*4882a593Smuzhiyun 			dimm->nr_pages	= pages_per_rank / csi->nr_channels;
469*4882a593Smuzhiyun 		}
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
dmc520_edac_probe(struct platform_device * pdev)473*4882a593Smuzhiyun static int dmc520_edac_probe(struct platform_device *pdev)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	bool registered[NUMBER_OF_IRQS] = { false };
476*4882a593Smuzhiyun 	int irqs[NUMBER_OF_IRQS] = { -ENXIO };
477*4882a593Smuzhiyun 	int masks[NUMBER_OF_IRQS] = { 0 };
478*4882a593Smuzhiyun 	struct edac_mc_layer layers[1];
479*4882a593Smuzhiyun 	struct dmc520_edac *pvt = NULL;
480*4882a593Smuzhiyun 	struct mem_ctl_info *mci;
481*4882a593Smuzhiyun 	void __iomem *reg_base;
482*4882a593Smuzhiyun 	u32 irq_mask_all = 0;
483*4882a593Smuzhiyun 	struct resource *res;
484*4882a593Smuzhiyun 	struct device *dev;
485*4882a593Smuzhiyun 	int ret, idx, irq;
486*4882a593Smuzhiyun 	u32 reg_val;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/* Parse the device node */
489*4882a593Smuzhiyun 	dev = &pdev->dev;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	for (idx = 0; idx < NUMBER_OF_IRQS; idx++) {
492*4882a593Smuzhiyun 		irq = platform_get_irq_byname_optional(pdev, dmc520_irq_configs[idx].name);
493*4882a593Smuzhiyun 		irqs[idx] = irq;
494*4882a593Smuzhiyun 		masks[idx] = dmc520_irq_configs[idx].mask;
495*4882a593Smuzhiyun 		if (irq >= 0) {
496*4882a593Smuzhiyun 			irq_mask_all |= dmc520_irq_configs[idx].mask;
497*4882a593Smuzhiyun 			edac_dbg(0, "Discovered %s, irq: %d.\n", dmc520_irq_configs[idx].name, irq);
498*4882a593Smuzhiyun 		}
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	if (!irq_mask_all) {
502*4882a593Smuzhiyun 		edac_printk(KERN_ERR, EDAC_MOD_NAME,
503*4882a593Smuzhiyun 			    "At least one valid interrupt line is expected.\n");
504*4882a593Smuzhiyun 		return -EINVAL;
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/* Initialize dmc520 edac */
508*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
509*4882a593Smuzhiyun 	reg_base = devm_ioremap_resource(dev, res);
510*4882a593Smuzhiyun 	if (IS_ERR(reg_base))
511*4882a593Smuzhiyun 		return PTR_ERR(reg_base);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	if (!dmc520_is_ecc_enabled(reg_base))
514*4882a593Smuzhiyun 		return -ENXIO;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
517*4882a593Smuzhiyun 	layers[0].size = dmc520_get_rank_count(reg_base);
518*4882a593Smuzhiyun 	layers[0].is_virt_csrow = true;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	mci = edac_mc_alloc(dmc520_mc_idx++, ARRAY_SIZE(layers), layers, sizeof(*pvt));
521*4882a593Smuzhiyun 	if (!mci) {
522*4882a593Smuzhiyun 		edac_printk(KERN_ERR, EDAC_MOD_NAME,
523*4882a593Smuzhiyun 			    "Failed to allocate memory for mc instance\n");
524*4882a593Smuzhiyun 		ret = -ENOMEM;
525*4882a593Smuzhiyun 		goto err;
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	pvt = mci->pvt_info;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	pvt->reg_base = reg_base;
531*4882a593Smuzhiyun 	spin_lock_init(&pvt->error_lock);
532*4882a593Smuzhiyun 	memcpy(pvt->irqs, irqs, sizeof(irqs));
533*4882a593Smuzhiyun 	memcpy(pvt->masks, masks, sizeof(masks));
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mci);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	mci->pdev = dev;
538*4882a593Smuzhiyun 	mci->mtype_cap		= MEM_FLAG_DDR3 | MEM_FLAG_DDR4;
539*4882a593Smuzhiyun 	mci->edac_ctl_cap	= EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
540*4882a593Smuzhiyun 	mci->edac_cap		= EDAC_FLAG_SECDED;
541*4882a593Smuzhiyun 	mci->scrub_cap		= SCRUB_FLAG_HW_SRC;
542*4882a593Smuzhiyun 	mci->scrub_mode		= dmc520_get_scrub_type(pvt);
543*4882a593Smuzhiyun 	mci->ctl_name		= EDAC_CTL_NAME;
544*4882a593Smuzhiyun 	mci->dev_name		= dev_name(mci->pdev);
545*4882a593Smuzhiyun 	mci->mod_name		= EDAC_MOD_NAME;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	edac_op_state = EDAC_OPSTATE_INT;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	pvt->mem_width_in_bytes = dmc520_get_memory_width(pvt);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	dmc520_init_csrow(mci);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* Clear interrupts, not affecting other unrelated interrupts */
554*4882a593Smuzhiyun 	reg_val = dmc520_read_reg(pvt, REG_OFFSET_INTERRUPT_CONTROL);
555*4882a593Smuzhiyun 	dmc520_write_reg(pvt, reg_val & (~irq_mask_all),
556*4882a593Smuzhiyun 			 REG_OFFSET_INTERRUPT_CONTROL);
557*4882a593Smuzhiyun 	dmc520_write_reg(pvt, irq_mask_all, REG_OFFSET_INTERRUPT_CLR);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	for (idx = 0; idx < NUMBER_OF_IRQS; idx++) {
560*4882a593Smuzhiyun 		irq = irqs[idx];
561*4882a593Smuzhiyun 		if (irq >= 0) {
562*4882a593Smuzhiyun 			ret = devm_request_irq(&pdev->dev, irq,
563*4882a593Smuzhiyun 					       dmc520_isr, IRQF_SHARED,
564*4882a593Smuzhiyun 					       dev_name(&pdev->dev), mci);
565*4882a593Smuzhiyun 			if (ret < 0) {
566*4882a593Smuzhiyun 				edac_printk(KERN_ERR, EDAC_MC,
567*4882a593Smuzhiyun 					    "Failed to request irq %d\n", irq);
568*4882a593Smuzhiyun 				goto err;
569*4882a593Smuzhiyun 			}
570*4882a593Smuzhiyun 			registered[idx] = true;
571*4882a593Smuzhiyun 		}
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* Reset DRAM CE/UE counters */
575*4882a593Smuzhiyun 	if (irq_mask_all & DRAM_ECC_INT_CE_BIT)
576*4882a593Smuzhiyun 		dmc520_get_dram_ecc_error_count(pvt, true);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	if (irq_mask_all & DRAM_ECC_INT_UE_BIT)
579*4882a593Smuzhiyun 		dmc520_get_dram_ecc_error_count(pvt, false);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	ret = edac_mc_add_mc(mci);
582*4882a593Smuzhiyun 	if (ret) {
583*4882a593Smuzhiyun 		edac_printk(KERN_ERR, EDAC_MOD_NAME,
584*4882a593Smuzhiyun 			    "Failed to register with EDAC core\n");
585*4882a593Smuzhiyun 		goto err;
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	/* Enable interrupts, not affecting other unrelated interrupts */
589*4882a593Smuzhiyun 	dmc520_write_reg(pvt, reg_val | irq_mask_all,
590*4882a593Smuzhiyun 			 REG_OFFSET_INTERRUPT_CONTROL);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	return 0;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun err:
595*4882a593Smuzhiyun 	for (idx = 0; idx < NUMBER_OF_IRQS; idx++) {
596*4882a593Smuzhiyun 		if (registered[idx])
597*4882a593Smuzhiyun 			devm_free_irq(&pdev->dev, pvt->irqs[idx], mci);
598*4882a593Smuzhiyun 	}
599*4882a593Smuzhiyun 	if (mci)
600*4882a593Smuzhiyun 		edac_mc_free(mci);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	return ret;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
dmc520_edac_remove(struct platform_device * pdev)605*4882a593Smuzhiyun static int dmc520_edac_remove(struct platform_device *pdev)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	u32 reg_val, idx, irq_mask_all = 0;
608*4882a593Smuzhiyun 	struct mem_ctl_info *mci;
609*4882a593Smuzhiyun 	struct dmc520_edac *pvt;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	mci = platform_get_drvdata(pdev);
612*4882a593Smuzhiyun 	pvt = mci->pvt_info;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	/* Disable interrupts */
615*4882a593Smuzhiyun 	reg_val = dmc520_read_reg(pvt, REG_OFFSET_INTERRUPT_CONTROL);
616*4882a593Smuzhiyun 	dmc520_write_reg(pvt, reg_val & (~irq_mask_all),
617*4882a593Smuzhiyun 			 REG_OFFSET_INTERRUPT_CONTROL);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	/* free irq's */
620*4882a593Smuzhiyun 	for (idx = 0; idx < NUMBER_OF_IRQS; idx++) {
621*4882a593Smuzhiyun 		if (pvt->irqs[idx] >= 0) {
622*4882a593Smuzhiyun 			irq_mask_all |= pvt->masks[idx];
623*4882a593Smuzhiyun 			devm_free_irq(&pdev->dev, pvt->irqs[idx], mci);
624*4882a593Smuzhiyun 		}
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	edac_mc_del_mc(&pdev->dev);
628*4882a593Smuzhiyun 	edac_mc_free(mci);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	return 0;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun static const struct of_device_id dmc520_edac_driver_id[] = {
634*4882a593Smuzhiyun 	{ .compatible = "arm,dmc-520", },
635*4882a593Smuzhiyun 	{ /* end of table */ }
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dmc520_edac_driver_id);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun static struct platform_driver dmc520_edac_driver = {
641*4882a593Smuzhiyun 	.driver = {
642*4882a593Smuzhiyun 		.name = "dmc520",
643*4882a593Smuzhiyun 		.of_match_table = dmc520_edac_driver_id,
644*4882a593Smuzhiyun 	},
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	.probe = dmc520_edac_probe,
647*4882a593Smuzhiyun 	.remove = dmc520_edac_remove
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun module_platform_driver(dmc520_edac_driver);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun MODULE_AUTHOR("Rui Zhao <ruizhao@microsoft.com>");
653*4882a593Smuzhiyun MODULE_AUTHOR("Lei Wang <lewan@microsoft.com>");
654*4882a593Smuzhiyun MODULE_AUTHOR("Shiping Ji <shji@microsoft.com>");
655*4882a593Smuzhiyun MODULE_DESCRIPTION("DMC-520 ECC driver");
656*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
657