xref: /OK3568_Linux_fs/kernel/drivers/edac/bluefield_edac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Bluefield-specific EDAC driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2019 Mellanox Technologies.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/acpi.h>
9*4882a593Smuzhiyun #include <linux/arm-smccc.h>
10*4882a593Smuzhiyun #include <linux/bitfield.h>
11*4882a593Smuzhiyun #include <linux/edac.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "edac_module.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define DRIVER_NAME		"bluefield-edac"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * Mellanox BlueField EMI (External Memory Interface) register definitions.
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define MLXBF_ECC_CNT 0x340
25*4882a593Smuzhiyun #define MLXBF_ECC_CNT__SERR_CNT GENMASK(15, 0)
26*4882a593Smuzhiyun #define MLXBF_ECC_CNT__DERR_CNT GENMASK(31, 16)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define MLXBF_ECC_ERR 0x348
29*4882a593Smuzhiyun #define MLXBF_ECC_ERR__SECC BIT(0)
30*4882a593Smuzhiyun #define MLXBF_ECC_ERR__DECC BIT(16)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define MLXBF_ECC_LATCH_SEL 0x354
33*4882a593Smuzhiyun #define MLXBF_ECC_LATCH_SEL__START BIT(24)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define MLXBF_ERR_ADDR_0 0x358
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define MLXBF_ERR_ADDR_1 0x37c
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define MLXBF_SYNDROM 0x35c
40*4882a593Smuzhiyun #define MLXBF_SYNDROM__DERR BIT(0)
41*4882a593Smuzhiyun #define MLXBF_SYNDROM__SERR BIT(1)
42*4882a593Smuzhiyun #define MLXBF_SYNDROM__SYN GENMASK(25, 16)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define MLXBF_ADD_INFO 0x364
45*4882a593Smuzhiyun #define MLXBF_ADD_INFO__ERR_PRANK GENMASK(9, 8)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define MLXBF_EDAC_MAX_DIMM_PER_MC	2
48*4882a593Smuzhiyun #define MLXBF_EDAC_ERROR_GRAIN		8
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * Request MLNX_SIP_GET_DIMM_INFO
52*4882a593Smuzhiyun  *
53*4882a593Smuzhiyun  * Retrieve information about DIMM on a certain slot.
54*4882a593Smuzhiyun  *
55*4882a593Smuzhiyun  * Call register usage:
56*4882a593Smuzhiyun  * a0: MLNX_SIP_GET_DIMM_INFO
57*4882a593Smuzhiyun  * a1: (Memory controller index) << 16 | (Dimm index in memory controller)
58*4882a593Smuzhiyun  * a2-7: not used.
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun  * Return status:
61*4882a593Smuzhiyun  * a0: MLXBF_DIMM_INFO defined below describing the DIMM.
62*4882a593Smuzhiyun  * a1-3: not used.
63*4882a593Smuzhiyun  */
64*4882a593Smuzhiyun #define MLNX_SIP_GET_DIMM_INFO		0x82000008
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* Format for the SMC response about the memory information */
67*4882a593Smuzhiyun #define MLXBF_DIMM_INFO__SIZE_GB GENMASK_ULL(15, 0)
68*4882a593Smuzhiyun #define MLXBF_DIMM_INFO__IS_RDIMM BIT(16)
69*4882a593Smuzhiyun #define MLXBF_DIMM_INFO__IS_LRDIMM BIT(17)
70*4882a593Smuzhiyun #define MLXBF_DIMM_INFO__IS_NVDIMM BIT(18)
71*4882a593Smuzhiyun #define MLXBF_DIMM_INFO__RANKS GENMASK_ULL(23, 21)
72*4882a593Smuzhiyun #define MLXBF_DIMM_INFO__PACKAGE_X GENMASK_ULL(31, 24)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun struct bluefield_edac_priv {
75*4882a593Smuzhiyun 	int dimm_ranks[MLXBF_EDAC_MAX_DIMM_PER_MC];
76*4882a593Smuzhiyun 	void __iomem *emi_base;
77*4882a593Smuzhiyun 	int dimm_per_mc;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
smc_call1(u64 smc_op,u64 smc_arg)80*4882a593Smuzhiyun static u64 smc_call1(u64 smc_op, u64 smc_arg)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct arm_smccc_res res;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	arm_smccc_smc(smc_op, smc_arg, 0, 0, 0, 0, 0, 0, &res);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return res.a0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun  * Gather the ECC information from the External Memory Interface registers
91*4882a593Smuzhiyun  * and report it to the edac handler.
92*4882a593Smuzhiyun  */
bluefield_gather_report_ecc(struct mem_ctl_info * mci,int error_cnt,int is_single_ecc)93*4882a593Smuzhiyun static void bluefield_gather_report_ecc(struct mem_ctl_info *mci,
94*4882a593Smuzhiyun 					int error_cnt,
95*4882a593Smuzhiyun 					int is_single_ecc)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	struct bluefield_edac_priv *priv = mci->pvt_info;
98*4882a593Smuzhiyun 	u32 dram_additional_info, err_prank, edea0, edea1;
99*4882a593Smuzhiyun 	u32 ecc_latch_select, dram_syndrom, serr, derr, syndrom;
100*4882a593Smuzhiyun 	enum hw_event_mc_err_type ecc_type;
101*4882a593Smuzhiyun 	u64 ecc_dimm_addr;
102*4882a593Smuzhiyun 	int ecc_dimm;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	ecc_type = is_single_ecc ? HW_EVENT_ERR_CORRECTED :
105*4882a593Smuzhiyun 				   HW_EVENT_ERR_UNCORRECTED;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/*
108*4882a593Smuzhiyun 	 * Tell the External Memory Interface to populate the relevant
109*4882a593Smuzhiyun 	 * registers with information about the last ECC error occurrence.
110*4882a593Smuzhiyun 	 */
111*4882a593Smuzhiyun 	ecc_latch_select = MLXBF_ECC_LATCH_SEL__START;
112*4882a593Smuzhiyun 	writel(ecc_latch_select, priv->emi_base + MLXBF_ECC_LATCH_SEL);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/*
115*4882a593Smuzhiyun 	 * Verify that the ECC reported info in the registers is of the
116*4882a593Smuzhiyun 	 * same type as the one asked to report. If not, just report the
117*4882a593Smuzhiyun 	 * error without the detailed information.
118*4882a593Smuzhiyun 	 */
119*4882a593Smuzhiyun 	dram_syndrom = readl(priv->emi_base + MLXBF_SYNDROM);
120*4882a593Smuzhiyun 	serr = FIELD_GET(MLXBF_SYNDROM__SERR, dram_syndrom);
121*4882a593Smuzhiyun 	derr = FIELD_GET(MLXBF_SYNDROM__DERR, dram_syndrom);
122*4882a593Smuzhiyun 	syndrom = FIELD_GET(MLXBF_SYNDROM__SYN, dram_syndrom);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if ((is_single_ecc && !serr) || (!is_single_ecc && !derr)) {
125*4882a593Smuzhiyun 		edac_mc_handle_error(ecc_type, mci, error_cnt, 0, 0, 0,
126*4882a593Smuzhiyun 				     0, 0, -1, mci->ctl_name, "");
127*4882a593Smuzhiyun 		return;
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	dram_additional_info = readl(priv->emi_base + MLXBF_ADD_INFO);
131*4882a593Smuzhiyun 	err_prank = FIELD_GET(MLXBF_ADD_INFO__ERR_PRANK, dram_additional_info);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	ecc_dimm = (err_prank >= 2 && priv->dimm_ranks[0] <= 2) ? 1 : 0;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	edea0 = readl(priv->emi_base + MLXBF_ERR_ADDR_0);
136*4882a593Smuzhiyun 	edea1 = readl(priv->emi_base + MLXBF_ERR_ADDR_1);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	ecc_dimm_addr = ((u64)edea1 << 32) | edea0;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	edac_mc_handle_error(ecc_type, mci, error_cnt,
141*4882a593Smuzhiyun 			     PFN_DOWN(ecc_dimm_addr),
142*4882a593Smuzhiyun 			     offset_in_page(ecc_dimm_addr),
143*4882a593Smuzhiyun 			     syndrom, ecc_dimm, 0, 0, mci->ctl_name, "");
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
bluefield_edac_check(struct mem_ctl_info * mci)146*4882a593Smuzhiyun static void bluefield_edac_check(struct mem_ctl_info *mci)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	struct bluefield_edac_priv *priv = mci->pvt_info;
149*4882a593Smuzhiyun 	u32 ecc_count, single_error_count, double_error_count, ecc_error = 0;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/*
152*4882a593Smuzhiyun 	 * The memory controller might not be initialized by the firmware
153*4882a593Smuzhiyun 	 * when there isn't memory, which may lead to bad register readings.
154*4882a593Smuzhiyun 	 */
155*4882a593Smuzhiyun 	if (mci->edac_cap == EDAC_FLAG_NONE)
156*4882a593Smuzhiyun 		return;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	ecc_count = readl(priv->emi_base + MLXBF_ECC_CNT);
159*4882a593Smuzhiyun 	single_error_count = FIELD_GET(MLXBF_ECC_CNT__SERR_CNT, ecc_count);
160*4882a593Smuzhiyun 	double_error_count = FIELD_GET(MLXBF_ECC_CNT__DERR_CNT, ecc_count);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (single_error_count) {
163*4882a593Smuzhiyun 		ecc_error |= MLXBF_ECC_ERR__SECC;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 		bluefield_gather_report_ecc(mci, single_error_count, 1);
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (double_error_count) {
169*4882a593Smuzhiyun 		ecc_error |= MLXBF_ECC_ERR__DECC;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 		bluefield_gather_report_ecc(mci, double_error_count, 0);
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* Write to clear reported errors. */
175*4882a593Smuzhiyun 	if (ecc_count)
176*4882a593Smuzhiyun 		writel(ecc_error, priv->emi_base + MLXBF_ECC_ERR);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* Initialize the DIMMs information for the given memory controller. */
bluefield_edac_init_dimms(struct mem_ctl_info * mci)180*4882a593Smuzhiyun static void bluefield_edac_init_dimms(struct mem_ctl_info *mci)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	struct bluefield_edac_priv *priv = mci->pvt_info;
183*4882a593Smuzhiyun 	int mem_ctrl_idx = mci->mc_idx;
184*4882a593Smuzhiyun 	struct dimm_info *dimm;
185*4882a593Smuzhiyun 	u64 smc_info, smc_arg;
186*4882a593Smuzhiyun 	int is_empty = 1, i;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	for (i = 0; i < priv->dimm_per_mc; i++) {
189*4882a593Smuzhiyun 		dimm = mci->dimms[i];
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		smc_arg = mem_ctrl_idx << 16 | i;
192*4882a593Smuzhiyun 		smc_info = smc_call1(MLNX_SIP_GET_DIMM_INFO, smc_arg);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 		if (!FIELD_GET(MLXBF_DIMM_INFO__SIZE_GB, smc_info)) {
195*4882a593Smuzhiyun 			dimm->mtype = MEM_EMPTY;
196*4882a593Smuzhiyun 			continue;
197*4882a593Smuzhiyun 		}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		is_empty = 0;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 		dimm->edac_mode = EDAC_SECDED;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 		if (FIELD_GET(MLXBF_DIMM_INFO__IS_NVDIMM, smc_info))
204*4882a593Smuzhiyun 			dimm->mtype = MEM_NVDIMM;
205*4882a593Smuzhiyun 		else if (FIELD_GET(MLXBF_DIMM_INFO__IS_LRDIMM, smc_info))
206*4882a593Smuzhiyun 			dimm->mtype = MEM_LRDDR4;
207*4882a593Smuzhiyun 		else if (FIELD_GET(MLXBF_DIMM_INFO__IS_RDIMM, smc_info))
208*4882a593Smuzhiyun 			dimm->mtype = MEM_RDDR4;
209*4882a593Smuzhiyun 		else
210*4882a593Smuzhiyun 			dimm->mtype = MEM_DDR4;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 		dimm->nr_pages =
213*4882a593Smuzhiyun 			FIELD_GET(MLXBF_DIMM_INFO__SIZE_GB, smc_info) *
214*4882a593Smuzhiyun 			(SZ_1G / PAGE_SIZE);
215*4882a593Smuzhiyun 		dimm->grain = MLXBF_EDAC_ERROR_GRAIN;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		/* Mem controller for BlueField only supports x4, x8 and x16 */
218*4882a593Smuzhiyun 		switch (FIELD_GET(MLXBF_DIMM_INFO__PACKAGE_X, smc_info)) {
219*4882a593Smuzhiyun 		case 4:
220*4882a593Smuzhiyun 			dimm->dtype = DEV_X4;
221*4882a593Smuzhiyun 			break;
222*4882a593Smuzhiyun 		case 8:
223*4882a593Smuzhiyun 			dimm->dtype = DEV_X8;
224*4882a593Smuzhiyun 			break;
225*4882a593Smuzhiyun 		case 16:
226*4882a593Smuzhiyun 			dimm->dtype = DEV_X16;
227*4882a593Smuzhiyun 			break;
228*4882a593Smuzhiyun 		default:
229*4882a593Smuzhiyun 			dimm->dtype = DEV_UNKNOWN;
230*4882a593Smuzhiyun 		}
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 		priv->dimm_ranks[i] =
233*4882a593Smuzhiyun 			FIELD_GET(MLXBF_DIMM_INFO__RANKS, smc_info);
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if (is_empty)
237*4882a593Smuzhiyun 		mci->edac_cap = EDAC_FLAG_NONE;
238*4882a593Smuzhiyun 	else
239*4882a593Smuzhiyun 		mci->edac_cap = EDAC_FLAG_SECDED;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
bluefield_edac_mc_probe(struct platform_device * pdev)242*4882a593Smuzhiyun static int bluefield_edac_mc_probe(struct platform_device *pdev)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	struct bluefield_edac_priv *priv;
245*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
246*4882a593Smuzhiyun 	struct edac_mc_layer layers[1];
247*4882a593Smuzhiyun 	struct mem_ctl_info *mci;
248*4882a593Smuzhiyun 	struct resource *emi_res;
249*4882a593Smuzhiyun 	unsigned int mc_idx, dimm_count;
250*4882a593Smuzhiyun 	int rc, ret;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Read the MSS (Memory SubSystem) index from ACPI table. */
253*4882a593Smuzhiyun 	if (device_property_read_u32(dev, "mss_number", &mc_idx)) {
254*4882a593Smuzhiyun 		dev_warn(dev, "bf_edac: MSS number unknown\n");
255*4882a593Smuzhiyun 		return -EINVAL;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* Read the DIMMs per MC from ACPI table. */
259*4882a593Smuzhiyun 	if (device_property_read_u32(dev, "dimm_per_mc", &dimm_count)) {
260*4882a593Smuzhiyun 		dev_warn(dev, "bf_edac: DIMMs per MC unknown\n");
261*4882a593Smuzhiyun 		return -EINVAL;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (dimm_count > MLXBF_EDAC_MAX_DIMM_PER_MC) {
265*4882a593Smuzhiyun 		dev_warn(dev, "bf_edac: DIMMs per MC not valid\n");
266*4882a593Smuzhiyun 		return -EINVAL;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	emi_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
270*4882a593Smuzhiyun 	if (!emi_res)
271*4882a593Smuzhiyun 		return -EINVAL;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	layers[0].type = EDAC_MC_LAYER_SLOT;
274*4882a593Smuzhiyun 	layers[0].size = dimm_count;
275*4882a593Smuzhiyun 	layers[0].is_virt_csrow = true;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	mci = edac_mc_alloc(mc_idx, ARRAY_SIZE(layers), layers, sizeof(*priv));
278*4882a593Smuzhiyun 	if (!mci)
279*4882a593Smuzhiyun 		return -ENOMEM;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	priv = mci->pvt_info;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	priv->dimm_per_mc = dimm_count;
284*4882a593Smuzhiyun 	priv->emi_base = devm_ioremap_resource(dev, emi_res);
285*4882a593Smuzhiyun 	if (IS_ERR(priv->emi_base)) {
286*4882a593Smuzhiyun 		dev_err(dev, "failed to map EMI IO resource\n");
287*4882a593Smuzhiyun 		ret = PTR_ERR(priv->emi_base);
288*4882a593Smuzhiyun 		goto err;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	mci->pdev = dev;
292*4882a593Smuzhiyun 	mci->mtype_cap = MEM_FLAG_DDR4 | MEM_FLAG_RDDR4 |
293*4882a593Smuzhiyun 			 MEM_FLAG_LRDDR4 | MEM_FLAG_NVDIMM;
294*4882a593Smuzhiyun 	mci->edac_ctl_cap = EDAC_FLAG_SECDED;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	mci->mod_name = DRIVER_NAME;
297*4882a593Smuzhiyun 	mci->ctl_name = "BlueField_Memory_Controller";
298*4882a593Smuzhiyun 	mci->dev_name = dev_name(dev);
299*4882a593Smuzhiyun 	mci->edac_check = bluefield_edac_check;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/* Initialize mci with the actual populated DIMM information. */
302*4882a593Smuzhiyun 	bluefield_edac_init_dimms(mci);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mci);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	/* Register with EDAC core */
307*4882a593Smuzhiyun 	rc = edac_mc_add_mc(mci);
308*4882a593Smuzhiyun 	if (rc) {
309*4882a593Smuzhiyun 		dev_err(dev, "failed to register with EDAC core\n");
310*4882a593Smuzhiyun 		ret = rc;
311*4882a593Smuzhiyun 		goto err;
312*4882a593Smuzhiyun 	}
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* Only POLL mode supported so far. */
315*4882a593Smuzhiyun 	edac_op_state = EDAC_OPSTATE_POLL;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return 0;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun err:
320*4882a593Smuzhiyun 	edac_mc_free(mci);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return ret;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
bluefield_edac_mc_remove(struct platform_device * pdev)326*4882a593Smuzhiyun static int bluefield_edac_mc_remove(struct platform_device *pdev)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	struct mem_ctl_info *mci = platform_get_drvdata(pdev);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	edac_mc_del_mc(&pdev->dev);
331*4882a593Smuzhiyun 	edac_mc_free(mci);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static const struct acpi_device_id bluefield_mc_acpi_ids[] = {
337*4882a593Smuzhiyun 	{"MLNXBF08", 0},
338*4882a593Smuzhiyun 	{}
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, bluefield_mc_acpi_ids);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun static struct platform_driver bluefield_edac_mc_driver = {
344*4882a593Smuzhiyun 	.driver = {
345*4882a593Smuzhiyun 		.name = DRIVER_NAME,
346*4882a593Smuzhiyun 		.acpi_match_table = bluefield_mc_acpi_ids,
347*4882a593Smuzhiyun 	},
348*4882a593Smuzhiyun 	.probe = bluefield_edac_mc_probe,
349*4882a593Smuzhiyun 	.remove = bluefield_edac_mc_remove,
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun module_platform_driver(bluefield_edac_mc_driver);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun MODULE_DESCRIPTION("Mellanox BlueField memory edac driver");
355*4882a593Smuzhiyun MODULE_AUTHOR("Mellanox Technologies");
356*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
357