1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * amd8131_edac.c, AMD8131 hypertransport chip EDAC kernel module
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2008 Wind River Systems, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Authors: Cao Qingtao <qingtao.cao@windriver.com>
8*4882a593Smuzhiyun * Benjamin Walsh <benjamin.walsh@windriver.com>
9*4882a593Smuzhiyun * Hu Yongqi <yongqi.hu@windriver.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/bitops.h>
17*4882a593Smuzhiyun #include <linux/edac.h>
18*4882a593Smuzhiyun #include <linux/pci_ids.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "edac_module.h"
21*4882a593Smuzhiyun #include "amd8131_edac.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define AMD8131_EDAC_REVISION " Ver: 1.0.0"
24*4882a593Smuzhiyun #define AMD8131_EDAC_MOD_STR "amd8131_edac"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* Wrapper functions for accessing PCI configuration space */
edac_pci_read_dword(struct pci_dev * dev,int reg,u32 * val32)27*4882a593Smuzhiyun static void edac_pci_read_dword(struct pci_dev *dev, int reg, u32 *val32)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun int ret;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun ret = pci_read_config_dword(dev, reg, val32);
32*4882a593Smuzhiyun if (ret != 0)
33*4882a593Smuzhiyun printk(KERN_ERR AMD8131_EDAC_MOD_STR
34*4882a593Smuzhiyun " PCI Access Read Error at 0x%x\n", reg);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
edac_pci_write_dword(struct pci_dev * dev,int reg,u32 val32)37*4882a593Smuzhiyun static void edac_pci_write_dword(struct pci_dev *dev, int reg, u32 val32)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun int ret;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun ret = pci_write_config_dword(dev, reg, val32);
42*4882a593Smuzhiyun if (ret != 0)
43*4882a593Smuzhiyun printk(KERN_ERR AMD8131_EDAC_MOD_STR
44*4882a593Smuzhiyun " PCI Access Write Error at 0x%x\n", reg);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Support up to two AMD8131 chipsets on a platform */
48*4882a593Smuzhiyun static struct amd8131_dev_info amd8131_devices[] = {
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun .inst = NORTH_A,
51*4882a593Smuzhiyun .devfn = DEVFN_PCIX_BRIDGE_NORTH_A,
52*4882a593Smuzhiyun .ctl_name = "AMD8131_PCIX_NORTH_A",
53*4882a593Smuzhiyun },
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun .inst = NORTH_B,
56*4882a593Smuzhiyun .devfn = DEVFN_PCIX_BRIDGE_NORTH_B,
57*4882a593Smuzhiyun .ctl_name = "AMD8131_PCIX_NORTH_B",
58*4882a593Smuzhiyun },
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun .inst = SOUTH_A,
61*4882a593Smuzhiyun .devfn = DEVFN_PCIX_BRIDGE_SOUTH_A,
62*4882a593Smuzhiyun .ctl_name = "AMD8131_PCIX_SOUTH_A",
63*4882a593Smuzhiyun },
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun .inst = SOUTH_B,
66*4882a593Smuzhiyun .devfn = DEVFN_PCIX_BRIDGE_SOUTH_B,
67*4882a593Smuzhiyun .ctl_name = "AMD8131_PCIX_SOUTH_B",
68*4882a593Smuzhiyun },
69*4882a593Smuzhiyun {.inst = NO_BRIDGE,},
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
amd8131_pcix_init(struct amd8131_dev_info * dev_info)72*4882a593Smuzhiyun static void amd8131_pcix_init(struct amd8131_dev_info *dev_info)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun u32 val32;
75*4882a593Smuzhiyun struct pci_dev *dev = dev_info->dev;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* First clear error detection flags */
78*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_MEM_LIM, &val32);
79*4882a593Smuzhiyun if (val32 & MEM_LIMIT_MASK)
80*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_MEM_LIM, val32);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Clear Discard Timer Timedout flag */
83*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_INT_CTLR, &val32);
84*4882a593Smuzhiyun if (val32 & INT_CTLR_DTS)
85*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_INT_CTLR, val32);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Clear CRC Error flag on link side A */
88*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_LNK_CTRL_A, &val32);
89*4882a593Smuzhiyun if (val32 & LNK_CTRL_CRCERR_A)
90*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_LNK_CTRL_A, val32);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Clear CRC Error flag on link side B */
93*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_LNK_CTRL_B, &val32);
94*4882a593Smuzhiyun if (val32 & LNK_CTRL_CRCERR_B)
95*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_LNK_CTRL_B, val32);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun * Then enable all error detections.
99*4882a593Smuzhiyun *
100*4882a593Smuzhiyun * Setup Discard Timer Sync Flood Enable,
101*4882a593Smuzhiyun * System Error Enable and Parity Error Enable.
102*4882a593Smuzhiyun */
103*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_INT_CTLR, &val32);
104*4882a593Smuzhiyun val32 |= INT_CTLR_PERR | INT_CTLR_SERR | INT_CTLR_DTSE;
105*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_INT_CTLR, val32);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Enable overall SERR Error detection */
108*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_STS_CMD, &val32);
109*4882a593Smuzhiyun val32 |= STS_CMD_SERREN;
110*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_STS_CMD, val32);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Setup CRC Flood Enable for link side A */
113*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_LNK_CTRL_A, &val32);
114*4882a593Smuzhiyun val32 |= LNK_CTRL_CRCFEN;
115*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_LNK_CTRL_A, val32);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Setup CRC Flood Enable for link side B */
118*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_LNK_CTRL_B, &val32);
119*4882a593Smuzhiyun val32 |= LNK_CTRL_CRCFEN;
120*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_LNK_CTRL_B, val32);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
amd8131_pcix_exit(struct amd8131_dev_info * dev_info)123*4882a593Smuzhiyun static void amd8131_pcix_exit(struct amd8131_dev_info *dev_info)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun u32 val32;
126*4882a593Smuzhiyun struct pci_dev *dev = dev_info->dev;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Disable SERR, PERR and DTSE Error detection */
129*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_INT_CTLR, &val32);
130*4882a593Smuzhiyun val32 &= ~(INT_CTLR_PERR | INT_CTLR_SERR | INT_CTLR_DTSE);
131*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_INT_CTLR, val32);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* Disable overall System Error detection */
134*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_STS_CMD, &val32);
135*4882a593Smuzhiyun val32 &= ~STS_CMD_SERREN;
136*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_STS_CMD, val32);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Disable CRC Sync Flood on link side A */
139*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_LNK_CTRL_A, &val32);
140*4882a593Smuzhiyun val32 &= ~LNK_CTRL_CRCFEN;
141*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_LNK_CTRL_A, val32);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Disable CRC Sync Flood on link side B */
144*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_LNK_CTRL_B, &val32);
145*4882a593Smuzhiyun val32 &= ~LNK_CTRL_CRCFEN;
146*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_LNK_CTRL_B, val32);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
amd8131_pcix_check(struct edac_pci_ctl_info * edac_dev)149*4882a593Smuzhiyun static void amd8131_pcix_check(struct edac_pci_ctl_info *edac_dev)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct amd8131_dev_info *dev_info = edac_dev->pvt_info;
152*4882a593Smuzhiyun struct pci_dev *dev = dev_info->dev;
153*4882a593Smuzhiyun u32 val32;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* Check PCI-X Bridge Memory Base-Limit Register for errors */
156*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_MEM_LIM, &val32);
157*4882a593Smuzhiyun if (val32 & MEM_LIMIT_MASK) {
158*4882a593Smuzhiyun printk(KERN_INFO "Error(s) in mem limit register "
159*4882a593Smuzhiyun "on %s bridge\n", dev_info->ctl_name);
160*4882a593Smuzhiyun printk(KERN_INFO "DPE: %d, RSE: %d, RMA: %d\n"
161*4882a593Smuzhiyun "RTA: %d, STA: %d, MDPE: %d\n",
162*4882a593Smuzhiyun val32 & MEM_LIMIT_DPE,
163*4882a593Smuzhiyun val32 & MEM_LIMIT_RSE,
164*4882a593Smuzhiyun val32 & MEM_LIMIT_RMA,
165*4882a593Smuzhiyun val32 & MEM_LIMIT_RTA,
166*4882a593Smuzhiyun val32 & MEM_LIMIT_STA,
167*4882a593Smuzhiyun val32 & MEM_LIMIT_MDPE);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun val32 |= MEM_LIMIT_MASK;
170*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_MEM_LIM, val32);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun edac_pci_handle_npe(edac_dev, edac_dev->ctl_name);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Check if Discard Timer timed out */
176*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_INT_CTLR, &val32);
177*4882a593Smuzhiyun if (val32 & INT_CTLR_DTS) {
178*4882a593Smuzhiyun printk(KERN_INFO "Error(s) in interrupt and control register "
179*4882a593Smuzhiyun "on %s bridge\n", dev_info->ctl_name);
180*4882a593Smuzhiyun printk(KERN_INFO "DTS: %d\n", val32 & INT_CTLR_DTS);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun val32 |= INT_CTLR_DTS;
183*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_INT_CTLR, val32);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun edac_pci_handle_npe(edac_dev, edac_dev->ctl_name);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Check if CRC error happens on link side A */
189*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_LNK_CTRL_A, &val32);
190*4882a593Smuzhiyun if (val32 & LNK_CTRL_CRCERR_A) {
191*4882a593Smuzhiyun printk(KERN_INFO "Error(s) in link conf and control register "
192*4882a593Smuzhiyun "on %s bridge\n", dev_info->ctl_name);
193*4882a593Smuzhiyun printk(KERN_INFO "CRCERR: %d\n", val32 & LNK_CTRL_CRCERR_A);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun val32 |= LNK_CTRL_CRCERR_A;
196*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_LNK_CTRL_A, val32);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun edac_pci_handle_npe(edac_dev, edac_dev->ctl_name);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* Check if CRC error happens on link side B */
202*4882a593Smuzhiyun edac_pci_read_dword(dev, REG_LNK_CTRL_B, &val32);
203*4882a593Smuzhiyun if (val32 & LNK_CTRL_CRCERR_B) {
204*4882a593Smuzhiyun printk(KERN_INFO "Error(s) in link conf and control register "
205*4882a593Smuzhiyun "on %s bridge\n", dev_info->ctl_name);
206*4882a593Smuzhiyun printk(KERN_INFO "CRCERR: %d\n", val32 & LNK_CTRL_CRCERR_B);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun val32 |= LNK_CTRL_CRCERR_B;
209*4882a593Smuzhiyun edac_pci_write_dword(dev, REG_LNK_CTRL_B, val32);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun edac_pci_handle_npe(edac_dev, edac_dev->ctl_name);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static struct amd8131_info amd8131_chipset = {
216*4882a593Smuzhiyun .err_dev = PCI_DEVICE_ID_AMD_8131_APIC,
217*4882a593Smuzhiyun .devices = amd8131_devices,
218*4882a593Smuzhiyun .init = amd8131_pcix_init,
219*4882a593Smuzhiyun .exit = amd8131_pcix_exit,
220*4882a593Smuzhiyun .check = amd8131_pcix_check,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * There are 4 PCIX Bridges on ATCA-6101 that share the same PCI Device ID,
225*4882a593Smuzhiyun * so amd8131_probe() would be called by kernel 4 times, with different
226*4882a593Smuzhiyun * address of pci_dev for each of them each time.
227*4882a593Smuzhiyun */
amd8131_probe(struct pci_dev * dev,const struct pci_device_id * id)228*4882a593Smuzhiyun static int amd8131_probe(struct pci_dev *dev, const struct pci_device_id *id)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun struct amd8131_dev_info *dev_info;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun for (dev_info = amd8131_chipset.devices; dev_info->inst != NO_BRIDGE;
233*4882a593Smuzhiyun dev_info++)
234*4882a593Smuzhiyun if (dev_info->devfn == dev->devfn)
235*4882a593Smuzhiyun break;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (dev_info->inst == NO_BRIDGE) /* should never happen */
238*4882a593Smuzhiyun return -ENODEV;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * We can't call pci_get_device() as we are used to do because
242*4882a593Smuzhiyun * there are 4 of them but pci_dev_get() instead.
243*4882a593Smuzhiyun */
244*4882a593Smuzhiyun dev_info->dev = pci_dev_get(dev);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (pci_enable_device(dev_info->dev)) {
247*4882a593Smuzhiyun pci_dev_put(dev_info->dev);
248*4882a593Smuzhiyun printk(KERN_ERR "failed to enable:"
249*4882a593Smuzhiyun "vendor %x, device %x, devfn %x, name %s\n",
250*4882a593Smuzhiyun PCI_VENDOR_ID_AMD, amd8131_chipset.err_dev,
251*4882a593Smuzhiyun dev_info->devfn, dev_info->ctl_name);
252*4882a593Smuzhiyun return -ENODEV;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * we do not allocate extra private structure for
257*4882a593Smuzhiyun * edac_pci_ctl_info, but make use of existing
258*4882a593Smuzhiyun * one instead.
259*4882a593Smuzhiyun */
260*4882a593Smuzhiyun dev_info->edac_idx = edac_pci_alloc_index();
261*4882a593Smuzhiyun dev_info->edac_dev = edac_pci_alloc_ctl_info(0, dev_info->ctl_name);
262*4882a593Smuzhiyun if (!dev_info->edac_dev)
263*4882a593Smuzhiyun return -ENOMEM;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun dev_info->edac_dev->pvt_info = dev_info;
266*4882a593Smuzhiyun dev_info->edac_dev->dev = &dev_info->dev->dev;
267*4882a593Smuzhiyun dev_info->edac_dev->mod_name = AMD8131_EDAC_MOD_STR;
268*4882a593Smuzhiyun dev_info->edac_dev->ctl_name = dev_info->ctl_name;
269*4882a593Smuzhiyun dev_info->edac_dev->dev_name = dev_name(&dev_info->dev->dev);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (edac_op_state == EDAC_OPSTATE_POLL)
272*4882a593Smuzhiyun dev_info->edac_dev->edac_check = amd8131_chipset.check;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (amd8131_chipset.init)
275*4882a593Smuzhiyun amd8131_chipset.init(dev_info);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (edac_pci_add_device(dev_info->edac_dev, dev_info->edac_idx) > 0) {
278*4882a593Smuzhiyun printk(KERN_ERR "failed edac_pci_add_device() for %s\n",
279*4882a593Smuzhiyun dev_info->ctl_name);
280*4882a593Smuzhiyun edac_pci_free_ctl_info(dev_info->edac_dev);
281*4882a593Smuzhiyun return -ENODEV;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun printk(KERN_INFO "added one device on AMD8131 "
285*4882a593Smuzhiyun "vendor %x, device %x, devfn %x, name %s\n",
286*4882a593Smuzhiyun PCI_VENDOR_ID_AMD, amd8131_chipset.err_dev,
287*4882a593Smuzhiyun dev_info->devfn, dev_info->ctl_name);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
amd8131_remove(struct pci_dev * dev)292*4882a593Smuzhiyun static void amd8131_remove(struct pci_dev *dev)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct amd8131_dev_info *dev_info;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun for (dev_info = amd8131_chipset.devices; dev_info->inst != NO_BRIDGE;
297*4882a593Smuzhiyun dev_info++)
298*4882a593Smuzhiyun if (dev_info->devfn == dev->devfn)
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (dev_info->inst == NO_BRIDGE) /* should never happen */
302*4882a593Smuzhiyun return;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (dev_info->edac_dev) {
305*4882a593Smuzhiyun edac_pci_del_device(dev_info->edac_dev->dev);
306*4882a593Smuzhiyun edac_pci_free_ctl_info(dev_info->edac_dev);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (amd8131_chipset.exit)
310*4882a593Smuzhiyun amd8131_chipset.exit(dev_info);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun pci_dev_put(dev_info->dev);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun static const struct pci_device_id amd8131_edac_pci_tbl[] = {
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun PCI_VEND_DEV(AMD, 8131_BRIDGE),
318*4882a593Smuzhiyun .subvendor = PCI_ANY_ID,
319*4882a593Smuzhiyun .subdevice = PCI_ANY_ID,
320*4882a593Smuzhiyun .class = 0,
321*4882a593Smuzhiyun .class_mask = 0,
322*4882a593Smuzhiyun .driver_data = 0,
323*4882a593Smuzhiyun },
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 0,
326*4882a593Smuzhiyun } /* table is NULL-terminated */
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, amd8131_edac_pci_tbl);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun static struct pci_driver amd8131_edac_driver = {
331*4882a593Smuzhiyun .name = AMD8131_EDAC_MOD_STR,
332*4882a593Smuzhiyun .probe = amd8131_probe,
333*4882a593Smuzhiyun .remove = amd8131_remove,
334*4882a593Smuzhiyun .id_table = amd8131_edac_pci_tbl,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
amd8131_edac_init(void)337*4882a593Smuzhiyun static int __init amd8131_edac_init(void)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun printk(KERN_INFO "AMD8131 EDAC driver " AMD8131_EDAC_REVISION "\n");
340*4882a593Smuzhiyun printk(KERN_INFO "\t(c) 2008 Wind River Systems, Inc.\n");
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Only POLL mode supported so far */
343*4882a593Smuzhiyun edac_op_state = EDAC_OPSTATE_POLL;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun return pci_register_driver(&amd8131_edac_driver);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
amd8131_edac_exit(void)348*4882a593Smuzhiyun static void __exit amd8131_edac_exit(void)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun pci_unregister_driver(&amd8131_edac_driver);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun module_init(amd8131_edac_init);
354*4882a593Smuzhiyun module_exit(amd8131_edac_exit);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun MODULE_LICENSE("GPL");
357*4882a593Smuzhiyun MODULE_AUTHOR("Cao Qingtao <qingtao.cao@windriver.com>\n");
358*4882a593Smuzhiyun MODULE_DESCRIPTION("AMD8131 HyperTransport PCI-X Tunnel EDAC kernel module");
359