xref: /OK3568_Linux_fs/kernel/drivers/edac/amd64_edac.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * AMD64 class Memory Controller kernel module
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2009 SoftwareBitMaker.
5*4882a593Smuzhiyun  * Copyright (c) 2009-15 Advanced Micro Devices, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file may be distributed under the terms of the
8*4882a593Smuzhiyun  * GNU General Public License.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/ctype.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/pci_ids.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/mmzone.h>
18*4882a593Smuzhiyun #include <linux/edac.h>
19*4882a593Smuzhiyun #include <asm/cpu_device_id.h>
20*4882a593Smuzhiyun #include <asm/msr.h>
21*4882a593Smuzhiyun #include "edac_module.h"
22*4882a593Smuzhiyun #include "mce_amd.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define amd64_info(fmt, arg...) \
25*4882a593Smuzhiyun 	edac_printk(KERN_INFO, "amd64", fmt, ##arg)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define amd64_warn(fmt, arg...) \
28*4882a593Smuzhiyun 	edac_printk(KERN_WARNING, "amd64", "Warning: " fmt, ##arg)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define amd64_err(fmt, arg...) \
31*4882a593Smuzhiyun 	edac_printk(KERN_ERR, "amd64", "Error: " fmt, ##arg)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define amd64_mc_warn(mci, fmt, arg...) \
34*4882a593Smuzhiyun 	edac_mc_chipset_printk(mci, KERN_WARNING, "amd64", fmt, ##arg)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define amd64_mc_err(mci, fmt, arg...) \
37*4882a593Smuzhiyun 	edac_mc_chipset_printk(mci, KERN_ERR, "amd64", fmt, ##arg)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  * Throughout the comments in this code, the following terms are used:
41*4882a593Smuzhiyun  *
42*4882a593Smuzhiyun  *	SysAddr, DramAddr, and InputAddr
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  *  These terms come directly from the amd64 documentation
45*4882a593Smuzhiyun  * (AMD publication #26094).  They are defined as follows:
46*4882a593Smuzhiyun  *
47*4882a593Smuzhiyun  *     SysAddr:
48*4882a593Smuzhiyun  *         This is a physical address generated by a CPU core or a device
49*4882a593Smuzhiyun  *         doing DMA.  If generated by a CPU core, a SysAddr is the result of
50*4882a593Smuzhiyun  *         a virtual to physical address translation by the CPU core's address
51*4882a593Smuzhiyun  *         translation mechanism (MMU).
52*4882a593Smuzhiyun  *
53*4882a593Smuzhiyun  *     DramAddr:
54*4882a593Smuzhiyun  *         A DramAddr is derived from a SysAddr by subtracting an offset that
55*4882a593Smuzhiyun  *         depends on which node the SysAddr maps to and whether the SysAddr
56*4882a593Smuzhiyun  *         is within a range affected by memory hoisting.  The DRAM Base
57*4882a593Smuzhiyun  *         (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers
58*4882a593Smuzhiyun  *         determine which node a SysAddr maps to.
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun  *         If the DRAM Hole Address Register (DHAR) is enabled and the SysAddr
61*4882a593Smuzhiyun  *         is within the range of addresses specified by this register, then
62*4882a593Smuzhiyun  *         a value x from the DHAR is subtracted from the SysAddr to produce a
63*4882a593Smuzhiyun  *         DramAddr.  Here, x represents the base address for the node that
64*4882a593Smuzhiyun  *         the SysAddr maps to plus an offset due to memory hoisting.  See
65*4882a593Smuzhiyun  *         section 3.4.8 and the comments in amd64_get_dram_hole_info() and
66*4882a593Smuzhiyun  *         sys_addr_to_dram_addr() below for more information.
67*4882a593Smuzhiyun  *
68*4882a593Smuzhiyun  *         If the SysAddr is not affected by the DHAR then a value y is
69*4882a593Smuzhiyun  *         subtracted from the SysAddr to produce a DramAddr.  Here, y is the
70*4882a593Smuzhiyun  *         base address for the node that the SysAddr maps to.  See section
71*4882a593Smuzhiyun  *         3.4.4 and the comments in sys_addr_to_dram_addr() below for more
72*4882a593Smuzhiyun  *         information.
73*4882a593Smuzhiyun  *
74*4882a593Smuzhiyun  *     InputAddr:
75*4882a593Smuzhiyun  *         A DramAddr is translated to an InputAddr before being passed to the
76*4882a593Smuzhiyun  *         memory controller for the node that the DramAddr is associated
77*4882a593Smuzhiyun  *         with.  The memory controller then maps the InputAddr to a csrow.
78*4882a593Smuzhiyun  *         If node interleaving is not in use, then the InputAddr has the same
79*4882a593Smuzhiyun  *         value as the DramAddr.  Otherwise, the InputAddr is produced by
80*4882a593Smuzhiyun  *         discarding the bits used for node interleaving from the DramAddr.
81*4882a593Smuzhiyun  *         See section 3.4.4 for more information.
82*4882a593Smuzhiyun  *
83*4882a593Smuzhiyun  *         The memory controller for a given node uses its DRAM CS Base and
84*4882a593Smuzhiyun  *         DRAM CS Mask registers to map an InputAddr to a csrow.  See
85*4882a593Smuzhiyun  *         sections 3.5.4 and 3.5.5 for more information.
86*4882a593Smuzhiyun  */
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define EDAC_AMD64_VERSION		"3.5.0"
89*4882a593Smuzhiyun #define EDAC_MOD_STR			"amd64_edac"
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* Extended Model from CPUID, for CPU Revision numbers */
92*4882a593Smuzhiyun #define K8_REV_D			1
93*4882a593Smuzhiyun #define K8_REV_E			2
94*4882a593Smuzhiyun #define K8_REV_F			4
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* Hardware limit on ChipSelect rows per MC and processors per system */
97*4882a593Smuzhiyun #define NUM_CHIPSELECTS			8
98*4882a593Smuzhiyun #define DRAM_RANGES			8
99*4882a593Smuzhiyun #define NUM_CONTROLLERS			8
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define ON true
102*4882a593Smuzhiyun #define OFF false
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun  * PCI-defined configuration space registers
106*4882a593Smuzhiyun  */
107*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_15H_NB_F1	0x1601
108*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_15H_NB_F2	0x1602
109*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_15H_M30H_NB_F1 0x141b
110*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_15H_M30H_NB_F2 0x141c
111*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_15H_M60H_NB_F1 0x1571
112*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_15H_M60H_NB_F2 0x1572
113*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_16H_NB_F1	0x1531
114*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_16H_NB_F2	0x1532
115*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_16H_M30H_NB_F1 0x1581
116*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_16H_M30H_NB_F2 0x1582
117*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_17H_DF_F0	0x1460
118*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_17H_DF_F6	0x1466
119*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_17H_M10H_DF_F0 0x15e8
120*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_17H_M10H_DF_F6 0x15ee
121*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_17H_M30H_DF_F0 0x1490
122*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_17H_M30H_DF_F6 0x1496
123*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_17H_M60H_DF_F0 0x1448
124*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_17H_M60H_DF_F6 0x144e
125*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_17H_M70H_DF_F0 0x1440
126*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_17H_M70H_DF_F6 0x1446
127*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_19H_DF_F0	0x1650
128*4882a593Smuzhiyun #define PCI_DEVICE_ID_AMD_19H_DF_F6	0x1656
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun  * Function 1 - Address Map
132*4882a593Smuzhiyun  */
133*4882a593Smuzhiyun #define DRAM_BASE_LO			0x40
134*4882a593Smuzhiyun #define DRAM_LIMIT_LO			0x44
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun  * F15 M30h D18F1x2[1C:00]
138*4882a593Smuzhiyun  */
139*4882a593Smuzhiyun #define DRAM_CONT_BASE			0x200
140*4882a593Smuzhiyun #define DRAM_CONT_LIMIT			0x204
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun  * F15 M30h D18F1x2[4C:40]
144*4882a593Smuzhiyun  */
145*4882a593Smuzhiyun #define DRAM_CONT_HIGH_OFF		0x240
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define dram_rw(pvt, i)			((u8)(pvt->ranges[i].base.lo & 0x3))
148*4882a593Smuzhiyun #define dram_intlv_sel(pvt, i)		((u8)((pvt->ranges[i].lim.lo >> 8) & 0x7))
149*4882a593Smuzhiyun #define dram_dst_node(pvt, i)		((u8)(pvt->ranges[i].lim.lo & 0x7))
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define DHAR				0xf0
152*4882a593Smuzhiyun #define dhar_mem_hoist_valid(pvt)	((pvt)->dhar & BIT(1))
153*4882a593Smuzhiyun #define dhar_base(pvt)			((pvt)->dhar & 0xff000000)
154*4882a593Smuzhiyun #define k8_dhar_offset(pvt)		(((pvt)->dhar & 0x0000ff00) << 16)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 					/* NOTE: Extra mask bit vs K8 */
157*4882a593Smuzhiyun #define f10_dhar_offset(pvt)		(((pvt)->dhar & 0x0000ff80) << 16)
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define DCT_CFG_SEL			0x10C
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define DRAM_LOCAL_NODE_BASE		0x120
162*4882a593Smuzhiyun #define DRAM_LOCAL_NODE_LIM		0x124
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define DRAM_BASE_HI			0x140
165*4882a593Smuzhiyun #define DRAM_LIMIT_HI			0x144
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun  * Function 2 - DRAM controller
170*4882a593Smuzhiyun  */
171*4882a593Smuzhiyun #define DCSB0				0x40
172*4882a593Smuzhiyun #define DCSB1				0x140
173*4882a593Smuzhiyun #define DCSB_CS_ENABLE			BIT(0)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define DCSM0				0x60
176*4882a593Smuzhiyun #define DCSM1				0x160
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define csrow_enabled(i, dct, pvt)	((pvt)->csels[(dct)].csbases[(i)]     & DCSB_CS_ENABLE)
179*4882a593Smuzhiyun #define csrow_sec_enabled(i, dct, pvt)	((pvt)->csels[(dct)].csbases_sec[(i)] & DCSB_CS_ENABLE)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define DRAM_CONTROL			0x78
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define DBAM0				0x80
184*4882a593Smuzhiyun #define DBAM1				0x180
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /* Extract the DIMM 'type' on the i'th DIMM from the DBAM reg value passed */
187*4882a593Smuzhiyun #define DBAM_DIMM(i, reg)		((((reg) >> (4*(i)))) & 0xF)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define DBAM_MAX_VALUE			11
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define DCLR0				0x90
192*4882a593Smuzhiyun #define DCLR1				0x190
193*4882a593Smuzhiyun #define REVE_WIDTH_128			BIT(16)
194*4882a593Smuzhiyun #define WIDTH_128			BIT(11)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define DCHR0				0x94
197*4882a593Smuzhiyun #define DCHR1				0x194
198*4882a593Smuzhiyun #define DDR3_MODE			BIT(8)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define DCT_SEL_LO			0x110
201*4882a593Smuzhiyun #define dct_high_range_enabled(pvt)	((pvt)->dct_sel_lo & BIT(0))
202*4882a593Smuzhiyun #define dct_interleave_enabled(pvt)	((pvt)->dct_sel_lo & BIT(2))
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define dct_ganging_enabled(pvt)	((boot_cpu_data.x86 == 0x10) && ((pvt)->dct_sel_lo & BIT(4)))
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define dct_data_intlv_enabled(pvt)	((pvt)->dct_sel_lo & BIT(5))
207*4882a593Smuzhiyun #define dct_memory_cleared(pvt)		((pvt)->dct_sel_lo & BIT(10))
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define SWAP_INTLV_REG			0x10c
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define DCT_SEL_HI			0x114
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define F15H_M60H_SCRCTRL		0x1C8
214*4882a593Smuzhiyun #define F17H_SCR_BASE_ADDR		0x48
215*4882a593Smuzhiyun #define F17H_SCR_LIMIT_ADDR		0x4C
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /*
218*4882a593Smuzhiyun  * Function 3 - Misc Control
219*4882a593Smuzhiyun  */
220*4882a593Smuzhiyun #define NBCTL				0x40
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #define NBCFG				0x44
223*4882a593Smuzhiyun #define NBCFG_CHIPKILL			BIT(23)
224*4882a593Smuzhiyun #define NBCFG_ECC_ENABLE		BIT(22)
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* F3x48: NBSL */
227*4882a593Smuzhiyun #define F10_NBSL_EXT_ERR_ECC		0x8
228*4882a593Smuzhiyun #define NBSL_PP_OBS			0x2
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define SCRCTRL				0x58
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define F10_ONLINE_SPARE		0xB0
233*4882a593Smuzhiyun #define online_spare_swap_done(pvt, c)	(((pvt)->online_spare >> (1 + 2 * (c))) & 0x1)
234*4882a593Smuzhiyun #define online_spare_bad_dramcs(pvt, c)	(((pvt)->online_spare >> (4 + 4 * (c))) & 0x7)
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define F10_NB_ARRAY_ADDR		0xB8
237*4882a593Smuzhiyun #define F10_NB_ARRAY_DRAM		BIT(31)
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /* Bits [2:1] are used to select 16-byte section within a 64-byte cacheline  */
240*4882a593Smuzhiyun #define SET_NB_ARRAY_ADDR(section)	(((section) & 0x3) << 1)
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define F10_NB_ARRAY_DATA		0xBC
243*4882a593Smuzhiyun #define F10_NB_ARR_ECC_WR_REQ		BIT(17)
244*4882a593Smuzhiyun #define SET_NB_DRAM_INJECTION_WRITE(inj)  \
245*4882a593Smuzhiyun 					(BIT(((inj.word) & 0xF) + 20) | \
246*4882a593Smuzhiyun 					F10_NB_ARR_ECC_WR_REQ | inj.bit_map)
247*4882a593Smuzhiyun #define SET_NB_DRAM_INJECTION_READ(inj)  \
248*4882a593Smuzhiyun 					(BIT(((inj.word) & 0xF) + 20) | \
249*4882a593Smuzhiyun 					BIT(16) |  inj.bit_map)
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun #define NBCAP				0xE8
253*4882a593Smuzhiyun #define NBCAP_CHIPKILL			BIT(4)
254*4882a593Smuzhiyun #define NBCAP_SECDED			BIT(3)
255*4882a593Smuzhiyun #define NBCAP_DCT_DUAL			BIT(0)
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define EXT_NB_MCA_CFG			0x180
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /* MSRs */
260*4882a593Smuzhiyun #define MSR_MCGCTL_NBE			BIT(4)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /* F17h */
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* F0: */
265*4882a593Smuzhiyun #define DF_DHAR				0x104
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /* UMC CH register offsets */
268*4882a593Smuzhiyun #define UMCCH_BASE_ADDR			0x0
269*4882a593Smuzhiyun #define UMCCH_BASE_ADDR_SEC		0x10
270*4882a593Smuzhiyun #define UMCCH_ADDR_MASK			0x20
271*4882a593Smuzhiyun #define UMCCH_ADDR_MASK_SEC		0x28
272*4882a593Smuzhiyun #define UMCCH_ADDR_CFG			0x30
273*4882a593Smuzhiyun #define UMCCH_DIMM_CFG			0x80
274*4882a593Smuzhiyun #define UMCCH_UMC_CFG			0x100
275*4882a593Smuzhiyun #define UMCCH_SDP_CTRL			0x104
276*4882a593Smuzhiyun #define UMCCH_ECC_CTRL			0x14C
277*4882a593Smuzhiyun #define UMCCH_ECC_BAD_SYMBOL		0xD90
278*4882a593Smuzhiyun #define UMCCH_UMC_CAP			0xDF0
279*4882a593Smuzhiyun #define UMCCH_UMC_CAP_HI		0xDF4
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /* UMC CH bitfields */
282*4882a593Smuzhiyun #define UMC_ECC_CHIPKILL_CAP		BIT(31)
283*4882a593Smuzhiyun #define UMC_ECC_ENABLED			BIT(30)
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #define UMC_SDP_INIT			BIT(31)
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun enum amd_families {
288*4882a593Smuzhiyun 	K8_CPUS = 0,
289*4882a593Smuzhiyun 	F10_CPUS,
290*4882a593Smuzhiyun 	F15_CPUS,
291*4882a593Smuzhiyun 	F15_M30H_CPUS,
292*4882a593Smuzhiyun 	F15_M60H_CPUS,
293*4882a593Smuzhiyun 	F16_CPUS,
294*4882a593Smuzhiyun 	F16_M30H_CPUS,
295*4882a593Smuzhiyun 	F17_CPUS,
296*4882a593Smuzhiyun 	F17_M10H_CPUS,
297*4882a593Smuzhiyun 	F17_M30H_CPUS,
298*4882a593Smuzhiyun 	F17_M60H_CPUS,
299*4882a593Smuzhiyun 	F17_M70H_CPUS,
300*4882a593Smuzhiyun 	F19_CPUS,
301*4882a593Smuzhiyun 	NUM_FAMILIES,
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun /* Error injection control structure */
305*4882a593Smuzhiyun struct error_injection {
306*4882a593Smuzhiyun 	u32	 section;
307*4882a593Smuzhiyun 	u32	 word;
308*4882a593Smuzhiyun 	u32	 bit_map;
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun /* low and high part of PCI config space regs */
312*4882a593Smuzhiyun struct reg_pair {
313*4882a593Smuzhiyun 	u32 lo, hi;
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun  * See F1x[1, 0][7C:40] DRAM Base/Limit Registers
318*4882a593Smuzhiyun  */
319*4882a593Smuzhiyun struct dram_range {
320*4882a593Smuzhiyun 	struct reg_pair base;
321*4882a593Smuzhiyun 	struct reg_pair lim;
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun /* A DCT chip selects collection */
325*4882a593Smuzhiyun struct chip_select {
326*4882a593Smuzhiyun 	u32 csbases[NUM_CHIPSELECTS];
327*4882a593Smuzhiyun 	u32 csbases_sec[NUM_CHIPSELECTS];
328*4882a593Smuzhiyun 	u8 b_cnt;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	u32 csmasks[NUM_CHIPSELECTS];
331*4882a593Smuzhiyun 	u32 csmasks_sec[NUM_CHIPSELECTS];
332*4882a593Smuzhiyun 	u8 m_cnt;
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun struct amd64_umc {
336*4882a593Smuzhiyun 	u32 dimm_cfg;		/* DIMM Configuration reg */
337*4882a593Smuzhiyun 	u32 umc_cfg;		/* Configuration reg */
338*4882a593Smuzhiyun 	u32 sdp_ctrl;		/* SDP Control reg */
339*4882a593Smuzhiyun 	u32 ecc_ctrl;		/* DRAM ECC Control reg */
340*4882a593Smuzhiyun 	u32 umc_cap_hi;		/* Capabilities High reg */
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun struct amd64_pvt {
344*4882a593Smuzhiyun 	struct low_ops *ops;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	/* pci_device handles which we utilize */
347*4882a593Smuzhiyun 	struct pci_dev *F0, *F1, *F2, *F3, *F6;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	u16 mc_node_id;		/* MC index of this MC node */
350*4882a593Smuzhiyun 	u8 fam;			/* CPU family */
351*4882a593Smuzhiyun 	u8 model;		/* ... model */
352*4882a593Smuzhiyun 	u8 stepping;		/* ... stepping */
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	int ext_model;		/* extended model value of this node */
355*4882a593Smuzhiyun 	int channel_count;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* Raw registers */
358*4882a593Smuzhiyun 	u32 dclr0;		/* DRAM Configuration Low DCT0 reg */
359*4882a593Smuzhiyun 	u32 dclr1;		/* DRAM Configuration Low DCT1 reg */
360*4882a593Smuzhiyun 	u32 dchr0;		/* DRAM Configuration High DCT0 reg */
361*4882a593Smuzhiyun 	u32 dchr1;		/* DRAM Configuration High DCT1 reg */
362*4882a593Smuzhiyun 	u32 nbcap;		/* North Bridge Capabilities */
363*4882a593Smuzhiyun 	u32 nbcfg;		/* F10 North Bridge Configuration */
364*4882a593Smuzhiyun 	u32 ext_nbcfg;		/* Extended F10 North Bridge Configuration */
365*4882a593Smuzhiyun 	u32 dhar;		/* DRAM Hoist reg */
366*4882a593Smuzhiyun 	u32 dbam0;		/* DRAM Base Address Mapping reg for DCT0 */
367*4882a593Smuzhiyun 	u32 dbam1;		/* DRAM Base Address Mapping reg for DCT1 */
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* one for each DCT/UMC */
370*4882a593Smuzhiyun 	struct chip_select csels[NUM_CONTROLLERS];
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/* DRAM base and limit pairs F1x[78,70,68,60,58,50,48,40] */
373*4882a593Smuzhiyun 	struct dram_range ranges[DRAM_RANGES];
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	u64 top_mem;		/* top of memory below 4GB */
376*4882a593Smuzhiyun 	u64 top_mem2;		/* top of memory above 4GB */
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	u32 dct_sel_lo;		/* DRAM Controller Select Low */
379*4882a593Smuzhiyun 	u32 dct_sel_hi;		/* DRAM Controller Select High */
380*4882a593Smuzhiyun 	u32 online_spare;	/* On-Line spare Reg */
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* x4, x8, or x16 syndromes in use */
383*4882a593Smuzhiyun 	u8 ecc_sym_sz;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* place to store error injection parameters prior to issue */
386*4882a593Smuzhiyun 	struct error_injection injection;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* cache the dram_type */
389*4882a593Smuzhiyun 	enum mem_type dram_type;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	struct amd64_umc *umc;	/* UMC registers */
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun enum err_codes {
395*4882a593Smuzhiyun 	DECODE_OK	=  0,
396*4882a593Smuzhiyun 	ERR_NODE	= -1,
397*4882a593Smuzhiyun 	ERR_CSROW	= -2,
398*4882a593Smuzhiyun 	ERR_CHANNEL	= -3,
399*4882a593Smuzhiyun 	ERR_SYND	= -4,
400*4882a593Smuzhiyun 	ERR_NORM_ADDR	= -5,
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun struct err_info {
404*4882a593Smuzhiyun 	int err_code;
405*4882a593Smuzhiyun 	struct mem_ctl_info *src_mci;
406*4882a593Smuzhiyun 	int csrow;
407*4882a593Smuzhiyun 	int channel;
408*4882a593Smuzhiyun 	u16 syndrome;
409*4882a593Smuzhiyun 	u32 page;
410*4882a593Smuzhiyun 	u32 offset;
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun 
get_umc_base(u8 channel)413*4882a593Smuzhiyun static inline u32 get_umc_base(u8 channel)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	/* chY: 0xY50000 */
416*4882a593Smuzhiyun 	return 0x50000 + (channel << 20);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
get_dram_base(struct amd64_pvt * pvt,u8 i)419*4882a593Smuzhiyun static inline u64 get_dram_base(struct amd64_pvt *pvt, u8 i)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	u64 addr = ((u64)pvt->ranges[i].base.lo & 0xffff0000) << 8;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (boot_cpu_data.x86 == 0xf)
424*4882a593Smuzhiyun 		return addr;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	return (((u64)pvt->ranges[i].base.hi & 0x000000ff) << 40) | addr;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
get_dram_limit(struct amd64_pvt * pvt,u8 i)429*4882a593Smuzhiyun static inline u64 get_dram_limit(struct amd64_pvt *pvt, u8 i)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	u64 lim = (((u64)pvt->ranges[i].lim.lo & 0xffff0000) << 8) | 0x00ffffff;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	if (boot_cpu_data.x86 == 0xf)
434*4882a593Smuzhiyun 		return lim;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	return (((u64)pvt->ranges[i].lim.hi & 0x000000ff) << 40) | lim;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
extract_syndrome(u64 status)439*4882a593Smuzhiyun static inline u16 extract_syndrome(u64 status)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	return ((status >> 47) & 0xff) | ((status >> 16) & 0xff00);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
dct_sel_interleave_addr(struct amd64_pvt * pvt)444*4882a593Smuzhiyun static inline u8 dct_sel_interleave_addr(struct amd64_pvt *pvt)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	if (pvt->fam == 0x15 && pvt->model >= 0x30)
447*4882a593Smuzhiyun 		return (((pvt->dct_sel_hi >> 9) & 0x1) << 2) |
448*4882a593Smuzhiyun 			((pvt->dct_sel_lo >> 6) & 0x3);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	return	((pvt)->dct_sel_lo >> 6) & 0x3;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun /*
453*4882a593Smuzhiyun  * per-node ECC settings descriptor
454*4882a593Smuzhiyun  */
455*4882a593Smuzhiyun struct ecc_settings {
456*4882a593Smuzhiyun 	u32 old_nbctl;
457*4882a593Smuzhiyun 	bool nbctl_valid;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	struct flags {
460*4882a593Smuzhiyun 		unsigned long nb_mce_enable:1;
461*4882a593Smuzhiyun 		unsigned long nb_ecc_prev:1;
462*4882a593Smuzhiyun 	} flags;
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun #ifdef CONFIG_EDAC_DEBUG
466*4882a593Smuzhiyun extern const struct attribute_group amd64_edac_dbg_group;
467*4882a593Smuzhiyun #endif
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #ifdef CONFIG_EDAC_AMD64_ERROR_INJECTION
470*4882a593Smuzhiyun extern const struct attribute_group amd64_edac_inj_group;
471*4882a593Smuzhiyun #endif
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun /*
474*4882a593Smuzhiyun  * Each of the PCI Device IDs types have their own set of hardware accessor
475*4882a593Smuzhiyun  * functions and per device encoding/decoding logic.
476*4882a593Smuzhiyun  */
477*4882a593Smuzhiyun struct low_ops {
478*4882a593Smuzhiyun 	int (*early_channel_count)	(struct amd64_pvt *pvt);
479*4882a593Smuzhiyun 	void (*map_sysaddr_to_csrow)	(struct mem_ctl_info *mci, u64 sys_addr,
480*4882a593Smuzhiyun 					 struct err_info *);
481*4882a593Smuzhiyun 	int (*dbam_to_cs)		(struct amd64_pvt *pvt, u8 dct,
482*4882a593Smuzhiyun 					 unsigned cs_mode, int cs_mask_nr);
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun struct amd64_family_type {
486*4882a593Smuzhiyun 	const char *ctl_name;
487*4882a593Smuzhiyun 	u16 f0_id, f1_id, f2_id, f6_id;
488*4882a593Smuzhiyun 	/* Maximum number of memory controllers per die/node. */
489*4882a593Smuzhiyun 	u8 max_mcs;
490*4882a593Smuzhiyun 	struct low_ops ops;
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
494*4882a593Smuzhiyun 			       u32 *val, const char *func);
495*4882a593Smuzhiyun int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
496*4882a593Smuzhiyun 				u32 val, const char *func);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun #define amd64_read_pci_cfg(pdev, offset, val)	\
499*4882a593Smuzhiyun 	__amd64_read_pci_cfg_dword(pdev, offset, val, __func__)
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun #define amd64_write_pci_cfg(pdev, offset, val)	\
502*4882a593Smuzhiyun 	__amd64_write_pci_cfg_dword(pdev, offset, val, __func__)
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
505*4882a593Smuzhiyun 			     u64 *hole_offset, u64 *hole_size);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun #define to_mci(k) container_of(k, struct mem_ctl_info, dev)
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun /* Injection helpers */
disable_caches(void * dummy)510*4882a593Smuzhiyun static inline void disable_caches(void *dummy)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	write_cr0(read_cr0() | X86_CR0_CD);
513*4882a593Smuzhiyun 	wbinvd();
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
enable_caches(void * dummy)516*4882a593Smuzhiyun static inline void enable_caches(void *dummy)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	write_cr0(read_cr0() & ~X86_CR0_CD);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
dram_intlv_en(struct amd64_pvt * pvt,unsigned int i)521*4882a593Smuzhiyun static inline u8 dram_intlv_en(struct amd64_pvt *pvt, unsigned int i)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	if (pvt->fam == 0x15 && pvt->model >= 0x30) {
524*4882a593Smuzhiyun 		u32 tmp;
525*4882a593Smuzhiyun 		amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &tmp);
526*4882a593Smuzhiyun 		return (u8) tmp & 0xF;
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun 	return (u8) (pvt->ranges[i].base.lo >> 8) & 0x7;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
dhar_valid(struct amd64_pvt * pvt)531*4882a593Smuzhiyun static inline u8 dhar_valid(struct amd64_pvt *pvt)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	if (pvt->fam == 0x15 && pvt->model >= 0x30) {
534*4882a593Smuzhiyun 		u32 tmp;
535*4882a593Smuzhiyun 		amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
536*4882a593Smuzhiyun 		return (tmp >> 1) & BIT(0);
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun 	return (pvt)->dhar & BIT(0);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
dct_sel_baseaddr(struct amd64_pvt * pvt)541*4882a593Smuzhiyun static inline u32 dct_sel_baseaddr(struct amd64_pvt *pvt)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	if (pvt->fam == 0x15 && pvt->model >= 0x30) {
544*4882a593Smuzhiyun 		u32 tmp;
545*4882a593Smuzhiyun 		amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
546*4882a593Smuzhiyun 		return (tmp >> 11) & 0x1FFF;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 	return (pvt)->dct_sel_lo & 0xFFFFF800;
549*4882a593Smuzhiyun }
550