1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2017-2018, Intel Corporation. All rights reserved
4*4882a593Smuzhiyun * Copyright Altera Corporation (C) 2014-2016. All rights reserved.
5*4882a593Smuzhiyun * Copyright 2011-2012 Calxeda, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <asm/cacheflush.h>
9*4882a593Smuzhiyun #include <linux/ctype.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/edac.h>
12*4882a593Smuzhiyun #include <linux/firmware/intel/stratix10-smc.h>
13*4882a593Smuzhiyun #include <linux/genalloc.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/mfd/altera-sysmgr.h>
18*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
19*4882a593Smuzhiyun #include <linux/notifier.h>
20*4882a593Smuzhiyun #include <linux/of_address.h>
21*4882a593Smuzhiyun #include <linux/of_irq.h>
22*4882a593Smuzhiyun #include <linux/of_platform.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <linux/types.h>
26*4882a593Smuzhiyun #include <linux/uaccess.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "altera_edac.h"
29*4882a593Smuzhiyun #include "edac_module.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define EDAC_MOD_STR "altera_edac"
32*4882a593Smuzhiyun #define EDAC_DEVICE "Altera"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_SDRAM
35*4882a593Smuzhiyun static const struct altr_sdram_prv_data c5_data = {
36*4882a593Smuzhiyun .ecc_ctrl_offset = CV_CTLCFG_OFST,
37*4882a593Smuzhiyun .ecc_ctl_en_mask = CV_CTLCFG_ECC_AUTO_EN,
38*4882a593Smuzhiyun .ecc_stat_offset = CV_DRAMSTS_OFST,
39*4882a593Smuzhiyun .ecc_stat_ce_mask = CV_DRAMSTS_SBEERR,
40*4882a593Smuzhiyun .ecc_stat_ue_mask = CV_DRAMSTS_DBEERR,
41*4882a593Smuzhiyun .ecc_saddr_offset = CV_ERRADDR_OFST,
42*4882a593Smuzhiyun .ecc_daddr_offset = CV_ERRADDR_OFST,
43*4882a593Smuzhiyun .ecc_cecnt_offset = CV_SBECOUNT_OFST,
44*4882a593Smuzhiyun .ecc_uecnt_offset = CV_DBECOUNT_OFST,
45*4882a593Smuzhiyun .ecc_irq_en_offset = CV_DRAMINTR_OFST,
46*4882a593Smuzhiyun .ecc_irq_en_mask = CV_DRAMINTR_INTREN,
47*4882a593Smuzhiyun .ecc_irq_clr_offset = CV_DRAMINTR_OFST,
48*4882a593Smuzhiyun .ecc_irq_clr_mask = (CV_DRAMINTR_INTRCLR | CV_DRAMINTR_INTREN),
49*4882a593Smuzhiyun .ecc_cnt_rst_offset = CV_DRAMINTR_OFST,
50*4882a593Smuzhiyun .ecc_cnt_rst_mask = CV_DRAMINTR_INTRCLR,
51*4882a593Smuzhiyun .ce_ue_trgr_offset = CV_CTLCFG_OFST,
52*4882a593Smuzhiyun .ce_set_mask = CV_CTLCFG_GEN_SB_ERR,
53*4882a593Smuzhiyun .ue_set_mask = CV_CTLCFG_GEN_DB_ERR,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static const struct altr_sdram_prv_data a10_data = {
57*4882a593Smuzhiyun .ecc_ctrl_offset = A10_ECCCTRL1_OFST,
58*4882a593Smuzhiyun .ecc_ctl_en_mask = A10_ECCCTRL1_ECC_EN,
59*4882a593Smuzhiyun .ecc_stat_offset = A10_INTSTAT_OFST,
60*4882a593Smuzhiyun .ecc_stat_ce_mask = A10_INTSTAT_SBEERR,
61*4882a593Smuzhiyun .ecc_stat_ue_mask = A10_INTSTAT_DBEERR,
62*4882a593Smuzhiyun .ecc_saddr_offset = A10_SERRADDR_OFST,
63*4882a593Smuzhiyun .ecc_daddr_offset = A10_DERRADDR_OFST,
64*4882a593Smuzhiyun .ecc_irq_en_offset = A10_ERRINTEN_OFST,
65*4882a593Smuzhiyun .ecc_irq_en_mask = A10_ECC_IRQ_EN_MASK,
66*4882a593Smuzhiyun .ecc_irq_clr_offset = A10_INTSTAT_OFST,
67*4882a593Smuzhiyun .ecc_irq_clr_mask = (A10_INTSTAT_SBEERR | A10_INTSTAT_DBEERR),
68*4882a593Smuzhiyun .ecc_cnt_rst_offset = A10_ECCCTRL1_OFST,
69*4882a593Smuzhiyun .ecc_cnt_rst_mask = A10_ECC_CNT_RESET_MASK,
70*4882a593Smuzhiyun .ce_ue_trgr_offset = A10_DIAGINTTEST_OFST,
71*4882a593Smuzhiyun .ce_set_mask = A10_DIAGINT_TSERRA_MASK,
72*4882a593Smuzhiyun .ue_set_mask = A10_DIAGINT_TDERRA_MASK,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /*********************** EDAC Memory Controller Functions ****************/
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* The SDRAM controller uses the EDAC Memory Controller framework. */
78*4882a593Smuzhiyun
altr_sdram_mc_err_handler(int irq,void * dev_id)79*4882a593Smuzhiyun static irqreturn_t altr_sdram_mc_err_handler(int irq, void *dev_id)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct mem_ctl_info *mci = dev_id;
82*4882a593Smuzhiyun struct altr_sdram_mc_data *drvdata = mci->pvt_info;
83*4882a593Smuzhiyun const struct altr_sdram_prv_data *priv = drvdata->data;
84*4882a593Smuzhiyun u32 status, err_count = 1, err_addr;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun regmap_read(drvdata->mc_vbase, priv->ecc_stat_offset, &status);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (status & priv->ecc_stat_ue_mask) {
89*4882a593Smuzhiyun regmap_read(drvdata->mc_vbase, priv->ecc_daddr_offset,
90*4882a593Smuzhiyun &err_addr);
91*4882a593Smuzhiyun if (priv->ecc_uecnt_offset)
92*4882a593Smuzhiyun regmap_read(drvdata->mc_vbase, priv->ecc_uecnt_offset,
93*4882a593Smuzhiyun &err_count);
94*4882a593Smuzhiyun panic("\nEDAC: [%d Uncorrectable errors @ 0x%08X]\n",
95*4882a593Smuzhiyun err_count, err_addr);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun if (status & priv->ecc_stat_ce_mask) {
98*4882a593Smuzhiyun regmap_read(drvdata->mc_vbase, priv->ecc_saddr_offset,
99*4882a593Smuzhiyun &err_addr);
100*4882a593Smuzhiyun if (priv->ecc_uecnt_offset)
101*4882a593Smuzhiyun regmap_read(drvdata->mc_vbase, priv->ecc_cecnt_offset,
102*4882a593Smuzhiyun &err_count);
103*4882a593Smuzhiyun edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, err_count,
104*4882a593Smuzhiyun err_addr >> PAGE_SHIFT,
105*4882a593Smuzhiyun err_addr & ~PAGE_MASK, 0,
106*4882a593Smuzhiyun 0, 0, -1, mci->ctl_name, "");
107*4882a593Smuzhiyun /* Clear IRQ to resume */
108*4882a593Smuzhiyun regmap_write(drvdata->mc_vbase, priv->ecc_irq_clr_offset,
109*4882a593Smuzhiyun priv->ecc_irq_clr_mask);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return IRQ_HANDLED;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun return IRQ_NONE;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
altr_sdr_mc_err_inject_write(struct file * file,const char __user * data,size_t count,loff_t * ppos)116*4882a593Smuzhiyun static ssize_t altr_sdr_mc_err_inject_write(struct file *file,
117*4882a593Smuzhiyun const char __user *data,
118*4882a593Smuzhiyun size_t count, loff_t *ppos)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct mem_ctl_info *mci = file->private_data;
121*4882a593Smuzhiyun struct altr_sdram_mc_data *drvdata = mci->pvt_info;
122*4882a593Smuzhiyun const struct altr_sdram_prv_data *priv = drvdata->data;
123*4882a593Smuzhiyun u32 *ptemp;
124*4882a593Smuzhiyun dma_addr_t dma_handle;
125*4882a593Smuzhiyun u32 reg, read_reg;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun ptemp = dma_alloc_coherent(mci->pdev, 16, &dma_handle, GFP_KERNEL);
128*4882a593Smuzhiyun if (!ptemp) {
129*4882a593Smuzhiyun dma_free_coherent(mci->pdev, 16, ptemp, dma_handle);
130*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC,
131*4882a593Smuzhiyun "Inject: Buffer Allocation error\n");
132*4882a593Smuzhiyun return -ENOMEM;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun regmap_read(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
136*4882a593Smuzhiyun &read_reg);
137*4882a593Smuzhiyun read_reg &= ~(priv->ce_set_mask | priv->ue_set_mask);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Error are injected by writing a word while the SBE or DBE
140*4882a593Smuzhiyun * bit in the CTLCFG register is set. Reading the word will
141*4882a593Smuzhiyun * trigger the SBE or DBE error and the corresponding IRQ.
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun if (count == 3) {
144*4882a593Smuzhiyun edac_printk(KERN_ALERT, EDAC_MC,
145*4882a593Smuzhiyun "Inject Double bit error\n");
146*4882a593Smuzhiyun local_irq_disable();
147*4882a593Smuzhiyun regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
148*4882a593Smuzhiyun (read_reg | priv->ue_set_mask));
149*4882a593Smuzhiyun local_irq_enable();
150*4882a593Smuzhiyun } else {
151*4882a593Smuzhiyun edac_printk(KERN_ALERT, EDAC_MC,
152*4882a593Smuzhiyun "Inject Single bit error\n");
153*4882a593Smuzhiyun local_irq_disable();
154*4882a593Smuzhiyun regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
155*4882a593Smuzhiyun (read_reg | priv->ce_set_mask));
156*4882a593Smuzhiyun local_irq_enable();
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun ptemp[0] = 0x5A5A5A5A;
160*4882a593Smuzhiyun ptemp[1] = 0xA5A5A5A5;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* Clear the error injection bits */
163*4882a593Smuzhiyun regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset, read_reg);
164*4882a593Smuzhiyun /* Ensure it has been written out */
165*4882a593Smuzhiyun wmb();
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /*
168*4882a593Smuzhiyun * To trigger the error, we need to read the data back
169*4882a593Smuzhiyun * (the data was written with errors above).
170*4882a593Smuzhiyun * The READ_ONCE macros and printk are used to prevent the
171*4882a593Smuzhiyun * the compiler optimizing these reads out.
172*4882a593Smuzhiyun */
173*4882a593Smuzhiyun reg = READ_ONCE(ptemp[0]);
174*4882a593Smuzhiyun read_reg = READ_ONCE(ptemp[1]);
175*4882a593Smuzhiyun /* Force Read */
176*4882a593Smuzhiyun rmb();
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun edac_printk(KERN_ALERT, EDAC_MC, "Read Data [0x%X, 0x%X]\n",
179*4882a593Smuzhiyun reg, read_reg);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun dma_free_coherent(mci->pdev, 16, ptemp, dma_handle);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return count;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static const struct file_operations altr_sdr_mc_debug_inject_fops = {
187*4882a593Smuzhiyun .open = simple_open,
188*4882a593Smuzhiyun .write = altr_sdr_mc_err_inject_write,
189*4882a593Smuzhiyun .llseek = generic_file_llseek,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
altr_sdr_mc_create_debugfs_nodes(struct mem_ctl_info * mci)192*4882a593Smuzhiyun static void altr_sdr_mc_create_debugfs_nodes(struct mem_ctl_info *mci)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_EDAC_DEBUG))
195*4882a593Smuzhiyun return;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (!mci->debugfs)
198*4882a593Smuzhiyun return;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun edac_debugfs_create_file("altr_trigger", S_IWUSR, mci->debugfs, mci,
201*4882a593Smuzhiyun &altr_sdr_mc_debug_inject_fops);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Get total memory size from Open Firmware DTB */
get_total_mem(void)205*4882a593Smuzhiyun static unsigned long get_total_mem(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct device_node *np = NULL;
208*4882a593Smuzhiyun struct resource res;
209*4882a593Smuzhiyun int ret;
210*4882a593Smuzhiyun unsigned long total_mem = 0;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun for_each_node_by_type(np, "memory") {
213*4882a593Smuzhiyun ret = of_address_to_resource(np, 0, &res);
214*4882a593Smuzhiyun if (ret)
215*4882a593Smuzhiyun continue;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun total_mem += resource_size(&res);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun edac_dbg(0, "total_mem 0x%lx\n", total_mem);
220*4882a593Smuzhiyun return total_mem;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const struct of_device_id altr_sdram_ctrl_of_match[] = {
224*4882a593Smuzhiyun { .compatible = "altr,sdram-edac", .data = &c5_data},
225*4882a593Smuzhiyun { .compatible = "altr,sdram-edac-a10", .data = &a10_data},
226*4882a593Smuzhiyun {},
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, altr_sdram_ctrl_of_match);
229*4882a593Smuzhiyun
a10_init(struct regmap * mc_vbase)230*4882a593Smuzhiyun static int a10_init(struct regmap *mc_vbase)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun if (regmap_update_bits(mc_vbase, A10_INTMODE_OFST,
233*4882a593Smuzhiyun A10_INTMODE_SB_INT, A10_INTMODE_SB_INT)) {
234*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC,
235*4882a593Smuzhiyun "Error setting SB IRQ mode\n");
236*4882a593Smuzhiyun return -ENODEV;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (regmap_write(mc_vbase, A10_SERRCNTREG_OFST, 1)) {
240*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC,
241*4882a593Smuzhiyun "Error setting trigger count\n");
242*4882a593Smuzhiyun return -ENODEV;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
a10_unmask_irq(struct platform_device * pdev,u32 mask)248*4882a593Smuzhiyun static int a10_unmask_irq(struct platform_device *pdev, u32 mask)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun void __iomem *sm_base;
251*4882a593Smuzhiyun int ret = 0;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (!request_mem_region(A10_SYMAN_INTMASK_CLR, sizeof(u32),
254*4882a593Smuzhiyun dev_name(&pdev->dev))) {
255*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC,
256*4882a593Smuzhiyun "Unable to request mem region\n");
257*4882a593Smuzhiyun return -EBUSY;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun sm_base = ioremap(A10_SYMAN_INTMASK_CLR, sizeof(u32));
261*4882a593Smuzhiyun if (!sm_base) {
262*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC,
263*4882a593Smuzhiyun "Unable to ioremap device\n");
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun ret = -ENOMEM;
266*4882a593Smuzhiyun goto release;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun iowrite32(mask, sm_base);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun iounmap(sm_base);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun release:
274*4882a593Smuzhiyun release_mem_region(A10_SYMAN_INTMASK_CLR, sizeof(u32));
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun return ret;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
altr_sdram_probe(struct platform_device * pdev)279*4882a593Smuzhiyun static int altr_sdram_probe(struct platform_device *pdev)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun const struct of_device_id *id;
282*4882a593Smuzhiyun struct edac_mc_layer layers[2];
283*4882a593Smuzhiyun struct mem_ctl_info *mci;
284*4882a593Smuzhiyun struct altr_sdram_mc_data *drvdata;
285*4882a593Smuzhiyun const struct altr_sdram_prv_data *priv;
286*4882a593Smuzhiyun struct regmap *mc_vbase;
287*4882a593Smuzhiyun struct dimm_info *dimm;
288*4882a593Smuzhiyun u32 read_reg;
289*4882a593Smuzhiyun int irq, irq2, res = 0;
290*4882a593Smuzhiyun unsigned long mem_size, irqflags = 0;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun id = of_match_device(altr_sdram_ctrl_of_match, &pdev->dev);
293*4882a593Smuzhiyun if (!id)
294*4882a593Smuzhiyun return -ENODEV;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Grab the register range from the sdr controller in device tree */
297*4882a593Smuzhiyun mc_vbase = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
298*4882a593Smuzhiyun "altr,sdr-syscon");
299*4882a593Smuzhiyun if (IS_ERR(mc_vbase)) {
300*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC,
301*4882a593Smuzhiyun "regmap for altr,sdr-syscon lookup failed.\n");
302*4882a593Smuzhiyun return -ENODEV;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Check specific dependencies for the module */
306*4882a593Smuzhiyun priv = of_match_node(altr_sdram_ctrl_of_match,
307*4882a593Smuzhiyun pdev->dev.of_node)->data;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* Validate the SDRAM controller has ECC enabled */
310*4882a593Smuzhiyun if (regmap_read(mc_vbase, priv->ecc_ctrl_offset, &read_reg) ||
311*4882a593Smuzhiyun ((read_reg & priv->ecc_ctl_en_mask) != priv->ecc_ctl_en_mask)) {
312*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC,
313*4882a593Smuzhiyun "No ECC/ECC disabled [0x%08X]\n", read_reg);
314*4882a593Smuzhiyun return -ENODEV;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* Grab memory size from device tree. */
318*4882a593Smuzhiyun mem_size = get_total_mem();
319*4882a593Smuzhiyun if (!mem_size) {
320*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC, "Unable to calculate memory size\n");
321*4882a593Smuzhiyun return -ENODEV;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Ensure the SDRAM Interrupt is disabled */
325*4882a593Smuzhiyun if (regmap_update_bits(mc_vbase, priv->ecc_irq_en_offset,
326*4882a593Smuzhiyun priv->ecc_irq_en_mask, 0)) {
327*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC,
328*4882a593Smuzhiyun "Error disabling SDRAM ECC IRQ\n");
329*4882a593Smuzhiyun return -ENODEV;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* Toggle to clear the SDRAM Error count */
333*4882a593Smuzhiyun if (regmap_update_bits(mc_vbase, priv->ecc_cnt_rst_offset,
334*4882a593Smuzhiyun priv->ecc_cnt_rst_mask,
335*4882a593Smuzhiyun priv->ecc_cnt_rst_mask)) {
336*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC,
337*4882a593Smuzhiyun "Error clearing SDRAM ECC count\n");
338*4882a593Smuzhiyun return -ENODEV;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (regmap_update_bits(mc_vbase, priv->ecc_cnt_rst_offset,
342*4882a593Smuzhiyun priv->ecc_cnt_rst_mask, 0)) {
343*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC,
344*4882a593Smuzhiyun "Error clearing SDRAM ECC count\n");
345*4882a593Smuzhiyun return -ENODEV;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
349*4882a593Smuzhiyun if (irq < 0) {
350*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC,
351*4882a593Smuzhiyun "No irq %d in DT\n", irq);
352*4882a593Smuzhiyun return irq;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* Arria10 has a 2nd IRQ */
356*4882a593Smuzhiyun irq2 = platform_get_irq(pdev, 1);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
359*4882a593Smuzhiyun layers[0].size = 1;
360*4882a593Smuzhiyun layers[0].is_virt_csrow = true;
361*4882a593Smuzhiyun layers[1].type = EDAC_MC_LAYER_CHANNEL;
362*4882a593Smuzhiyun layers[1].size = 1;
363*4882a593Smuzhiyun layers[1].is_virt_csrow = false;
364*4882a593Smuzhiyun mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers,
365*4882a593Smuzhiyun sizeof(struct altr_sdram_mc_data));
366*4882a593Smuzhiyun if (!mci)
367*4882a593Smuzhiyun return -ENOMEM;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun mci->pdev = &pdev->dev;
370*4882a593Smuzhiyun drvdata = mci->pvt_info;
371*4882a593Smuzhiyun drvdata->mc_vbase = mc_vbase;
372*4882a593Smuzhiyun drvdata->data = priv;
373*4882a593Smuzhiyun platform_set_drvdata(pdev, mci);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL)) {
376*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC,
377*4882a593Smuzhiyun "Unable to get managed device resource\n");
378*4882a593Smuzhiyun res = -ENOMEM;
379*4882a593Smuzhiyun goto free;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun mci->mtype_cap = MEM_FLAG_DDR3;
383*4882a593Smuzhiyun mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
384*4882a593Smuzhiyun mci->edac_cap = EDAC_FLAG_SECDED;
385*4882a593Smuzhiyun mci->mod_name = EDAC_MOD_STR;
386*4882a593Smuzhiyun mci->ctl_name = dev_name(&pdev->dev);
387*4882a593Smuzhiyun mci->scrub_mode = SCRUB_SW_SRC;
388*4882a593Smuzhiyun mci->dev_name = dev_name(&pdev->dev);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun dimm = *mci->dimms;
391*4882a593Smuzhiyun dimm->nr_pages = ((mem_size - 1) >> PAGE_SHIFT) + 1;
392*4882a593Smuzhiyun dimm->grain = 8;
393*4882a593Smuzhiyun dimm->dtype = DEV_X8;
394*4882a593Smuzhiyun dimm->mtype = MEM_DDR3;
395*4882a593Smuzhiyun dimm->edac_mode = EDAC_SECDED;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun res = edac_mc_add_mc(mci);
398*4882a593Smuzhiyun if (res < 0)
399*4882a593Smuzhiyun goto err;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* Only the Arria10 has separate IRQs */
402*4882a593Smuzhiyun if (of_machine_is_compatible("altr,socfpga-arria10")) {
403*4882a593Smuzhiyun /* Arria10 specific initialization */
404*4882a593Smuzhiyun res = a10_init(mc_vbase);
405*4882a593Smuzhiyun if (res < 0)
406*4882a593Smuzhiyun goto err2;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun res = devm_request_irq(&pdev->dev, irq2,
409*4882a593Smuzhiyun altr_sdram_mc_err_handler,
410*4882a593Smuzhiyun IRQF_SHARED, dev_name(&pdev->dev), mci);
411*4882a593Smuzhiyun if (res < 0) {
412*4882a593Smuzhiyun edac_mc_printk(mci, KERN_ERR,
413*4882a593Smuzhiyun "Unable to request irq %d\n", irq2);
414*4882a593Smuzhiyun res = -ENODEV;
415*4882a593Smuzhiyun goto err2;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun res = a10_unmask_irq(pdev, A10_DDR0_IRQ_MASK);
419*4882a593Smuzhiyun if (res < 0)
420*4882a593Smuzhiyun goto err2;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun irqflags = IRQF_SHARED;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun res = devm_request_irq(&pdev->dev, irq, altr_sdram_mc_err_handler,
426*4882a593Smuzhiyun irqflags, dev_name(&pdev->dev), mci);
427*4882a593Smuzhiyun if (res < 0) {
428*4882a593Smuzhiyun edac_mc_printk(mci, KERN_ERR,
429*4882a593Smuzhiyun "Unable to request irq %d\n", irq);
430*4882a593Smuzhiyun res = -ENODEV;
431*4882a593Smuzhiyun goto err2;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* Infrastructure ready - enable the IRQ */
435*4882a593Smuzhiyun if (regmap_update_bits(drvdata->mc_vbase, priv->ecc_irq_en_offset,
436*4882a593Smuzhiyun priv->ecc_irq_en_mask, priv->ecc_irq_en_mask)) {
437*4882a593Smuzhiyun edac_mc_printk(mci, KERN_ERR,
438*4882a593Smuzhiyun "Error enabling SDRAM ECC IRQ\n");
439*4882a593Smuzhiyun res = -ENODEV;
440*4882a593Smuzhiyun goto err2;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun altr_sdr_mc_create_debugfs_nodes(mci);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun devres_close_group(&pdev->dev, NULL);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun return 0;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun err2:
450*4882a593Smuzhiyun edac_mc_del_mc(&pdev->dev);
451*4882a593Smuzhiyun err:
452*4882a593Smuzhiyun devres_release_group(&pdev->dev, NULL);
453*4882a593Smuzhiyun free:
454*4882a593Smuzhiyun edac_mc_free(mci);
455*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_MC,
456*4882a593Smuzhiyun "EDAC Probe Failed; Error %d\n", res);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun return res;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
altr_sdram_remove(struct platform_device * pdev)461*4882a593Smuzhiyun static int altr_sdram_remove(struct platform_device *pdev)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct mem_ctl_info *mci = platform_get_drvdata(pdev);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun edac_mc_del_mc(&pdev->dev);
466*4882a593Smuzhiyun edac_mc_free(mci);
467*4882a593Smuzhiyun platform_set_drvdata(pdev, NULL);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun return 0;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /*
473*4882a593Smuzhiyun * If you want to suspend, need to disable EDAC by removing it
474*4882a593Smuzhiyun * from the device tree or defconfig.
475*4882a593Smuzhiyun */
476*4882a593Smuzhiyun #ifdef CONFIG_PM
altr_sdram_prepare(struct device * dev)477*4882a593Smuzhiyun static int altr_sdram_prepare(struct device *dev)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun pr_err("Suspend not allowed when EDAC is enabled.\n");
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return -EPERM;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun static const struct dev_pm_ops altr_sdram_pm_ops = {
485*4882a593Smuzhiyun .prepare = altr_sdram_prepare,
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun #endif
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun static struct platform_driver altr_sdram_edac_driver = {
490*4882a593Smuzhiyun .probe = altr_sdram_probe,
491*4882a593Smuzhiyun .remove = altr_sdram_remove,
492*4882a593Smuzhiyun .driver = {
493*4882a593Smuzhiyun .name = "altr_sdram_edac",
494*4882a593Smuzhiyun #ifdef CONFIG_PM
495*4882a593Smuzhiyun .pm = &altr_sdram_pm_ops,
496*4882a593Smuzhiyun #endif
497*4882a593Smuzhiyun .of_match_table = altr_sdram_ctrl_of_match,
498*4882a593Smuzhiyun },
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun module_platform_driver(altr_sdram_edac_driver);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun #endif /* CONFIG_EDAC_ALTERA_SDRAM */
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /************************* EDAC Parent Probe *************************/
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun static const struct of_device_id altr_edac_device_of_match[];
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun static const struct of_device_id altr_edac_of_match[] = {
510*4882a593Smuzhiyun { .compatible = "altr,socfpga-ecc-manager" },
511*4882a593Smuzhiyun {},
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, altr_edac_of_match);
514*4882a593Smuzhiyun
altr_edac_probe(struct platform_device * pdev)515*4882a593Smuzhiyun static int altr_edac_probe(struct platform_device *pdev)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun of_platform_populate(pdev->dev.of_node, altr_edac_device_of_match,
518*4882a593Smuzhiyun NULL, &pdev->dev);
519*4882a593Smuzhiyun return 0;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun static struct platform_driver altr_edac_driver = {
523*4882a593Smuzhiyun .probe = altr_edac_probe,
524*4882a593Smuzhiyun .driver = {
525*4882a593Smuzhiyun .name = "socfpga_ecc_manager",
526*4882a593Smuzhiyun .of_match_table = altr_edac_of_match,
527*4882a593Smuzhiyun },
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun module_platform_driver(altr_edac_driver);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /************************* EDAC Device Functions *************************/
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /*
534*4882a593Smuzhiyun * EDAC Device Functions (shared between various IPs).
535*4882a593Smuzhiyun * The discrete memories use the EDAC Device framework. The probe
536*4882a593Smuzhiyun * and error handling functions are very similar between memories
537*4882a593Smuzhiyun * so they are shared. The memory allocation and freeing for EDAC
538*4882a593Smuzhiyun * trigger testing are different for each memory.
539*4882a593Smuzhiyun */
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun static const struct edac_device_prv_data ocramecc_data;
542*4882a593Smuzhiyun static const struct edac_device_prv_data l2ecc_data;
543*4882a593Smuzhiyun static const struct edac_device_prv_data a10_ocramecc_data;
544*4882a593Smuzhiyun static const struct edac_device_prv_data a10_l2ecc_data;
545*4882a593Smuzhiyun
altr_edac_device_handler(int irq,void * dev_id)546*4882a593Smuzhiyun static irqreturn_t altr_edac_device_handler(int irq, void *dev_id)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun irqreturn_t ret_value = IRQ_NONE;
549*4882a593Smuzhiyun struct edac_device_ctl_info *dci = dev_id;
550*4882a593Smuzhiyun struct altr_edac_device_dev *drvdata = dci->pvt_info;
551*4882a593Smuzhiyun const struct edac_device_prv_data *priv = drvdata->data;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (irq == drvdata->sb_irq) {
554*4882a593Smuzhiyun if (priv->ce_clear_mask)
555*4882a593Smuzhiyun writel(priv->ce_clear_mask, drvdata->base);
556*4882a593Smuzhiyun edac_device_handle_ce(dci, 0, 0, drvdata->edac_dev_name);
557*4882a593Smuzhiyun ret_value = IRQ_HANDLED;
558*4882a593Smuzhiyun } else if (irq == drvdata->db_irq) {
559*4882a593Smuzhiyun if (priv->ue_clear_mask)
560*4882a593Smuzhiyun writel(priv->ue_clear_mask, drvdata->base);
561*4882a593Smuzhiyun edac_device_handle_ue(dci, 0, 0, drvdata->edac_dev_name);
562*4882a593Smuzhiyun panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
563*4882a593Smuzhiyun ret_value = IRQ_HANDLED;
564*4882a593Smuzhiyun } else {
565*4882a593Smuzhiyun WARN_ON(1);
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun return ret_value;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
altr_edac_device_trig(struct file * file,const char __user * user_buf,size_t count,loff_t * ppos)571*4882a593Smuzhiyun static ssize_t altr_edac_device_trig(struct file *file,
572*4882a593Smuzhiyun const char __user *user_buf,
573*4882a593Smuzhiyun size_t count, loff_t *ppos)
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun u32 *ptemp, i, error_mask;
577*4882a593Smuzhiyun int result = 0;
578*4882a593Smuzhiyun u8 trig_type;
579*4882a593Smuzhiyun unsigned long flags;
580*4882a593Smuzhiyun struct edac_device_ctl_info *edac_dci = file->private_data;
581*4882a593Smuzhiyun struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
582*4882a593Smuzhiyun const struct edac_device_prv_data *priv = drvdata->data;
583*4882a593Smuzhiyun void *generic_ptr = edac_dci->dev;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun if (!user_buf || get_user(trig_type, user_buf))
586*4882a593Smuzhiyun return -EFAULT;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun if (!priv->alloc_mem)
589*4882a593Smuzhiyun return -ENOMEM;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /*
592*4882a593Smuzhiyun * Note that generic_ptr is initialized to the device * but in
593*4882a593Smuzhiyun * some alloc_functions, this is overridden and returns data.
594*4882a593Smuzhiyun */
595*4882a593Smuzhiyun ptemp = priv->alloc_mem(priv->trig_alloc_sz, &generic_ptr);
596*4882a593Smuzhiyun if (!ptemp) {
597*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
598*4882a593Smuzhiyun "Inject: Buffer Allocation error\n");
599*4882a593Smuzhiyun return -ENOMEM;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun if (trig_type == ALTR_UE_TRIGGER_CHAR)
603*4882a593Smuzhiyun error_mask = priv->ue_set_mask;
604*4882a593Smuzhiyun else
605*4882a593Smuzhiyun error_mask = priv->ce_set_mask;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun edac_printk(KERN_ALERT, EDAC_DEVICE,
608*4882a593Smuzhiyun "Trigger Error Mask (0x%X)\n", error_mask);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun local_irq_save(flags);
611*4882a593Smuzhiyun /* write ECC corrupted data out. */
612*4882a593Smuzhiyun for (i = 0; i < (priv->trig_alloc_sz / sizeof(*ptemp)); i++) {
613*4882a593Smuzhiyun /* Read data so we're in the correct state */
614*4882a593Smuzhiyun rmb();
615*4882a593Smuzhiyun if (READ_ONCE(ptemp[i]))
616*4882a593Smuzhiyun result = -1;
617*4882a593Smuzhiyun /* Toggle Error bit (it is latched), leave ECC enabled */
618*4882a593Smuzhiyun writel(error_mask, (drvdata->base + priv->set_err_ofst));
619*4882a593Smuzhiyun writel(priv->ecc_enable_mask, (drvdata->base +
620*4882a593Smuzhiyun priv->set_err_ofst));
621*4882a593Smuzhiyun ptemp[i] = i;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun /* Ensure it has been written out */
624*4882a593Smuzhiyun wmb();
625*4882a593Smuzhiyun local_irq_restore(flags);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (result)
628*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE, "Mem Not Cleared\n");
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* Read out written data. ECC error caused here */
631*4882a593Smuzhiyun for (i = 0; i < ALTR_TRIGGER_READ_WRD_CNT; i++)
632*4882a593Smuzhiyun if (READ_ONCE(ptemp[i]) != i)
633*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
634*4882a593Smuzhiyun "Read doesn't match written data\n");
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if (priv->free_mem)
637*4882a593Smuzhiyun priv->free_mem(ptemp, priv->trig_alloc_sz, generic_ptr);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun return count;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun static const struct file_operations altr_edac_device_inject_fops = {
643*4882a593Smuzhiyun .open = simple_open,
644*4882a593Smuzhiyun .write = altr_edac_device_trig,
645*4882a593Smuzhiyun .llseek = generic_file_llseek,
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun static ssize_t altr_edac_a10_device_trig(struct file *file,
649*4882a593Smuzhiyun const char __user *user_buf,
650*4882a593Smuzhiyun size_t count, loff_t *ppos);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun static const struct file_operations altr_edac_a10_device_inject_fops = {
653*4882a593Smuzhiyun .open = simple_open,
654*4882a593Smuzhiyun .write = altr_edac_a10_device_trig,
655*4882a593Smuzhiyun .llseek = generic_file_llseek,
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun static ssize_t altr_edac_a10_device_trig2(struct file *file,
659*4882a593Smuzhiyun const char __user *user_buf,
660*4882a593Smuzhiyun size_t count, loff_t *ppos);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun static const struct file_operations altr_edac_a10_device_inject2_fops = {
663*4882a593Smuzhiyun .open = simple_open,
664*4882a593Smuzhiyun .write = altr_edac_a10_device_trig2,
665*4882a593Smuzhiyun .llseek = generic_file_llseek,
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun
altr_create_edacdev_dbgfs(struct edac_device_ctl_info * edac_dci,const struct edac_device_prv_data * priv)668*4882a593Smuzhiyun static void altr_create_edacdev_dbgfs(struct edac_device_ctl_info *edac_dci,
669*4882a593Smuzhiyun const struct edac_device_prv_data *priv)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_EDAC_DEBUG))
674*4882a593Smuzhiyun return;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun drvdata->debugfs_dir = edac_debugfs_create_dir(drvdata->edac_dev_name);
677*4882a593Smuzhiyun if (!drvdata->debugfs_dir)
678*4882a593Smuzhiyun return;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun if (!edac_debugfs_create_file("altr_trigger", S_IWUSR,
681*4882a593Smuzhiyun drvdata->debugfs_dir, edac_dci,
682*4882a593Smuzhiyun priv->inject_fops))
683*4882a593Smuzhiyun debugfs_remove_recursive(drvdata->debugfs_dir);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun static const struct of_device_id altr_edac_device_of_match[] = {
687*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_L2C
688*4882a593Smuzhiyun { .compatible = "altr,socfpga-l2-ecc", .data = &l2ecc_data },
689*4882a593Smuzhiyun #endif
690*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_OCRAM
691*4882a593Smuzhiyun { .compatible = "altr,socfpga-ocram-ecc", .data = &ocramecc_data },
692*4882a593Smuzhiyun #endif
693*4882a593Smuzhiyun {},
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, altr_edac_device_of_match);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /*
698*4882a593Smuzhiyun * altr_edac_device_probe()
699*4882a593Smuzhiyun * This is a generic EDAC device driver that will support
700*4882a593Smuzhiyun * various Altera memory devices such as the L2 cache ECC and
701*4882a593Smuzhiyun * OCRAM ECC as well as the memories for other peripherals.
702*4882a593Smuzhiyun * Module specific initialization is done by passing the
703*4882a593Smuzhiyun * function index in the device tree.
704*4882a593Smuzhiyun */
altr_edac_device_probe(struct platform_device * pdev)705*4882a593Smuzhiyun static int altr_edac_device_probe(struct platform_device *pdev)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun struct edac_device_ctl_info *dci;
708*4882a593Smuzhiyun struct altr_edac_device_dev *drvdata;
709*4882a593Smuzhiyun struct resource *r;
710*4882a593Smuzhiyun int res = 0;
711*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
712*4882a593Smuzhiyun char *ecc_name = (char *)np->name;
713*4882a593Smuzhiyun static int dev_instance;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL)) {
716*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
717*4882a593Smuzhiyun "Unable to open devm\n");
718*4882a593Smuzhiyun return -ENOMEM;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
722*4882a593Smuzhiyun if (!r) {
723*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
724*4882a593Smuzhiyun "Unable to get mem resource\n");
725*4882a593Smuzhiyun res = -ENODEV;
726*4882a593Smuzhiyun goto fail;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun if (!devm_request_mem_region(&pdev->dev, r->start, resource_size(r),
730*4882a593Smuzhiyun dev_name(&pdev->dev))) {
731*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
732*4882a593Smuzhiyun "%s:Error requesting mem region\n", ecc_name);
733*4882a593Smuzhiyun res = -EBUSY;
734*4882a593Smuzhiyun goto fail;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun dci = edac_device_alloc_ctl_info(sizeof(*drvdata), ecc_name,
738*4882a593Smuzhiyun 1, ecc_name, 1, 0, NULL, 0,
739*4882a593Smuzhiyun dev_instance++);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun if (!dci) {
742*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
743*4882a593Smuzhiyun "%s: Unable to allocate EDAC device\n", ecc_name);
744*4882a593Smuzhiyun res = -ENOMEM;
745*4882a593Smuzhiyun goto fail;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun drvdata = dci->pvt_info;
749*4882a593Smuzhiyun dci->dev = &pdev->dev;
750*4882a593Smuzhiyun platform_set_drvdata(pdev, dci);
751*4882a593Smuzhiyun drvdata->edac_dev_name = ecc_name;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun drvdata->base = devm_ioremap(&pdev->dev, r->start, resource_size(r));
754*4882a593Smuzhiyun if (!drvdata->base) {
755*4882a593Smuzhiyun res = -ENOMEM;
756*4882a593Smuzhiyun goto fail1;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* Get driver specific data for this EDAC device */
760*4882a593Smuzhiyun drvdata->data = of_match_node(altr_edac_device_of_match, np)->data;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun /* Check specific dependencies for the module */
763*4882a593Smuzhiyun if (drvdata->data->setup) {
764*4882a593Smuzhiyun res = drvdata->data->setup(drvdata);
765*4882a593Smuzhiyun if (res)
766*4882a593Smuzhiyun goto fail1;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun drvdata->sb_irq = platform_get_irq(pdev, 0);
770*4882a593Smuzhiyun res = devm_request_irq(&pdev->dev, drvdata->sb_irq,
771*4882a593Smuzhiyun altr_edac_device_handler,
772*4882a593Smuzhiyun 0, dev_name(&pdev->dev), dci);
773*4882a593Smuzhiyun if (res)
774*4882a593Smuzhiyun goto fail1;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun drvdata->db_irq = platform_get_irq(pdev, 1);
777*4882a593Smuzhiyun res = devm_request_irq(&pdev->dev, drvdata->db_irq,
778*4882a593Smuzhiyun altr_edac_device_handler,
779*4882a593Smuzhiyun 0, dev_name(&pdev->dev), dci);
780*4882a593Smuzhiyun if (res)
781*4882a593Smuzhiyun goto fail1;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun dci->mod_name = "Altera ECC Manager";
784*4882a593Smuzhiyun dci->dev_name = drvdata->edac_dev_name;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun res = edac_device_add_device(dci);
787*4882a593Smuzhiyun if (res)
788*4882a593Smuzhiyun goto fail1;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun altr_create_edacdev_dbgfs(dci, drvdata->data);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun devres_close_group(&pdev->dev, NULL);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun return 0;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun fail1:
797*4882a593Smuzhiyun edac_device_free_ctl_info(dci);
798*4882a593Smuzhiyun fail:
799*4882a593Smuzhiyun devres_release_group(&pdev->dev, NULL);
800*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
801*4882a593Smuzhiyun "%s:Error setting up EDAC device: %d\n", ecc_name, res);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun return res;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
altr_edac_device_remove(struct platform_device * pdev)806*4882a593Smuzhiyun static int altr_edac_device_remove(struct platform_device *pdev)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun struct edac_device_ctl_info *dci = platform_get_drvdata(pdev);
809*4882a593Smuzhiyun struct altr_edac_device_dev *drvdata = dci->pvt_info;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun debugfs_remove_recursive(drvdata->debugfs_dir);
812*4882a593Smuzhiyun edac_device_del_device(&pdev->dev);
813*4882a593Smuzhiyun edac_device_free_ctl_info(dci);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun return 0;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun static struct platform_driver altr_edac_device_driver = {
819*4882a593Smuzhiyun .probe = altr_edac_device_probe,
820*4882a593Smuzhiyun .remove = altr_edac_device_remove,
821*4882a593Smuzhiyun .driver = {
822*4882a593Smuzhiyun .name = "altr_edac_device",
823*4882a593Smuzhiyun .of_match_table = altr_edac_device_of_match,
824*4882a593Smuzhiyun },
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun module_platform_driver(altr_edac_device_driver);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /******************* Arria10 Device ECC Shared Functions *****************/
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun /*
831*4882a593Smuzhiyun * Test for memory's ECC dependencies upon entry because platform specific
832*4882a593Smuzhiyun * startup should have initialized the memory and enabled the ECC.
833*4882a593Smuzhiyun * Can't turn on ECC here because accessing un-initialized memory will
834*4882a593Smuzhiyun * cause CE/UE errors possibly causing an ABORT.
835*4882a593Smuzhiyun */
836*4882a593Smuzhiyun static int __maybe_unused
altr_check_ecc_deps(struct altr_edac_device_dev * device)837*4882a593Smuzhiyun altr_check_ecc_deps(struct altr_edac_device_dev *device)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun void __iomem *base = device->base;
840*4882a593Smuzhiyun const struct edac_device_prv_data *prv = device->data;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (readl(base + prv->ecc_en_ofst) & prv->ecc_enable_mask)
843*4882a593Smuzhiyun return 0;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
846*4882a593Smuzhiyun "%s: No ECC present or ECC disabled.\n",
847*4882a593Smuzhiyun device->edac_dev_name);
848*4882a593Smuzhiyun return -ENODEV;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
altr_edac_a10_ecc_irq(int irq,void * dev_id)851*4882a593Smuzhiyun static irqreturn_t __maybe_unused altr_edac_a10_ecc_irq(int irq, void *dev_id)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun struct altr_edac_device_dev *dci = dev_id;
854*4882a593Smuzhiyun void __iomem *base = dci->base;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun if (irq == dci->sb_irq) {
857*4882a593Smuzhiyun writel(ALTR_A10_ECC_SERRPENA,
858*4882a593Smuzhiyun base + ALTR_A10_ECC_INTSTAT_OFST);
859*4882a593Smuzhiyun edac_device_handle_ce(dci->edac_dev, 0, 0, dci->edac_dev_name);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun return IRQ_HANDLED;
862*4882a593Smuzhiyun } else if (irq == dci->db_irq) {
863*4882a593Smuzhiyun writel(ALTR_A10_ECC_DERRPENA,
864*4882a593Smuzhiyun base + ALTR_A10_ECC_INTSTAT_OFST);
865*4882a593Smuzhiyun edac_device_handle_ue(dci->edac_dev, 0, 0, dci->edac_dev_name);
866*4882a593Smuzhiyun if (dci->data->panic)
867*4882a593Smuzhiyun panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun return IRQ_HANDLED;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun WARN_ON(1);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun return IRQ_NONE;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /******************* Arria10 Memory Buffer Functions *********************/
878*4882a593Smuzhiyun
a10_get_irq_mask(struct device_node * np)879*4882a593Smuzhiyun static inline int a10_get_irq_mask(struct device_node *np)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun int irq;
882*4882a593Smuzhiyun const u32 *handle = of_get_property(np, "interrupts", NULL);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun if (!handle)
885*4882a593Smuzhiyun return -ENODEV;
886*4882a593Smuzhiyun irq = be32_to_cpup(handle);
887*4882a593Smuzhiyun return irq;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
ecc_set_bits(u32 bit_mask,void __iomem * ioaddr)890*4882a593Smuzhiyun static inline void ecc_set_bits(u32 bit_mask, void __iomem *ioaddr)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun u32 value = readl(ioaddr);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun value |= bit_mask;
895*4882a593Smuzhiyun writel(value, ioaddr);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
ecc_clear_bits(u32 bit_mask,void __iomem * ioaddr)898*4882a593Smuzhiyun static inline void ecc_clear_bits(u32 bit_mask, void __iomem *ioaddr)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun u32 value = readl(ioaddr);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun value &= ~bit_mask;
903*4882a593Smuzhiyun writel(value, ioaddr);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
ecc_test_bits(u32 bit_mask,void __iomem * ioaddr)906*4882a593Smuzhiyun static inline int ecc_test_bits(u32 bit_mask, void __iomem *ioaddr)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun u32 value = readl(ioaddr);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun return (value & bit_mask) ? 1 : 0;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /*
914*4882a593Smuzhiyun * This function uses the memory initialization block in the Arria10 ECC
915*4882a593Smuzhiyun * controller to initialize/clear the entire memory data and ECC data.
916*4882a593Smuzhiyun */
altr_init_memory_port(void __iomem * ioaddr,int port)917*4882a593Smuzhiyun static int __maybe_unused altr_init_memory_port(void __iomem *ioaddr, int port)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun int limit = ALTR_A10_ECC_INIT_WATCHDOG_10US;
920*4882a593Smuzhiyun u32 init_mask, stat_mask, clear_mask;
921*4882a593Smuzhiyun int ret = 0;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun if (port) {
924*4882a593Smuzhiyun init_mask = ALTR_A10_ECC_INITB;
925*4882a593Smuzhiyun stat_mask = ALTR_A10_ECC_INITCOMPLETEB;
926*4882a593Smuzhiyun clear_mask = ALTR_A10_ECC_ERRPENB_MASK;
927*4882a593Smuzhiyun } else {
928*4882a593Smuzhiyun init_mask = ALTR_A10_ECC_INITA;
929*4882a593Smuzhiyun stat_mask = ALTR_A10_ECC_INITCOMPLETEA;
930*4882a593Smuzhiyun clear_mask = ALTR_A10_ECC_ERRPENA_MASK;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun ecc_set_bits(init_mask, (ioaddr + ALTR_A10_ECC_CTRL_OFST));
934*4882a593Smuzhiyun while (limit--) {
935*4882a593Smuzhiyun if (ecc_test_bits(stat_mask,
936*4882a593Smuzhiyun (ioaddr + ALTR_A10_ECC_INITSTAT_OFST)))
937*4882a593Smuzhiyun break;
938*4882a593Smuzhiyun udelay(1);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun if (limit < 0)
941*4882a593Smuzhiyun ret = -EBUSY;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* Clear any pending ECC interrupts */
944*4882a593Smuzhiyun writel(clear_mask, (ioaddr + ALTR_A10_ECC_INTSTAT_OFST));
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun return ret;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun static __init int __maybe_unused
altr_init_a10_ecc_block(struct device_node * np,u32 irq_mask,u32 ecc_ctrl_en_mask,bool dual_port)950*4882a593Smuzhiyun altr_init_a10_ecc_block(struct device_node *np, u32 irq_mask,
951*4882a593Smuzhiyun u32 ecc_ctrl_en_mask, bool dual_port)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun int ret = 0;
954*4882a593Smuzhiyun void __iomem *ecc_block_base;
955*4882a593Smuzhiyun struct regmap *ecc_mgr_map;
956*4882a593Smuzhiyun char *ecc_name;
957*4882a593Smuzhiyun struct device_node *np_eccmgr;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun ecc_name = (char *)np->name;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* Get the ECC Manager - parent of the device EDACs */
962*4882a593Smuzhiyun np_eccmgr = of_get_parent(np);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun ecc_mgr_map =
965*4882a593Smuzhiyun altr_sysmgr_regmap_lookup_by_phandle(np_eccmgr,
966*4882a593Smuzhiyun "altr,sysmgr-syscon");
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun of_node_put(np_eccmgr);
969*4882a593Smuzhiyun if (IS_ERR(ecc_mgr_map)) {
970*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
971*4882a593Smuzhiyun "Unable to get syscon altr,sysmgr-syscon\n");
972*4882a593Smuzhiyun return -ENODEV;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /* Map the ECC Block */
976*4882a593Smuzhiyun ecc_block_base = of_iomap(np, 0);
977*4882a593Smuzhiyun if (!ecc_block_base) {
978*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
979*4882a593Smuzhiyun "Unable to map %s ECC block\n", ecc_name);
980*4882a593Smuzhiyun return -ENODEV;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun /* Disable ECC */
984*4882a593Smuzhiyun regmap_write(ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_SET_OFST, irq_mask);
985*4882a593Smuzhiyun writel(ALTR_A10_ECC_SERRINTEN,
986*4882a593Smuzhiyun (ecc_block_base + ALTR_A10_ECC_ERRINTENR_OFST));
987*4882a593Smuzhiyun ecc_clear_bits(ecc_ctrl_en_mask,
988*4882a593Smuzhiyun (ecc_block_base + ALTR_A10_ECC_CTRL_OFST));
989*4882a593Smuzhiyun /* Ensure all writes complete */
990*4882a593Smuzhiyun wmb();
991*4882a593Smuzhiyun /* Use HW initialization block to initialize memory for ECC */
992*4882a593Smuzhiyun ret = altr_init_memory_port(ecc_block_base, 0);
993*4882a593Smuzhiyun if (ret) {
994*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
995*4882a593Smuzhiyun "ECC: cannot init %s PORTA memory\n", ecc_name);
996*4882a593Smuzhiyun goto out;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun if (dual_port) {
1000*4882a593Smuzhiyun ret = altr_init_memory_port(ecc_block_base, 1);
1001*4882a593Smuzhiyun if (ret) {
1002*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
1003*4882a593Smuzhiyun "ECC: cannot init %s PORTB memory\n",
1004*4882a593Smuzhiyun ecc_name);
1005*4882a593Smuzhiyun goto out;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun /* Interrupt mode set to every SBERR */
1010*4882a593Smuzhiyun regmap_write(ecc_mgr_map, ALTR_A10_ECC_INTMODE_OFST,
1011*4882a593Smuzhiyun ALTR_A10_ECC_INTMODE);
1012*4882a593Smuzhiyun /* Enable ECC */
1013*4882a593Smuzhiyun ecc_set_bits(ecc_ctrl_en_mask, (ecc_block_base +
1014*4882a593Smuzhiyun ALTR_A10_ECC_CTRL_OFST));
1015*4882a593Smuzhiyun writel(ALTR_A10_ECC_SERRINTEN,
1016*4882a593Smuzhiyun (ecc_block_base + ALTR_A10_ECC_ERRINTENS_OFST));
1017*4882a593Smuzhiyun regmap_write(ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_CLR_OFST, irq_mask);
1018*4882a593Smuzhiyun /* Ensure all writes complete */
1019*4882a593Smuzhiyun wmb();
1020*4882a593Smuzhiyun out:
1021*4882a593Smuzhiyun iounmap(ecc_block_base);
1022*4882a593Smuzhiyun return ret;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun static int validate_parent_available(struct device_node *np);
1026*4882a593Smuzhiyun static const struct of_device_id altr_edac_a10_device_of_match[];
altr_init_a10_ecc_device_type(char * compat)1027*4882a593Smuzhiyun static int __init __maybe_unused altr_init_a10_ecc_device_type(char *compat)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun int irq;
1030*4882a593Smuzhiyun struct device_node *child, *np;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL,
1033*4882a593Smuzhiyun "altr,socfpga-a10-ecc-manager");
1034*4882a593Smuzhiyun if (!np) {
1035*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE, "ECC Manager not found\n");
1036*4882a593Smuzhiyun return -ENODEV;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun for_each_child_of_node(np, child) {
1040*4882a593Smuzhiyun const struct of_device_id *pdev_id;
1041*4882a593Smuzhiyun const struct edac_device_prv_data *prv;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun if (!of_device_is_available(child))
1044*4882a593Smuzhiyun continue;
1045*4882a593Smuzhiyun if (!of_device_is_compatible(child, compat))
1046*4882a593Smuzhiyun continue;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if (validate_parent_available(child))
1049*4882a593Smuzhiyun continue;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun irq = a10_get_irq_mask(child);
1052*4882a593Smuzhiyun if (irq < 0)
1053*4882a593Smuzhiyun continue;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* Get matching node and check for valid result */
1056*4882a593Smuzhiyun pdev_id = of_match_node(altr_edac_a10_device_of_match, child);
1057*4882a593Smuzhiyun if (IS_ERR_OR_NULL(pdev_id))
1058*4882a593Smuzhiyun continue;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun /* Validate private data pointer before dereferencing */
1061*4882a593Smuzhiyun prv = pdev_id->data;
1062*4882a593Smuzhiyun if (!prv)
1063*4882a593Smuzhiyun continue;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun altr_init_a10_ecc_block(child, BIT(irq),
1066*4882a593Smuzhiyun prv->ecc_enable_mask, 0);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun of_node_put(np);
1070*4882a593Smuzhiyun return 0;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun /*********************** SDRAM EDAC Device Functions *********************/
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_SDRAM
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun static const struct edac_device_prv_data s10_sdramecc_data = {
1078*4882a593Smuzhiyun .setup = altr_check_ecc_deps,
1079*4882a593Smuzhiyun .ce_clear_mask = ALTR_S10_ECC_SERRPENA,
1080*4882a593Smuzhiyun .ue_clear_mask = ALTR_S10_ECC_DERRPENA,
1081*4882a593Smuzhiyun .ecc_enable_mask = ALTR_S10_ECC_EN,
1082*4882a593Smuzhiyun .ecc_en_ofst = ALTR_S10_ECC_CTRL_SDRAM_OFST,
1083*4882a593Smuzhiyun .ce_set_mask = ALTR_S10_ECC_TSERRA,
1084*4882a593Smuzhiyun .ue_set_mask = ALTR_S10_ECC_TDERRA,
1085*4882a593Smuzhiyun .set_err_ofst = ALTR_S10_ECC_INTTEST_OFST,
1086*4882a593Smuzhiyun .ecc_irq_handler = altr_edac_a10_ecc_irq,
1087*4882a593Smuzhiyun .inject_fops = &altr_edac_a10_device_inject_fops,
1088*4882a593Smuzhiyun };
1089*4882a593Smuzhiyun #endif /* CONFIG_EDAC_ALTERA_SDRAM */
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun /*********************** OCRAM EDAC Device Functions *********************/
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_OCRAM
1094*4882a593Smuzhiyun
ocram_alloc_mem(size_t size,void ** other)1095*4882a593Smuzhiyun static void *ocram_alloc_mem(size_t size, void **other)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun struct device_node *np;
1098*4882a593Smuzhiyun struct gen_pool *gp;
1099*4882a593Smuzhiyun void *sram_addr;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "altr,socfpga-ocram-ecc");
1102*4882a593Smuzhiyun if (!np)
1103*4882a593Smuzhiyun return NULL;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun gp = of_gen_pool_get(np, "iram", 0);
1106*4882a593Smuzhiyun of_node_put(np);
1107*4882a593Smuzhiyun if (!gp)
1108*4882a593Smuzhiyun return NULL;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun sram_addr = (void *)gen_pool_alloc(gp, size);
1111*4882a593Smuzhiyun if (!sram_addr)
1112*4882a593Smuzhiyun return NULL;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun memset(sram_addr, 0, size);
1115*4882a593Smuzhiyun /* Ensure data is written out */
1116*4882a593Smuzhiyun wmb();
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* Remember this handle for freeing later */
1119*4882a593Smuzhiyun *other = gp;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun return sram_addr;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
ocram_free_mem(void * p,size_t size,void * other)1124*4882a593Smuzhiyun static void ocram_free_mem(void *p, size_t size, void *other)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun gen_pool_free((struct gen_pool *)other, (unsigned long)p, size);
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun static const struct edac_device_prv_data ocramecc_data = {
1130*4882a593Smuzhiyun .setup = altr_check_ecc_deps,
1131*4882a593Smuzhiyun .ce_clear_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_SERR),
1132*4882a593Smuzhiyun .ue_clear_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_DERR),
1133*4882a593Smuzhiyun .alloc_mem = ocram_alloc_mem,
1134*4882a593Smuzhiyun .free_mem = ocram_free_mem,
1135*4882a593Smuzhiyun .ecc_enable_mask = ALTR_OCR_ECC_EN,
1136*4882a593Smuzhiyun .ecc_en_ofst = ALTR_OCR_ECC_REG_OFFSET,
1137*4882a593Smuzhiyun .ce_set_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_INJS),
1138*4882a593Smuzhiyun .ue_set_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_INJD),
1139*4882a593Smuzhiyun .set_err_ofst = ALTR_OCR_ECC_REG_OFFSET,
1140*4882a593Smuzhiyun .trig_alloc_sz = ALTR_TRIG_OCRAM_BYTE_SIZE,
1141*4882a593Smuzhiyun .inject_fops = &altr_edac_device_inject_fops,
1142*4882a593Smuzhiyun };
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun static int __maybe_unused
altr_check_ocram_deps_init(struct altr_edac_device_dev * device)1145*4882a593Smuzhiyun altr_check_ocram_deps_init(struct altr_edac_device_dev *device)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun void __iomem *base = device->base;
1148*4882a593Smuzhiyun int ret;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun ret = altr_check_ecc_deps(device);
1151*4882a593Smuzhiyun if (ret)
1152*4882a593Smuzhiyun return ret;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun /* Verify OCRAM has been initialized */
1155*4882a593Smuzhiyun if (!ecc_test_bits(ALTR_A10_ECC_INITCOMPLETEA,
1156*4882a593Smuzhiyun (base + ALTR_A10_ECC_INITSTAT_OFST)))
1157*4882a593Smuzhiyun return -ENODEV;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun /* Enable IRQ on Single Bit Error */
1160*4882a593Smuzhiyun writel(ALTR_A10_ECC_SERRINTEN, (base + ALTR_A10_ECC_ERRINTENS_OFST));
1161*4882a593Smuzhiyun /* Ensure all writes complete */
1162*4882a593Smuzhiyun wmb();
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun return 0;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun static const struct edac_device_prv_data a10_ocramecc_data = {
1168*4882a593Smuzhiyun .setup = altr_check_ocram_deps_init,
1169*4882a593Smuzhiyun .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
1170*4882a593Smuzhiyun .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
1171*4882a593Smuzhiyun .irq_status_mask = A10_SYSMGR_ECC_INTSTAT_OCRAM,
1172*4882a593Smuzhiyun .ecc_enable_mask = ALTR_A10_OCRAM_ECC_EN_CTL,
1173*4882a593Smuzhiyun .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1174*4882a593Smuzhiyun .ce_set_mask = ALTR_A10_ECC_TSERRA,
1175*4882a593Smuzhiyun .ue_set_mask = ALTR_A10_ECC_TDERRA,
1176*4882a593Smuzhiyun .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1177*4882a593Smuzhiyun .ecc_irq_handler = altr_edac_a10_ecc_irq,
1178*4882a593Smuzhiyun .inject_fops = &altr_edac_a10_device_inject2_fops,
1179*4882a593Smuzhiyun /*
1180*4882a593Smuzhiyun * OCRAM panic on uncorrectable error because sleep/resume
1181*4882a593Smuzhiyun * functions and FPGA contents are stored in OCRAM. Prefer
1182*4882a593Smuzhiyun * a kernel panic over executing/loading corrupted data.
1183*4882a593Smuzhiyun */
1184*4882a593Smuzhiyun .panic = true,
1185*4882a593Smuzhiyun };
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun #endif /* CONFIG_EDAC_ALTERA_OCRAM */
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun /********************* L2 Cache EDAC Device Functions ********************/
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_L2C
1192*4882a593Smuzhiyun
l2_alloc_mem(size_t size,void ** other)1193*4882a593Smuzhiyun static void *l2_alloc_mem(size_t size, void **other)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun struct device *dev = *other;
1196*4882a593Smuzhiyun void *ptemp = devm_kzalloc(dev, size, GFP_KERNEL);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (!ptemp)
1199*4882a593Smuzhiyun return NULL;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun /* Make sure everything is written out */
1202*4882a593Smuzhiyun wmb();
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun /*
1205*4882a593Smuzhiyun * Clean all cache levels up to LoC (includes L2)
1206*4882a593Smuzhiyun * This ensures the corrupted data is written into
1207*4882a593Smuzhiyun * L2 cache for readback test (which causes ECC error).
1208*4882a593Smuzhiyun */
1209*4882a593Smuzhiyun flush_cache_all();
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun return ptemp;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
l2_free_mem(void * p,size_t size,void * other)1214*4882a593Smuzhiyun static void l2_free_mem(void *p, size_t size, void *other)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun struct device *dev = other;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun if (dev && p)
1219*4882a593Smuzhiyun devm_kfree(dev, p);
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun /*
1223*4882a593Smuzhiyun * altr_l2_check_deps()
1224*4882a593Smuzhiyun * Test for L2 cache ECC dependencies upon entry because
1225*4882a593Smuzhiyun * platform specific startup should have initialized the L2
1226*4882a593Smuzhiyun * memory and enabled the ECC.
1227*4882a593Smuzhiyun * Bail if ECC is not enabled.
1228*4882a593Smuzhiyun * Note that L2 Cache Enable is forced at build time.
1229*4882a593Smuzhiyun */
altr_l2_check_deps(struct altr_edac_device_dev * device)1230*4882a593Smuzhiyun static int altr_l2_check_deps(struct altr_edac_device_dev *device)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun void __iomem *base = device->base;
1233*4882a593Smuzhiyun const struct edac_device_prv_data *prv = device->data;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun if ((readl(base) & prv->ecc_enable_mask) ==
1236*4882a593Smuzhiyun prv->ecc_enable_mask)
1237*4882a593Smuzhiyun return 0;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
1240*4882a593Smuzhiyun "L2: No ECC present, or ECC disabled\n");
1241*4882a593Smuzhiyun return -ENODEV;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
altr_edac_a10_l2_irq(int irq,void * dev_id)1244*4882a593Smuzhiyun static irqreturn_t altr_edac_a10_l2_irq(int irq, void *dev_id)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun struct altr_edac_device_dev *dci = dev_id;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun if (irq == dci->sb_irq) {
1249*4882a593Smuzhiyun regmap_write(dci->edac->ecc_mgr_map,
1250*4882a593Smuzhiyun A10_SYSGMR_MPU_CLEAR_L2_ECC_OFST,
1251*4882a593Smuzhiyun A10_SYSGMR_MPU_CLEAR_L2_ECC_SB);
1252*4882a593Smuzhiyun edac_device_handle_ce(dci->edac_dev, 0, 0, dci->edac_dev_name);
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun return IRQ_HANDLED;
1255*4882a593Smuzhiyun } else if (irq == dci->db_irq) {
1256*4882a593Smuzhiyun regmap_write(dci->edac->ecc_mgr_map,
1257*4882a593Smuzhiyun A10_SYSGMR_MPU_CLEAR_L2_ECC_OFST,
1258*4882a593Smuzhiyun A10_SYSGMR_MPU_CLEAR_L2_ECC_MB);
1259*4882a593Smuzhiyun edac_device_handle_ue(dci->edac_dev, 0, 0, dci->edac_dev_name);
1260*4882a593Smuzhiyun panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun return IRQ_HANDLED;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun WARN_ON(1);
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun return IRQ_NONE;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun static const struct edac_device_prv_data l2ecc_data = {
1271*4882a593Smuzhiyun .setup = altr_l2_check_deps,
1272*4882a593Smuzhiyun .ce_clear_mask = 0,
1273*4882a593Smuzhiyun .ue_clear_mask = 0,
1274*4882a593Smuzhiyun .alloc_mem = l2_alloc_mem,
1275*4882a593Smuzhiyun .free_mem = l2_free_mem,
1276*4882a593Smuzhiyun .ecc_enable_mask = ALTR_L2_ECC_EN,
1277*4882a593Smuzhiyun .ce_set_mask = (ALTR_L2_ECC_EN | ALTR_L2_ECC_INJS),
1278*4882a593Smuzhiyun .ue_set_mask = (ALTR_L2_ECC_EN | ALTR_L2_ECC_INJD),
1279*4882a593Smuzhiyun .set_err_ofst = ALTR_L2_ECC_REG_OFFSET,
1280*4882a593Smuzhiyun .trig_alloc_sz = ALTR_TRIG_L2C_BYTE_SIZE,
1281*4882a593Smuzhiyun .inject_fops = &altr_edac_device_inject_fops,
1282*4882a593Smuzhiyun };
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun static const struct edac_device_prv_data a10_l2ecc_data = {
1285*4882a593Smuzhiyun .setup = altr_l2_check_deps,
1286*4882a593Smuzhiyun .ce_clear_mask = ALTR_A10_L2_ECC_SERR_CLR,
1287*4882a593Smuzhiyun .ue_clear_mask = ALTR_A10_L2_ECC_MERR_CLR,
1288*4882a593Smuzhiyun .irq_status_mask = A10_SYSMGR_ECC_INTSTAT_L2,
1289*4882a593Smuzhiyun .alloc_mem = l2_alloc_mem,
1290*4882a593Smuzhiyun .free_mem = l2_free_mem,
1291*4882a593Smuzhiyun .ecc_enable_mask = ALTR_A10_L2_ECC_EN_CTL,
1292*4882a593Smuzhiyun .ce_set_mask = ALTR_A10_L2_ECC_CE_INJ_MASK,
1293*4882a593Smuzhiyun .ue_set_mask = ALTR_A10_L2_ECC_UE_INJ_MASK,
1294*4882a593Smuzhiyun .set_err_ofst = ALTR_A10_L2_ECC_INJ_OFST,
1295*4882a593Smuzhiyun .ecc_irq_handler = altr_edac_a10_l2_irq,
1296*4882a593Smuzhiyun .trig_alloc_sz = ALTR_TRIG_L2C_BYTE_SIZE,
1297*4882a593Smuzhiyun .inject_fops = &altr_edac_device_inject_fops,
1298*4882a593Smuzhiyun };
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun #endif /* CONFIG_EDAC_ALTERA_L2C */
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun /********************* Ethernet Device Functions ********************/
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_ETHERNET
1305*4882a593Smuzhiyun
socfpga_init_ethernet_ecc(struct altr_edac_device_dev * dev)1306*4882a593Smuzhiyun static int __init socfpga_init_ethernet_ecc(struct altr_edac_device_dev *dev)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun int ret;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun ret = altr_init_a10_ecc_device_type("altr,socfpga-eth-mac-ecc");
1311*4882a593Smuzhiyun if (ret)
1312*4882a593Smuzhiyun return ret;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun return altr_check_ecc_deps(dev);
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun static const struct edac_device_prv_data a10_enetecc_data = {
1318*4882a593Smuzhiyun .setup = socfpga_init_ethernet_ecc,
1319*4882a593Smuzhiyun .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
1320*4882a593Smuzhiyun .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
1321*4882a593Smuzhiyun .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
1322*4882a593Smuzhiyun .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1323*4882a593Smuzhiyun .ce_set_mask = ALTR_A10_ECC_TSERRA,
1324*4882a593Smuzhiyun .ue_set_mask = ALTR_A10_ECC_TDERRA,
1325*4882a593Smuzhiyun .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1326*4882a593Smuzhiyun .ecc_irq_handler = altr_edac_a10_ecc_irq,
1327*4882a593Smuzhiyun .inject_fops = &altr_edac_a10_device_inject2_fops,
1328*4882a593Smuzhiyun };
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun #endif /* CONFIG_EDAC_ALTERA_ETHERNET */
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun /********************** NAND Device Functions **********************/
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_NAND
1335*4882a593Smuzhiyun
socfpga_init_nand_ecc(struct altr_edac_device_dev * device)1336*4882a593Smuzhiyun static int __init socfpga_init_nand_ecc(struct altr_edac_device_dev *device)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun int ret;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun ret = altr_init_a10_ecc_device_type("altr,socfpga-nand-ecc");
1341*4882a593Smuzhiyun if (ret)
1342*4882a593Smuzhiyun return ret;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun return altr_check_ecc_deps(device);
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun static const struct edac_device_prv_data a10_nandecc_data = {
1348*4882a593Smuzhiyun .setup = socfpga_init_nand_ecc,
1349*4882a593Smuzhiyun .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
1350*4882a593Smuzhiyun .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
1351*4882a593Smuzhiyun .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
1352*4882a593Smuzhiyun .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1353*4882a593Smuzhiyun .ce_set_mask = ALTR_A10_ECC_TSERRA,
1354*4882a593Smuzhiyun .ue_set_mask = ALTR_A10_ECC_TDERRA,
1355*4882a593Smuzhiyun .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1356*4882a593Smuzhiyun .ecc_irq_handler = altr_edac_a10_ecc_irq,
1357*4882a593Smuzhiyun .inject_fops = &altr_edac_a10_device_inject_fops,
1358*4882a593Smuzhiyun };
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun #endif /* CONFIG_EDAC_ALTERA_NAND */
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun /********************** DMA Device Functions **********************/
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_DMA
1365*4882a593Smuzhiyun
socfpga_init_dma_ecc(struct altr_edac_device_dev * device)1366*4882a593Smuzhiyun static int __init socfpga_init_dma_ecc(struct altr_edac_device_dev *device)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun int ret;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun ret = altr_init_a10_ecc_device_type("altr,socfpga-dma-ecc");
1371*4882a593Smuzhiyun if (ret)
1372*4882a593Smuzhiyun return ret;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun return altr_check_ecc_deps(device);
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun static const struct edac_device_prv_data a10_dmaecc_data = {
1378*4882a593Smuzhiyun .setup = socfpga_init_dma_ecc,
1379*4882a593Smuzhiyun .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
1380*4882a593Smuzhiyun .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
1381*4882a593Smuzhiyun .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
1382*4882a593Smuzhiyun .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1383*4882a593Smuzhiyun .ce_set_mask = ALTR_A10_ECC_TSERRA,
1384*4882a593Smuzhiyun .ue_set_mask = ALTR_A10_ECC_TDERRA,
1385*4882a593Smuzhiyun .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1386*4882a593Smuzhiyun .ecc_irq_handler = altr_edac_a10_ecc_irq,
1387*4882a593Smuzhiyun .inject_fops = &altr_edac_a10_device_inject_fops,
1388*4882a593Smuzhiyun };
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun #endif /* CONFIG_EDAC_ALTERA_DMA */
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun /********************** USB Device Functions **********************/
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_USB
1395*4882a593Smuzhiyun
socfpga_init_usb_ecc(struct altr_edac_device_dev * device)1396*4882a593Smuzhiyun static int __init socfpga_init_usb_ecc(struct altr_edac_device_dev *device)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun int ret;
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun ret = altr_init_a10_ecc_device_type("altr,socfpga-usb-ecc");
1401*4882a593Smuzhiyun if (ret)
1402*4882a593Smuzhiyun return ret;
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun return altr_check_ecc_deps(device);
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun static const struct edac_device_prv_data a10_usbecc_data = {
1408*4882a593Smuzhiyun .setup = socfpga_init_usb_ecc,
1409*4882a593Smuzhiyun .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
1410*4882a593Smuzhiyun .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
1411*4882a593Smuzhiyun .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
1412*4882a593Smuzhiyun .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1413*4882a593Smuzhiyun .ce_set_mask = ALTR_A10_ECC_TSERRA,
1414*4882a593Smuzhiyun .ue_set_mask = ALTR_A10_ECC_TDERRA,
1415*4882a593Smuzhiyun .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1416*4882a593Smuzhiyun .ecc_irq_handler = altr_edac_a10_ecc_irq,
1417*4882a593Smuzhiyun .inject_fops = &altr_edac_a10_device_inject2_fops,
1418*4882a593Smuzhiyun };
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun #endif /* CONFIG_EDAC_ALTERA_USB */
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun /********************** QSPI Device Functions **********************/
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_QSPI
1425*4882a593Smuzhiyun
socfpga_init_qspi_ecc(struct altr_edac_device_dev * device)1426*4882a593Smuzhiyun static int __init socfpga_init_qspi_ecc(struct altr_edac_device_dev *device)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun int ret;
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun ret = altr_init_a10_ecc_device_type("altr,socfpga-qspi-ecc");
1431*4882a593Smuzhiyun if (ret)
1432*4882a593Smuzhiyun return ret;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun return altr_check_ecc_deps(device);
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun static const struct edac_device_prv_data a10_qspiecc_data = {
1438*4882a593Smuzhiyun .setup = socfpga_init_qspi_ecc,
1439*4882a593Smuzhiyun .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
1440*4882a593Smuzhiyun .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
1441*4882a593Smuzhiyun .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
1442*4882a593Smuzhiyun .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1443*4882a593Smuzhiyun .ce_set_mask = ALTR_A10_ECC_TSERRA,
1444*4882a593Smuzhiyun .ue_set_mask = ALTR_A10_ECC_TDERRA,
1445*4882a593Smuzhiyun .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1446*4882a593Smuzhiyun .ecc_irq_handler = altr_edac_a10_ecc_irq,
1447*4882a593Smuzhiyun .inject_fops = &altr_edac_a10_device_inject_fops,
1448*4882a593Smuzhiyun };
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun #endif /* CONFIG_EDAC_ALTERA_QSPI */
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun /********************* SDMMC Device Functions **********************/
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_SDMMC
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun static const struct edac_device_prv_data a10_sdmmceccb_data;
altr_portb_setup(struct altr_edac_device_dev * device)1457*4882a593Smuzhiyun static int altr_portb_setup(struct altr_edac_device_dev *device)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun struct edac_device_ctl_info *dci;
1460*4882a593Smuzhiyun struct altr_edac_device_dev *altdev;
1461*4882a593Smuzhiyun char *ecc_name = "sdmmcb-ecc";
1462*4882a593Smuzhiyun int edac_idx, rc;
1463*4882a593Smuzhiyun struct device_node *np;
1464*4882a593Smuzhiyun const struct edac_device_prv_data *prv = &a10_sdmmceccb_data;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun rc = altr_check_ecc_deps(device);
1467*4882a593Smuzhiyun if (rc)
1468*4882a593Smuzhiyun return rc;
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "altr,socfpga-sdmmc-ecc");
1471*4882a593Smuzhiyun if (!np) {
1472*4882a593Smuzhiyun edac_printk(KERN_WARNING, EDAC_DEVICE, "SDMMC node not found\n");
1473*4882a593Smuzhiyun return -ENODEV;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun /* Create the PortB EDAC device */
1477*4882a593Smuzhiyun edac_idx = edac_device_alloc_index();
1478*4882a593Smuzhiyun dci = edac_device_alloc_ctl_info(sizeof(*altdev), ecc_name, 1,
1479*4882a593Smuzhiyun ecc_name, 1, 0, NULL, 0, edac_idx);
1480*4882a593Smuzhiyun if (!dci) {
1481*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
1482*4882a593Smuzhiyun "%s: Unable to allocate PortB EDAC device\n",
1483*4882a593Smuzhiyun ecc_name);
1484*4882a593Smuzhiyun return -ENOMEM;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun /* Initialize the PortB EDAC device structure from PortA structure */
1488*4882a593Smuzhiyun altdev = dci->pvt_info;
1489*4882a593Smuzhiyun *altdev = *device;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun if (!devres_open_group(&altdev->ddev, altr_portb_setup, GFP_KERNEL))
1492*4882a593Smuzhiyun return -ENOMEM;
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun /* Update PortB specific values */
1495*4882a593Smuzhiyun altdev->edac_dev_name = ecc_name;
1496*4882a593Smuzhiyun altdev->edac_idx = edac_idx;
1497*4882a593Smuzhiyun altdev->edac_dev = dci;
1498*4882a593Smuzhiyun altdev->data = prv;
1499*4882a593Smuzhiyun dci->dev = &altdev->ddev;
1500*4882a593Smuzhiyun dci->ctl_name = "Altera ECC Manager";
1501*4882a593Smuzhiyun dci->mod_name = ecc_name;
1502*4882a593Smuzhiyun dci->dev_name = ecc_name;
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun /* Update the PortB IRQs - A10 has 4, S10 has 2, Index accordingly */
1505*4882a593Smuzhiyun #ifdef CONFIG_ARCH_STRATIX10
1506*4882a593Smuzhiyun altdev->sb_irq = irq_of_parse_and_map(np, 1);
1507*4882a593Smuzhiyun #else
1508*4882a593Smuzhiyun altdev->sb_irq = irq_of_parse_and_map(np, 2);
1509*4882a593Smuzhiyun #endif
1510*4882a593Smuzhiyun if (!altdev->sb_irq) {
1511*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE, "Error PortB SBIRQ alloc\n");
1512*4882a593Smuzhiyun rc = -ENODEV;
1513*4882a593Smuzhiyun goto err_release_group_1;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun rc = devm_request_irq(&altdev->ddev, altdev->sb_irq,
1516*4882a593Smuzhiyun prv->ecc_irq_handler,
1517*4882a593Smuzhiyun IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
1518*4882a593Smuzhiyun ecc_name, altdev);
1519*4882a593Smuzhiyun if (rc) {
1520*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE, "PortB SBERR IRQ error\n");
1521*4882a593Smuzhiyun goto err_release_group_1;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun #ifdef CONFIG_ARCH_STRATIX10
1525*4882a593Smuzhiyun /* Use IRQ to determine SError origin instead of assigning IRQ */
1526*4882a593Smuzhiyun rc = of_property_read_u32_index(np, "interrupts", 1, &altdev->db_irq);
1527*4882a593Smuzhiyun if (rc) {
1528*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
1529*4882a593Smuzhiyun "Error PortB DBIRQ alloc\n");
1530*4882a593Smuzhiyun goto err_release_group_1;
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun #else
1533*4882a593Smuzhiyun altdev->db_irq = irq_of_parse_and_map(np, 3);
1534*4882a593Smuzhiyun if (!altdev->db_irq) {
1535*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE, "Error PortB DBIRQ alloc\n");
1536*4882a593Smuzhiyun rc = -ENODEV;
1537*4882a593Smuzhiyun goto err_release_group_1;
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun rc = devm_request_irq(&altdev->ddev, altdev->db_irq,
1540*4882a593Smuzhiyun prv->ecc_irq_handler,
1541*4882a593Smuzhiyun IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
1542*4882a593Smuzhiyun ecc_name, altdev);
1543*4882a593Smuzhiyun if (rc) {
1544*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE, "PortB DBERR IRQ error\n");
1545*4882a593Smuzhiyun goto err_release_group_1;
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun #endif
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun rc = edac_device_add_device(dci);
1550*4882a593Smuzhiyun if (rc) {
1551*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
1552*4882a593Smuzhiyun "edac_device_add_device portB failed\n");
1553*4882a593Smuzhiyun rc = -ENOMEM;
1554*4882a593Smuzhiyun goto err_release_group_1;
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun altr_create_edacdev_dbgfs(dci, prv);
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun list_add(&altdev->next, &altdev->edac->a10_ecc_devices);
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun devres_remove_group(&altdev->ddev, altr_portb_setup);
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun return 0;
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun err_release_group_1:
1565*4882a593Smuzhiyun edac_device_free_ctl_info(dci);
1566*4882a593Smuzhiyun devres_release_group(&altdev->ddev, altr_portb_setup);
1567*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
1568*4882a593Smuzhiyun "%s:Error setting up EDAC device: %d\n", ecc_name, rc);
1569*4882a593Smuzhiyun return rc;
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun
socfpga_init_sdmmc_ecc(struct altr_edac_device_dev * device)1572*4882a593Smuzhiyun static int __init socfpga_init_sdmmc_ecc(struct altr_edac_device_dev *device)
1573*4882a593Smuzhiyun {
1574*4882a593Smuzhiyun int rc = -ENODEV;
1575*4882a593Smuzhiyun struct device_node *child;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun child = of_find_compatible_node(NULL, NULL, "altr,socfpga-sdmmc-ecc");
1578*4882a593Smuzhiyun if (!child)
1579*4882a593Smuzhiyun return -ENODEV;
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun if (!of_device_is_available(child))
1582*4882a593Smuzhiyun goto exit;
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun if (validate_parent_available(child))
1585*4882a593Smuzhiyun goto exit;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun /* Init portB */
1588*4882a593Smuzhiyun rc = altr_init_a10_ecc_block(child, ALTR_A10_SDMMC_IRQ_MASK,
1589*4882a593Smuzhiyun a10_sdmmceccb_data.ecc_enable_mask, 1);
1590*4882a593Smuzhiyun if (rc)
1591*4882a593Smuzhiyun goto exit;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun /* Setup portB */
1594*4882a593Smuzhiyun return altr_portb_setup(device);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun exit:
1597*4882a593Smuzhiyun of_node_put(child);
1598*4882a593Smuzhiyun return rc;
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun
altr_edac_a10_ecc_irq_portb(int irq,void * dev_id)1601*4882a593Smuzhiyun static irqreturn_t altr_edac_a10_ecc_irq_portb(int irq, void *dev_id)
1602*4882a593Smuzhiyun {
1603*4882a593Smuzhiyun struct altr_edac_device_dev *ad = dev_id;
1604*4882a593Smuzhiyun void __iomem *base = ad->base;
1605*4882a593Smuzhiyun const struct edac_device_prv_data *priv = ad->data;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun if (irq == ad->sb_irq) {
1608*4882a593Smuzhiyun writel(priv->ce_clear_mask,
1609*4882a593Smuzhiyun base + ALTR_A10_ECC_INTSTAT_OFST);
1610*4882a593Smuzhiyun edac_device_handle_ce(ad->edac_dev, 0, 0, ad->edac_dev_name);
1611*4882a593Smuzhiyun return IRQ_HANDLED;
1612*4882a593Smuzhiyun } else if (irq == ad->db_irq) {
1613*4882a593Smuzhiyun writel(priv->ue_clear_mask,
1614*4882a593Smuzhiyun base + ALTR_A10_ECC_INTSTAT_OFST);
1615*4882a593Smuzhiyun edac_device_handle_ue(ad->edac_dev, 0, 0, ad->edac_dev_name);
1616*4882a593Smuzhiyun return IRQ_HANDLED;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun WARN_ONCE(1, "Unhandled IRQ%d on Port B.", irq);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun return IRQ_NONE;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun static const struct edac_device_prv_data a10_sdmmcecca_data = {
1625*4882a593Smuzhiyun .setup = socfpga_init_sdmmc_ecc,
1626*4882a593Smuzhiyun .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
1627*4882a593Smuzhiyun .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
1628*4882a593Smuzhiyun .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
1629*4882a593Smuzhiyun .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1630*4882a593Smuzhiyun .ce_set_mask = ALTR_A10_ECC_SERRPENA,
1631*4882a593Smuzhiyun .ue_set_mask = ALTR_A10_ECC_DERRPENA,
1632*4882a593Smuzhiyun .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1633*4882a593Smuzhiyun .ecc_irq_handler = altr_edac_a10_ecc_irq,
1634*4882a593Smuzhiyun .inject_fops = &altr_edac_a10_device_inject_fops,
1635*4882a593Smuzhiyun };
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun static const struct edac_device_prv_data a10_sdmmceccb_data = {
1638*4882a593Smuzhiyun .setup = socfpga_init_sdmmc_ecc,
1639*4882a593Smuzhiyun .ce_clear_mask = ALTR_A10_ECC_SERRPENB,
1640*4882a593Smuzhiyun .ue_clear_mask = ALTR_A10_ECC_DERRPENB,
1641*4882a593Smuzhiyun .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
1642*4882a593Smuzhiyun .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1643*4882a593Smuzhiyun .ce_set_mask = ALTR_A10_ECC_TSERRB,
1644*4882a593Smuzhiyun .ue_set_mask = ALTR_A10_ECC_TDERRB,
1645*4882a593Smuzhiyun .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1646*4882a593Smuzhiyun .ecc_irq_handler = altr_edac_a10_ecc_irq_portb,
1647*4882a593Smuzhiyun .inject_fops = &altr_edac_a10_device_inject_fops,
1648*4882a593Smuzhiyun };
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun #endif /* CONFIG_EDAC_ALTERA_SDMMC */
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun /********************* Arria10 EDAC Device Functions *************************/
1653*4882a593Smuzhiyun static const struct of_device_id altr_edac_a10_device_of_match[] = {
1654*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_L2C
1655*4882a593Smuzhiyun { .compatible = "altr,socfpga-a10-l2-ecc", .data = &a10_l2ecc_data },
1656*4882a593Smuzhiyun #endif
1657*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_OCRAM
1658*4882a593Smuzhiyun { .compatible = "altr,socfpga-a10-ocram-ecc",
1659*4882a593Smuzhiyun .data = &a10_ocramecc_data },
1660*4882a593Smuzhiyun #endif
1661*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_ETHERNET
1662*4882a593Smuzhiyun { .compatible = "altr,socfpga-eth-mac-ecc",
1663*4882a593Smuzhiyun .data = &a10_enetecc_data },
1664*4882a593Smuzhiyun #endif
1665*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_NAND
1666*4882a593Smuzhiyun { .compatible = "altr,socfpga-nand-ecc", .data = &a10_nandecc_data },
1667*4882a593Smuzhiyun #endif
1668*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_DMA
1669*4882a593Smuzhiyun { .compatible = "altr,socfpga-dma-ecc", .data = &a10_dmaecc_data },
1670*4882a593Smuzhiyun #endif
1671*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_USB
1672*4882a593Smuzhiyun { .compatible = "altr,socfpga-usb-ecc", .data = &a10_usbecc_data },
1673*4882a593Smuzhiyun #endif
1674*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_QSPI
1675*4882a593Smuzhiyun { .compatible = "altr,socfpga-qspi-ecc", .data = &a10_qspiecc_data },
1676*4882a593Smuzhiyun #endif
1677*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_SDMMC
1678*4882a593Smuzhiyun { .compatible = "altr,socfpga-sdmmc-ecc", .data = &a10_sdmmcecca_data },
1679*4882a593Smuzhiyun #endif
1680*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_SDRAM
1681*4882a593Smuzhiyun { .compatible = "altr,sdram-edac-s10", .data = &s10_sdramecc_data },
1682*4882a593Smuzhiyun #endif
1683*4882a593Smuzhiyun {},
1684*4882a593Smuzhiyun };
1685*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, altr_edac_a10_device_of_match);
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun /*
1688*4882a593Smuzhiyun * The Arria10 EDAC Device Functions differ from the Cyclone5/Arria5
1689*4882a593Smuzhiyun * because 2 IRQs are shared among the all ECC peripherals. The ECC
1690*4882a593Smuzhiyun * manager manages the IRQs and the children.
1691*4882a593Smuzhiyun * Based on xgene_edac.c peripheral code.
1692*4882a593Smuzhiyun */
1693*4882a593Smuzhiyun
altr_edac_a10_device_trig(struct file * file,const char __user * user_buf,size_t count,loff_t * ppos)1694*4882a593Smuzhiyun static ssize_t altr_edac_a10_device_trig(struct file *file,
1695*4882a593Smuzhiyun const char __user *user_buf,
1696*4882a593Smuzhiyun size_t count, loff_t *ppos)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun struct edac_device_ctl_info *edac_dci = file->private_data;
1699*4882a593Smuzhiyun struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
1700*4882a593Smuzhiyun const struct edac_device_prv_data *priv = drvdata->data;
1701*4882a593Smuzhiyun void __iomem *set_addr = (drvdata->base + priv->set_err_ofst);
1702*4882a593Smuzhiyun unsigned long flags;
1703*4882a593Smuzhiyun u8 trig_type;
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun if (!user_buf || get_user(trig_type, user_buf))
1706*4882a593Smuzhiyun return -EFAULT;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun local_irq_save(flags);
1709*4882a593Smuzhiyun if (trig_type == ALTR_UE_TRIGGER_CHAR)
1710*4882a593Smuzhiyun writel(priv->ue_set_mask, set_addr);
1711*4882a593Smuzhiyun else
1712*4882a593Smuzhiyun writel(priv->ce_set_mask, set_addr);
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun /* Ensure the interrupt test bits are set */
1715*4882a593Smuzhiyun wmb();
1716*4882a593Smuzhiyun local_irq_restore(flags);
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun return count;
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun /*
1722*4882a593Smuzhiyun * The Stratix10 EDAC Error Injection Functions differ from Arria10
1723*4882a593Smuzhiyun * slightly. A few Arria10 peripherals can use this injection function.
1724*4882a593Smuzhiyun * Inject the error into the memory and then readback to trigger the IRQ.
1725*4882a593Smuzhiyun */
altr_edac_a10_device_trig2(struct file * file,const char __user * user_buf,size_t count,loff_t * ppos)1726*4882a593Smuzhiyun static ssize_t altr_edac_a10_device_trig2(struct file *file,
1727*4882a593Smuzhiyun const char __user *user_buf,
1728*4882a593Smuzhiyun size_t count, loff_t *ppos)
1729*4882a593Smuzhiyun {
1730*4882a593Smuzhiyun struct edac_device_ctl_info *edac_dci = file->private_data;
1731*4882a593Smuzhiyun struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
1732*4882a593Smuzhiyun const struct edac_device_prv_data *priv = drvdata->data;
1733*4882a593Smuzhiyun void __iomem *set_addr = (drvdata->base + priv->set_err_ofst);
1734*4882a593Smuzhiyun unsigned long flags;
1735*4882a593Smuzhiyun u8 trig_type;
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun if (!user_buf || get_user(trig_type, user_buf))
1738*4882a593Smuzhiyun return -EFAULT;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun local_irq_save(flags);
1741*4882a593Smuzhiyun if (trig_type == ALTR_UE_TRIGGER_CHAR) {
1742*4882a593Smuzhiyun writel(priv->ue_set_mask, set_addr);
1743*4882a593Smuzhiyun } else {
1744*4882a593Smuzhiyun /* Setup read/write of 4 bytes */
1745*4882a593Smuzhiyun writel(ECC_WORD_WRITE, drvdata->base + ECC_BLK_DBYTECTRL_OFST);
1746*4882a593Smuzhiyun /* Setup Address to 0 */
1747*4882a593Smuzhiyun writel(0, drvdata->base + ECC_BLK_ADDRESS_OFST);
1748*4882a593Smuzhiyun /* Setup accctrl to read & ecc & data override */
1749*4882a593Smuzhiyun writel(ECC_READ_EDOVR, drvdata->base + ECC_BLK_ACCCTRL_OFST);
1750*4882a593Smuzhiyun /* Kick it. */
1751*4882a593Smuzhiyun writel(ECC_XACT_KICK, drvdata->base + ECC_BLK_STARTACC_OFST);
1752*4882a593Smuzhiyun /* Setup write for single bit change */
1753*4882a593Smuzhiyun writel(readl(drvdata->base + ECC_BLK_RDATA0_OFST) ^ 0x1,
1754*4882a593Smuzhiyun drvdata->base + ECC_BLK_WDATA0_OFST);
1755*4882a593Smuzhiyun writel(readl(drvdata->base + ECC_BLK_RDATA1_OFST),
1756*4882a593Smuzhiyun drvdata->base + ECC_BLK_WDATA1_OFST);
1757*4882a593Smuzhiyun writel(readl(drvdata->base + ECC_BLK_RDATA2_OFST),
1758*4882a593Smuzhiyun drvdata->base + ECC_BLK_WDATA2_OFST);
1759*4882a593Smuzhiyun writel(readl(drvdata->base + ECC_BLK_RDATA3_OFST),
1760*4882a593Smuzhiyun drvdata->base + ECC_BLK_WDATA3_OFST);
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun /* Copy Read ECC to Write ECC */
1763*4882a593Smuzhiyun writel(readl(drvdata->base + ECC_BLK_RECC0_OFST),
1764*4882a593Smuzhiyun drvdata->base + ECC_BLK_WECC0_OFST);
1765*4882a593Smuzhiyun writel(readl(drvdata->base + ECC_BLK_RECC1_OFST),
1766*4882a593Smuzhiyun drvdata->base + ECC_BLK_WECC1_OFST);
1767*4882a593Smuzhiyun /* Setup accctrl to write & ecc override & data override */
1768*4882a593Smuzhiyun writel(ECC_WRITE_EDOVR, drvdata->base + ECC_BLK_ACCCTRL_OFST);
1769*4882a593Smuzhiyun /* Kick it. */
1770*4882a593Smuzhiyun writel(ECC_XACT_KICK, drvdata->base + ECC_BLK_STARTACC_OFST);
1771*4882a593Smuzhiyun /* Setup accctrl to read & ecc overwrite & data overwrite */
1772*4882a593Smuzhiyun writel(ECC_READ_EDOVR, drvdata->base + ECC_BLK_ACCCTRL_OFST);
1773*4882a593Smuzhiyun /* Kick it. */
1774*4882a593Smuzhiyun writel(ECC_XACT_KICK, drvdata->base + ECC_BLK_STARTACC_OFST);
1775*4882a593Smuzhiyun }
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun /* Ensure the interrupt test bits are set */
1778*4882a593Smuzhiyun wmb();
1779*4882a593Smuzhiyun local_irq_restore(flags);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun return count;
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun
altr_edac_a10_irq_handler(struct irq_desc * desc)1784*4882a593Smuzhiyun static void altr_edac_a10_irq_handler(struct irq_desc *desc)
1785*4882a593Smuzhiyun {
1786*4882a593Smuzhiyun int dberr, bit, sm_offset, irq_status;
1787*4882a593Smuzhiyun struct altr_arria10_edac *edac = irq_desc_get_handler_data(desc);
1788*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
1789*4882a593Smuzhiyun int irq = irq_desc_get_irq(desc);
1790*4882a593Smuzhiyun unsigned long bits;
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun dberr = (irq == edac->db_irq) ? 1 : 0;
1793*4882a593Smuzhiyun sm_offset = dberr ? A10_SYSMGR_ECC_INTSTAT_DERR_OFST :
1794*4882a593Smuzhiyun A10_SYSMGR_ECC_INTSTAT_SERR_OFST;
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun chained_irq_enter(chip, desc);
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun regmap_read(edac->ecc_mgr_map, sm_offset, &irq_status);
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun bits = irq_status;
1801*4882a593Smuzhiyun for_each_set_bit(bit, &bits, 32) {
1802*4882a593Smuzhiyun irq = irq_linear_revmap(edac->domain, dberr * 32 + bit);
1803*4882a593Smuzhiyun if (irq)
1804*4882a593Smuzhiyun generic_handle_irq(irq);
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun chained_irq_exit(chip, desc);
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun
validate_parent_available(struct device_node * np)1810*4882a593Smuzhiyun static int validate_parent_available(struct device_node *np)
1811*4882a593Smuzhiyun {
1812*4882a593Smuzhiyun struct device_node *parent;
1813*4882a593Smuzhiyun int ret = 0;
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun /* SDRAM must be present for Linux (implied parent) */
1816*4882a593Smuzhiyun if (of_device_is_compatible(np, "altr,sdram-edac-s10"))
1817*4882a593Smuzhiyun return 0;
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun /* Ensure parent device is enabled if parent node exists */
1820*4882a593Smuzhiyun parent = of_parse_phandle(np, "altr,ecc-parent", 0);
1821*4882a593Smuzhiyun if (parent && !of_device_is_available(parent))
1822*4882a593Smuzhiyun ret = -ENODEV;
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun of_node_put(parent);
1825*4882a593Smuzhiyun return ret;
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun
get_s10_sdram_edac_resource(struct device_node * np,struct resource * res)1828*4882a593Smuzhiyun static int get_s10_sdram_edac_resource(struct device_node *np,
1829*4882a593Smuzhiyun struct resource *res)
1830*4882a593Smuzhiyun {
1831*4882a593Smuzhiyun struct device_node *parent;
1832*4882a593Smuzhiyun int ret;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun parent = of_parse_phandle(np, "altr,sdr-syscon", 0);
1835*4882a593Smuzhiyun if (!parent)
1836*4882a593Smuzhiyun return -ENODEV;
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun ret = of_address_to_resource(parent, 0, res);
1839*4882a593Smuzhiyun of_node_put(parent);
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun return ret;
1842*4882a593Smuzhiyun }
1843*4882a593Smuzhiyun
altr_edac_a10_device_add(struct altr_arria10_edac * edac,struct device_node * np)1844*4882a593Smuzhiyun static int altr_edac_a10_device_add(struct altr_arria10_edac *edac,
1845*4882a593Smuzhiyun struct device_node *np)
1846*4882a593Smuzhiyun {
1847*4882a593Smuzhiyun struct edac_device_ctl_info *dci;
1848*4882a593Smuzhiyun struct altr_edac_device_dev *altdev;
1849*4882a593Smuzhiyun char *ecc_name = (char *)np->name;
1850*4882a593Smuzhiyun struct resource res;
1851*4882a593Smuzhiyun int edac_idx;
1852*4882a593Smuzhiyun int rc = 0;
1853*4882a593Smuzhiyun const struct edac_device_prv_data *prv;
1854*4882a593Smuzhiyun /* Get matching node and check for valid result */
1855*4882a593Smuzhiyun const struct of_device_id *pdev_id =
1856*4882a593Smuzhiyun of_match_node(altr_edac_a10_device_of_match, np);
1857*4882a593Smuzhiyun if (IS_ERR_OR_NULL(pdev_id))
1858*4882a593Smuzhiyun return -ENODEV;
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun /* Get driver specific data for this EDAC device */
1861*4882a593Smuzhiyun prv = pdev_id->data;
1862*4882a593Smuzhiyun if (IS_ERR_OR_NULL(prv))
1863*4882a593Smuzhiyun return -ENODEV;
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun if (validate_parent_available(np))
1866*4882a593Smuzhiyun return -ENODEV;
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun if (!devres_open_group(edac->dev, altr_edac_a10_device_add, GFP_KERNEL))
1869*4882a593Smuzhiyun return -ENOMEM;
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun if (of_device_is_compatible(np, "altr,sdram-edac-s10"))
1872*4882a593Smuzhiyun rc = get_s10_sdram_edac_resource(np, &res);
1873*4882a593Smuzhiyun else
1874*4882a593Smuzhiyun rc = of_address_to_resource(np, 0, &res);
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun if (rc < 0) {
1877*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
1878*4882a593Smuzhiyun "%s: no resource address\n", ecc_name);
1879*4882a593Smuzhiyun goto err_release_group;
1880*4882a593Smuzhiyun }
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun edac_idx = edac_device_alloc_index();
1883*4882a593Smuzhiyun dci = edac_device_alloc_ctl_info(sizeof(*altdev), ecc_name,
1884*4882a593Smuzhiyun 1, ecc_name, 1, 0, NULL, 0,
1885*4882a593Smuzhiyun edac_idx);
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun if (!dci) {
1888*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
1889*4882a593Smuzhiyun "%s: Unable to allocate EDAC device\n", ecc_name);
1890*4882a593Smuzhiyun rc = -ENOMEM;
1891*4882a593Smuzhiyun goto err_release_group;
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun altdev = dci->pvt_info;
1895*4882a593Smuzhiyun dci->dev = edac->dev;
1896*4882a593Smuzhiyun altdev->edac_dev_name = ecc_name;
1897*4882a593Smuzhiyun altdev->edac_idx = edac_idx;
1898*4882a593Smuzhiyun altdev->edac = edac;
1899*4882a593Smuzhiyun altdev->edac_dev = dci;
1900*4882a593Smuzhiyun altdev->data = prv;
1901*4882a593Smuzhiyun altdev->ddev = *edac->dev;
1902*4882a593Smuzhiyun dci->dev = &altdev->ddev;
1903*4882a593Smuzhiyun dci->ctl_name = "Altera ECC Manager";
1904*4882a593Smuzhiyun dci->mod_name = ecc_name;
1905*4882a593Smuzhiyun dci->dev_name = ecc_name;
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun altdev->base = devm_ioremap_resource(edac->dev, &res);
1908*4882a593Smuzhiyun if (IS_ERR(altdev->base)) {
1909*4882a593Smuzhiyun rc = PTR_ERR(altdev->base);
1910*4882a593Smuzhiyun goto err_release_group1;
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun /* Check specific dependencies for the module */
1914*4882a593Smuzhiyun if (altdev->data->setup) {
1915*4882a593Smuzhiyun rc = altdev->data->setup(altdev);
1916*4882a593Smuzhiyun if (rc)
1917*4882a593Smuzhiyun goto err_release_group1;
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun altdev->sb_irq = irq_of_parse_and_map(np, 0);
1921*4882a593Smuzhiyun if (!altdev->sb_irq) {
1922*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE, "Error allocating SBIRQ\n");
1923*4882a593Smuzhiyun rc = -ENODEV;
1924*4882a593Smuzhiyun goto err_release_group1;
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun rc = devm_request_irq(edac->dev, altdev->sb_irq, prv->ecc_irq_handler,
1927*4882a593Smuzhiyun IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
1928*4882a593Smuzhiyun ecc_name, altdev);
1929*4882a593Smuzhiyun if (rc) {
1930*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE, "No SBERR IRQ resource\n");
1931*4882a593Smuzhiyun goto err_release_group1;
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun #ifdef CONFIG_ARCH_STRATIX10
1935*4882a593Smuzhiyun /* Use IRQ to determine SError origin instead of assigning IRQ */
1936*4882a593Smuzhiyun rc = of_property_read_u32_index(np, "interrupts", 0, &altdev->db_irq);
1937*4882a593Smuzhiyun if (rc) {
1938*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
1939*4882a593Smuzhiyun "Unable to parse DB IRQ index\n");
1940*4882a593Smuzhiyun goto err_release_group1;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun #else
1943*4882a593Smuzhiyun altdev->db_irq = irq_of_parse_and_map(np, 1);
1944*4882a593Smuzhiyun if (!altdev->db_irq) {
1945*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE, "Error allocating DBIRQ\n");
1946*4882a593Smuzhiyun rc = -ENODEV;
1947*4882a593Smuzhiyun goto err_release_group1;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun rc = devm_request_irq(edac->dev, altdev->db_irq, prv->ecc_irq_handler,
1950*4882a593Smuzhiyun IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
1951*4882a593Smuzhiyun ecc_name, altdev);
1952*4882a593Smuzhiyun if (rc) {
1953*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE, "No DBERR IRQ resource\n");
1954*4882a593Smuzhiyun goto err_release_group1;
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun #endif
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun rc = edac_device_add_device(dci);
1959*4882a593Smuzhiyun if (rc) {
1960*4882a593Smuzhiyun dev_err(edac->dev, "edac_device_add_device failed\n");
1961*4882a593Smuzhiyun rc = -ENOMEM;
1962*4882a593Smuzhiyun goto err_release_group1;
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun altr_create_edacdev_dbgfs(dci, prv);
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun list_add(&altdev->next, &edac->a10_ecc_devices);
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun devres_remove_group(edac->dev, altr_edac_a10_device_add);
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun return 0;
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun err_release_group1:
1974*4882a593Smuzhiyun edac_device_free_ctl_info(dci);
1975*4882a593Smuzhiyun err_release_group:
1976*4882a593Smuzhiyun devres_release_group(edac->dev, NULL);
1977*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
1978*4882a593Smuzhiyun "%s:Error setting up EDAC device: %d\n", ecc_name, rc);
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun return rc;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun
a10_eccmgr_irq_mask(struct irq_data * d)1983*4882a593Smuzhiyun static void a10_eccmgr_irq_mask(struct irq_data *d)
1984*4882a593Smuzhiyun {
1985*4882a593Smuzhiyun struct altr_arria10_edac *edac = irq_data_get_irq_chip_data(d);
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun regmap_write(edac->ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_SET_OFST,
1988*4882a593Smuzhiyun BIT(d->hwirq));
1989*4882a593Smuzhiyun }
1990*4882a593Smuzhiyun
a10_eccmgr_irq_unmask(struct irq_data * d)1991*4882a593Smuzhiyun static void a10_eccmgr_irq_unmask(struct irq_data *d)
1992*4882a593Smuzhiyun {
1993*4882a593Smuzhiyun struct altr_arria10_edac *edac = irq_data_get_irq_chip_data(d);
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun regmap_write(edac->ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_CLR_OFST,
1996*4882a593Smuzhiyun BIT(d->hwirq));
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun
a10_eccmgr_irqdomain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)1999*4882a593Smuzhiyun static int a10_eccmgr_irqdomain_map(struct irq_domain *d, unsigned int irq,
2000*4882a593Smuzhiyun irq_hw_number_t hwirq)
2001*4882a593Smuzhiyun {
2002*4882a593Smuzhiyun struct altr_arria10_edac *edac = d->host_data;
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &edac->irq_chip, handle_simple_irq);
2005*4882a593Smuzhiyun irq_set_chip_data(irq, edac);
2006*4882a593Smuzhiyun irq_set_noprobe(irq);
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun return 0;
2009*4882a593Smuzhiyun }
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun static const struct irq_domain_ops a10_eccmgr_ic_ops = {
2012*4882a593Smuzhiyun .map = a10_eccmgr_irqdomain_map,
2013*4882a593Smuzhiyun .xlate = irq_domain_xlate_twocell,
2014*4882a593Smuzhiyun };
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun /************** Stratix 10 EDAC Double Bit Error Handler ************/
2017*4882a593Smuzhiyun #define to_a10edac(p, m) container_of(p, struct altr_arria10_edac, m)
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun #ifdef CONFIG_ARCH_STRATIX10
2020*4882a593Smuzhiyun /* panic routine issues reboot on non-zero panic_timeout */
2021*4882a593Smuzhiyun extern int panic_timeout;
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun /*
2024*4882a593Smuzhiyun * The double bit error is handled through SError which is fatal. This is
2025*4882a593Smuzhiyun * called as a panic notifier to printout ECC error info as part of the panic.
2026*4882a593Smuzhiyun */
s10_edac_dberr_handler(struct notifier_block * this,unsigned long event,void * ptr)2027*4882a593Smuzhiyun static int s10_edac_dberr_handler(struct notifier_block *this,
2028*4882a593Smuzhiyun unsigned long event, void *ptr)
2029*4882a593Smuzhiyun {
2030*4882a593Smuzhiyun struct altr_arria10_edac *edac = to_a10edac(this, panic_notifier);
2031*4882a593Smuzhiyun int err_addr, dberror;
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun regmap_read(edac->ecc_mgr_map, S10_SYSMGR_ECC_INTSTAT_DERR_OFST,
2034*4882a593Smuzhiyun &dberror);
2035*4882a593Smuzhiyun regmap_write(edac->ecc_mgr_map, S10_SYSMGR_UE_VAL_OFST, dberror);
2036*4882a593Smuzhiyun if (dberror & S10_DBE_IRQ_MASK) {
2037*4882a593Smuzhiyun struct list_head *position;
2038*4882a593Smuzhiyun struct altr_edac_device_dev *ed;
2039*4882a593Smuzhiyun struct arm_smccc_res result;
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun /* Find the matching DBE in the list of devices */
2042*4882a593Smuzhiyun list_for_each(position, &edac->a10_ecc_devices) {
2043*4882a593Smuzhiyun ed = list_entry(position, struct altr_edac_device_dev,
2044*4882a593Smuzhiyun next);
2045*4882a593Smuzhiyun if (!(BIT(ed->db_irq) & dberror))
2046*4882a593Smuzhiyun continue;
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun writel(ALTR_A10_ECC_DERRPENA,
2049*4882a593Smuzhiyun ed->base + ALTR_A10_ECC_INTSTAT_OFST);
2050*4882a593Smuzhiyun err_addr = readl(ed->base + ALTR_S10_DERR_ADDRA_OFST);
2051*4882a593Smuzhiyun regmap_write(edac->ecc_mgr_map,
2052*4882a593Smuzhiyun S10_SYSMGR_UE_ADDR_OFST, err_addr);
2053*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
2054*4882a593Smuzhiyun "EDAC: [Fatal DBE on %s @ 0x%08X]\n",
2055*4882a593Smuzhiyun ed->edac_dev_name, err_addr);
2056*4882a593Smuzhiyun break;
2057*4882a593Smuzhiyun }
2058*4882a593Smuzhiyun /* Notify the System through SMC. Reboot delay = 1 second */
2059*4882a593Smuzhiyun panic_timeout = 1;
2060*4882a593Smuzhiyun arm_smccc_smc(INTEL_SIP_SMC_ECC_DBE, dberror, 0, 0, 0, 0,
2061*4882a593Smuzhiyun 0, 0, &result);
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun return NOTIFY_DONE;
2065*4882a593Smuzhiyun }
2066*4882a593Smuzhiyun #endif
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun /****************** Arria 10 EDAC Probe Function *********************/
altr_edac_a10_probe(struct platform_device * pdev)2069*4882a593Smuzhiyun static int altr_edac_a10_probe(struct platform_device *pdev)
2070*4882a593Smuzhiyun {
2071*4882a593Smuzhiyun struct altr_arria10_edac *edac;
2072*4882a593Smuzhiyun struct device_node *child;
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun edac = devm_kzalloc(&pdev->dev, sizeof(*edac), GFP_KERNEL);
2075*4882a593Smuzhiyun if (!edac)
2076*4882a593Smuzhiyun return -ENOMEM;
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun edac->dev = &pdev->dev;
2079*4882a593Smuzhiyun platform_set_drvdata(pdev, edac);
2080*4882a593Smuzhiyun INIT_LIST_HEAD(&edac->a10_ecc_devices);
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun edac->ecc_mgr_map =
2083*4882a593Smuzhiyun altr_sysmgr_regmap_lookup_by_phandle(pdev->dev.of_node,
2084*4882a593Smuzhiyun "altr,sysmgr-syscon");
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun if (IS_ERR(edac->ecc_mgr_map)) {
2087*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
2088*4882a593Smuzhiyun "Unable to get syscon altr,sysmgr-syscon\n");
2089*4882a593Smuzhiyun return PTR_ERR(edac->ecc_mgr_map);
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun edac->irq_chip.name = pdev->dev.of_node->name;
2093*4882a593Smuzhiyun edac->irq_chip.irq_mask = a10_eccmgr_irq_mask;
2094*4882a593Smuzhiyun edac->irq_chip.irq_unmask = a10_eccmgr_irq_unmask;
2095*4882a593Smuzhiyun edac->domain = irq_domain_add_linear(pdev->dev.of_node, 64,
2096*4882a593Smuzhiyun &a10_eccmgr_ic_ops, edac);
2097*4882a593Smuzhiyun if (!edac->domain) {
2098*4882a593Smuzhiyun dev_err(&pdev->dev, "Error adding IRQ domain\n");
2099*4882a593Smuzhiyun return -ENOMEM;
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun edac->sb_irq = platform_get_irq(pdev, 0);
2103*4882a593Smuzhiyun if (edac->sb_irq < 0) {
2104*4882a593Smuzhiyun dev_err(&pdev->dev, "No SBERR IRQ resource\n");
2105*4882a593Smuzhiyun return edac->sb_irq;
2106*4882a593Smuzhiyun }
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun irq_set_chained_handler_and_data(edac->sb_irq,
2109*4882a593Smuzhiyun altr_edac_a10_irq_handler,
2110*4882a593Smuzhiyun edac);
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun #ifdef CONFIG_ARCH_STRATIX10
2113*4882a593Smuzhiyun {
2114*4882a593Smuzhiyun int dberror, err_addr;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun edac->panic_notifier.notifier_call = s10_edac_dberr_handler;
2117*4882a593Smuzhiyun atomic_notifier_chain_register(&panic_notifier_list,
2118*4882a593Smuzhiyun &edac->panic_notifier);
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun /* Printout a message if uncorrectable error previously. */
2121*4882a593Smuzhiyun regmap_read(edac->ecc_mgr_map, S10_SYSMGR_UE_VAL_OFST,
2122*4882a593Smuzhiyun &dberror);
2123*4882a593Smuzhiyun if (dberror) {
2124*4882a593Smuzhiyun regmap_read(edac->ecc_mgr_map, S10_SYSMGR_UE_ADDR_OFST,
2125*4882a593Smuzhiyun &err_addr);
2126*4882a593Smuzhiyun edac_printk(KERN_ERR, EDAC_DEVICE,
2127*4882a593Smuzhiyun "Previous Boot UE detected[0x%X] @ 0x%X\n",
2128*4882a593Smuzhiyun dberror, err_addr);
2129*4882a593Smuzhiyun /* Reset the sticky registers */
2130*4882a593Smuzhiyun regmap_write(edac->ecc_mgr_map,
2131*4882a593Smuzhiyun S10_SYSMGR_UE_VAL_OFST, 0);
2132*4882a593Smuzhiyun regmap_write(edac->ecc_mgr_map,
2133*4882a593Smuzhiyun S10_SYSMGR_UE_ADDR_OFST, 0);
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun }
2136*4882a593Smuzhiyun #else
2137*4882a593Smuzhiyun edac->db_irq = platform_get_irq(pdev, 1);
2138*4882a593Smuzhiyun if (edac->db_irq < 0) {
2139*4882a593Smuzhiyun dev_err(&pdev->dev, "No DBERR IRQ resource\n");
2140*4882a593Smuzhiyun return edac->db_irq;
2141*4882a593Smuzhiyun }
2142*4882a593Smuzhiyun irq_set_chained_handler_and_data(edac->db_irq,
2143*4882a593Smuzhiyun altr_edac_a10_irq_handler, edac);
2144*4882a593Smuzhiyun #endif
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun for_each_child_of_node(pdev->dev.of_node, child) {
2147*4882a593Smuzhiyun if (!of_device_is_available(child))
2148*4882a593Smuzhiyun continue;
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun if (of_match_node(altr_edac_a10_device_of_match, child))
2151*4882a593Smuzhiyun altr_edac_a10_device_add(edac, child);
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun #ifdef CONFIG_EDAC_ALTERA_SDRAM
2154*4882a593Smuzhiyun else if (of_device_is_compatible(child, "altr,sdram-edac-a10"))
2155*4882a593Smuzhiyun of_platform_populate(pdev->dev.of_node,
2156*4882a593Smuzhiyun altr_sdram_ctrl_of_match,
2157*4882a593Smuzhiyun NULL, &pdev->dev);
2158*4882a593Smuzhiyun #endif
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun return 0;
2162*4882a593Smuzhiyun }
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun static const struct of_device_id altr_edac_a10_of_match[] = {
2165*4882a593Smuzhiyun { .compatible = "altr,socfpga-a10-ecc-manager" },
2166*4882a593Smuzhiyun { .compatible = "altr,socfpga-s10-ecc-manager" },
2167*4882a593Smuzhiyun {},
2168*4882a593Smuzhiyun };
2169*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, altr_edac_a10_of_match);
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun static struct platform_driver altr_edac_a10_driver = {
2172*4882a593Smuzhiyun .probe = altr_edac_a10_probe,
2173*4882a593Smuzhiyun .driver = {
2174*4882a593Smuzhiyun .name = "socfpga_a10_ecc_manager",
2175*4882a593Smuzhiyun .of_match_table = altr_edac_a10_of_match,
2176*4882a593Smuzhiyun },
2177*4882a593Smuzhiyun };
2178*4882a593Smuzhiyun module_platform_driver(altr_edac_a10_driver);
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2181*4882a593Smuzhiyun MODULE_AUTHOR("Thor Thayer");
2182*4882a593Smuzhiyun MODULE_DESCRIPTION("EDAC Driver for Altera Memories");
2183