1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2019 Amazon.com, Inc. or its affiliates. All Rights Reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #include <linux/bitfield.h>
6*4882a593Smuzhiyun #include <linux/bitops.h>
7*4882a593Smuzhiyun #include <linux/edac.h>
8*4882a593Smuzhiyun #include <linux/of_irq.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/spinlock.h>
11*4882a593Smuzhiyun #include "edac_module.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /* Registers Offset */
14*4882a593Smuzhiyun #define AL_MC_ECC_CFG 0x70
15*4882a593Smuzhiyun #define AL_MC_ECC_CLEAR 0x7c
16*4882a593Smuzhiyun #define AL_MC_ECC_ERR_COUNT 0x80
17*4882a593Smuzhiyun #define AL_MC_ECC_CE_ADDR0 0x84
18*4882a593Smuzhiyun #define AL_MC_ECC_CE_ADDR1 0x88
19*4882a593Smuzhiyun #define AL_MC_ECC_UE_ADDR0 0xa4
20*4882a593Smuzhiyun #define AL_MC_ECC_UE_ADDR1 0xa8
21*4882a593Smuzhiyun #define AL_MC_ECC_CE_SYND0 0x8c
22*4882a593Smuzhiyun #define AL_MC_ECC_CE_SYND1 0x90
23*4882a593Smuzhiyun #define AL_MC_ECC_CE_SYND2 0x94
24*4882a593Smuzhiyun #define AL_MC_ECC_UE_SYND0 0xac
25*4882a593Smuzhiyun #define AL_MC_ECC_UE_SYND1 0xb0
26*4882a593Smuzhiyun #define AL_MC_ECC_UE_SYND2 0xb4
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Registers Fields */
29*4882a593Smuzhiyun #define AL_MC_ECC_CFG_SCRUB_DISABLED BIT(4)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define AL_MC_ECC_CLEAR_UE_COUNT BIT(3)
32*4882a593Smuzhiyun #define AL_MC_ECC_CLEAR_CE_COUNT BIT(2)
33*4882a593Smuzhiyun #define AL_MC_ECC_CLEAR_UE_ERR BIT(1)
34*4882a593Smuzhiyun #define AL_MC_ECC_CLEAR_CE_ERR BIT(0)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define AL_MC_ECC_ERR_COUNT_UE GENMASK(31, 16)
37*4882a593Smuzhiyun #define AL_MC_ECC_ERR_COUNT_CE GENMASK(15, 0)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define AL_MC_ECC_CE_ADDR0_RANK GENMASK(25, 24)
40*4882a593Smuzhiyun #define AL_MC_ECC_CE_ADDR0_ROW GENMASK(17, 0)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define AL_MC_ECC_CE_ADDR1_BG GENMASK(25, 24)
43*4882a593Smuzhiyun #define AL_MC_ECC_CE_ADDR1_BANK GENMASK(18, 16)
44*4882a593Smuzhiyun #define AL_MC_ECC_CE_ADDR1_COLUMN GENMASK(11, 0)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define AL_MC_ECC_UE_ADDR0_RANK GENMASK(25, 24)
47*4882a593Smuzhiyun #define AL_MC_ECC_UE_ADDR0_ROW GENMASK(17, 0)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define AL_MC_ECC_UE_ADDR1_BG GENMASK(25, 24)
50*4882a593Smuzhiyun #define AL_MC_ECC_UE_ADDR1_BANK GENMASK(18, 16)
51*4882a593Smuzhiyun #define AL_MC_ECC_UE_ADDR1_COLUMN GENMASK(11, 0)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define DRV_NAME "al_mc_edac"
54*4882a593Smuzhiyun #define AL_MC_EDAC_MSG_MAX 256
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun struct al_mc_edac {
57*4882a593Smuzhiyun void __iomem *mmio_base;
58*4882a593Smuzhiyun spinlock_t lock;
59*4882a593Smuzhiyun int irq_ce;
60*4882a593Smuzhiyun int irq_ue;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
prepare_msg(char * message,size_t buffer_size,enum hw_event_mc_err_type type,u8 rank,u32 row,u8 bg,u8 bank,u16 column,u32 syn0,u32 syn1,u32 syn2)63*4882a593Smuzhiyun static void prepare_msg(char *message, size_t buffer_size,
64*4882a593Smuzhiyun enum hw_event_mc_err_type type,
65*4882a593Smuzhiyun u8 rank, u32 row, u8 bg, u8 bank, u16 column,
66*4882a593Smuzhiyun u32 syn0, u32 syn1, u32 syn2)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun snprintf(message, buffer_size,
69*4882a593Smuzhiyun "%s rank=0x%x row=0x%x bg=0x%x bank=0x%x col=0x%x syn0: 0x%x syn1: 0x%x syn2: 0x%x",
70*4882a593Smuzhiyun type == HW_EVENT_ERR_UNCORRECTED ? "UE" : "CE",
71*4882a593Smuzhiyun rank, row, bg, bank, column, syn0, syn1, syn2);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
handle_ce(struct mem_ctl_info * mci)74*4882a593Smuzhiyun static int handle_ce(struct mem_ctl_info *mci)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun u32 eccerrcnt, ecccaddr0, ecccaddr1, ecccsyn0, ecccsyn1, ecccsyn2, row;
77*4882a593Smuzhiyun struct al_mc_edac *al_mc = mci->pvt_info;
78*4882a593Smuzhiyun char msg[AL_MC_EDAC_MSG_MAX];
79*4882a593Smuzhiyun u16 ce_count, column;
80*4882a593Smuzhiyun unsigned long flags;
81*4882a593Smuzhiyun u8 rank, bg, bank;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun eccerrcnt = readl_relaxed(al_mc->mmio_base + AL_MC_ECC_ERR_COUNT);
84*4882a593Smuzhiyun ce_count = FIELD_GET(AL_MC_ECC_ERR_COUNT_CE, eccerrcnt);
85*4882a593Smuzhiyun if (!ce_count)
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun ecccaddr0 = readl_relaxed(al_mc->mmio_base + AL_MC_ECC_CE_ADDR0);
89*4882a593Smuzhiyun ecccaddr1 = readl_relaxed(al_mc->mmio_base + AL_MC_ECC_CE_ADDR1);
90*4882a593Smuzhiyun ecccsyn0 = readl_relaxed(al_mc->mmio_base + AL_MC_ECC_CE_SYND0);
91*4882a593Smuzhiyun ecccsyn1 = readl_relaxed(al_mc->mmio_base + AL_MC_ECC_CE_SYND1);
92*4882a593Smuzhiyun ecccsyn2 = readl_relaxed(al_mc->mmio_base + AL_MC_ECC_CE_SYND2);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun writel_relaxed(AL_MC_ECC_CLEAR_CE_COUNT | AL_MC_ECC_CLEAR_CE_ERR,
95*4882a593Smuzhiyun al_mc->mmio_base + AL_MC_ECC_CLEAR);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun dev_dbg(mci->pdev, "eccuaddr0=0x%08x eccuaddr1=0x%08x\n",
98*4882a593Smuzhiyun ecccaddr0, ecccaddr1);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun rank = FIELD_GET(AL_MC_ECC_CE_ADDR0_RANK, ecccaddr0);
101*4882a593Smuzhiyun row = FIELD_GET(AL_MC_ECC_CE_ADDR0_ROW, ecccaddr0);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun bg = FIELD_GET(AL_MC_ECC_CE_ADDR1_BG, ecccaddr1);
104*4882a593Smuzhiyun bank = FIELD_GET(AL_MC_ECC_CE_ADDR1_BANK, ecccaddr1);
105*4882a593Smuzhiyun column = FIELD_GET(AL_MC_ECC_CE_ADDR1_COLUMN, ecccaddr1);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun prepare_msg(msg, sizeof(msg), HW_EVENT_ERR_CORRECTED,
108*4882a593Smuzhiyun rank, row, bg, bank, column,
109*4882a593Smuzhiyun ecccsyn0, ecccsyn1, ecccsyn2);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun spin_lock_irqsave(&al_mc->lock, flags);
112*4882a593Smuzhiyun edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci,
113*4882a593Smuzhiyun ce_count, 0, 0, 0, 0, 0, -1, mci->ctl_name, msg);
114*4882a593Smuzhiyun spin_unlock_irqrestore(&al_mc->lock, flags);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return ce_count;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
handle_ue(struct mem_ctl_info * mci)119*4882a593Smuzhiyun static int handle_ue(struct mem_ctl_info *mci)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun u32 eccerrcnt, eccuaddr0, eccuaddr1, eccusyn0, eccusyn1, eccusyn2, row;
122*4882a593Smuzhiyun struct al_mc_edac *al_mc = mci->pvt_info;
123*4882a593Smuzhiyun char msg[AL_MC_EDAC_MSG_MAX];
124*4882a593Smuzhiyun u16 ue_count, column;
125*4882a593Smuzhiyun unsigned long flags;
126*4882a593Smuzhiyun u8 rank, bg, bank;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun eccerrcnt = readl_relaxed(al_mc->mmio_base + AL_MC_ECC_ERR_COUNT);
129*4882a593Smuzhiyun ue_count = FIELD_GET(AL_MC_ECC_ERR_COUNT_UE, eccerrcnt);
130*4882a593Smuzhiyun if (!ue_count)
131*4882a593Smuzhiyun return 0;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun eccuaddr0 = readl_relaxed(al_mc->mmio_base + AL_MC_ECC_UE_ADDR0);
134*4882a593Smuzhiyun eccuaddr1 = readl_relaxed(al_mc->mmio_base + AL_MC_ECC_UE_ADDR1);
135*4882a593Smuzhiyun eccusyn0 = readl_relaxed(al_mc->mmio_base + AL_MC_ECC_UE_SYND0);
136*4882a593Smuzhiyun eccusyn1 = readl_relaxed(al_mc->mmio_base + AL_MC_ECC_UE_SYND1);
137*4882a593Smuzhiyun eccusyn2 = readl_relaxed(al_mc->mmio_base + AL_MC_ECC_UE_SYND2);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun writel_relaxed(AL_MC_ECC_CLEAR_UE_COUNT | AL_MC_ECC_CLEAR_UE_ERR,
140*4882a593Smuzhiyun al_mc->mmio_base + AL_MC_ECC_CLEAR);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun dev_dbg(mci->pdev, "eccuaddr0=0x%08x eccuaddr1=0x%08x\n",
143*4882a593Smuzhiyun eccuaddr0, eccuaddr1);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun rank = FIELD_GET(AL_MC_ECC_UE_ADDR0_RANK, eccuaddr0);
146*4882a593Smuzhiyun row = FIELD_GET(AL_MC_ECC_UE_ADDR0_ROW, eccuaddr0);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun bg = FIELD_GET(AL_MC_ECC_UE_ADDR1_BG, eccuaddr1);
149*4882a593Smuzhiyun bank = FIELD_GET(AL_MC_ECC_UE_ADDR1_BANK, eccuaddr1);
150*4882a593Smuzhiyun column = FIELD_GET(AL_MC_ECC_UE_ADDR1_COLUMN, eccuaddr1);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun prepare_msg(msg, sizeof(msg), HW_EVENT_ERR_UNCORRECTED,
153*4882a593Smuzhiyun rank, row, bg, bank, column,
154*4882a593Smuzhiyun eccusyn0, eccusyn1, eccusyn2);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun spin_lock_irqsave(&al_mc->lock, flags);
157*4882a593Smuzhiyun edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci,
158*4882a593Smuzhiyun ue_count, 0, 0, 0, 0, 0, -1, mci->ctl_name, msg);
159*4882a593Smuzhiyun spin_unlock_irqrestore(&al_mc->lock, flags);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return ue_count;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
al_mc_edac_check(struct mem_ctl_info * mci)164*4882a593Smuzhiyun static void al_mc_edac_check(struct mem_ctl_info *mci)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct al_mc_edac *al_mc = mci->pvt_info;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (al_mc->irq_ue <= 0)
169*4882a593Smuzhiyun handle_ue(mci);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (al_mc->irq_ce <= 0)
172*4882a593Smuzhiyun handle_ce(mci);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
al_mc_edac_irq_handler_ue(int irq,void * info)175*4882a593Smuzhiyun static irqreturn_t al_mc_edac_irq_handler_ue(int irq, void *info)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct platform_device *pdev = info;
178*4882a593Smuzhiyun struct mem_ctl_info *mci = platform_get_drvdata(pdev);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (handle_ue(mci))
181*4882a593Smuzhiyun return IRQ_HANDLED;
182*4882a593Smuzhiyun return IRQ_NONE;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
al_mc_edac_irq_handler_ce(int irq,void * info)185*4882a593Smuzhiyun static irqreturn_t al_mc_edac_irq_handler_ce(int irq, void *info)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct platform_device *pdev = info;
188*4882a593Smuzhiyun struct mem_ctl_info *mci = platform_get_drvdata(pdev);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (handle_ce(mci))
191*4882a593Smuzhiyun return IRQ_HANDLED;
192*4882a593Smuzhiyun return IRQ_NONE;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
get_scrub_mode(void __iomem * mmio_base)195*4882a593Smuzhiyun static enum scrub_type get_scrub_mode(void __iomem *mmio_base)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun u32 ecccfg0;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun ecccfg0 = readl(mmio_base + AL_MC_ECC_CFG);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (FIELD_GET(AL_MC_ECC_CFG_SCRUB_DISABLED, ecccfg0))
202*4882a593Smuzhiyun return SCRUB_NONE;
203*4882a593Smuzhiyun else
204*4882a593Smuzhiyun return SCRUB_HW_SRC;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
devm_al_mc_edac_free(void * data)207*4882a593Smuzhiyun static void devm_al_mc_edac_free(void *data)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun edac_mc_free(data);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
devm_al_mc_edac_del(void * data)212*4882a593Smuzhiyun static void devm_al_mc_edac_del(void *data)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun edac_mc_del_mc(data);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
al_mc_edac_probe(struct platform_device * pdev)217*4882a593Smuzhiyun static int al_mc_edac_probe(struct platform_device *pdev)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct edac_mc_layer layers[1];
220*4882a593Smuzhiyun struct mem_ctl_info *mci;
221*4882a593Smuzhiyun struct al_mc_edac *al_mc;
222*4882a593Smuzhiyun void __iomem *mmio_base;
223*4882a593Smuzhiyun struct dimm_info *dimm;
224*4882a593Smuzhiyun int ret;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun mmio_base = devm_platform_ioremap_resource(pdev, 0);
227*4882a593Smuzhiyun if (IS_ERR(mmio_base)) {
228*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to ioremap memory (%ld)\n",
229*4882a593Smuzhiyun PTR_ERR(mmio_base));
230*4882a593Smuzhiyun return PTR_ERR(mmio_base);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
234*4882a593Smuzhiyun layers[0].size = 1;
235*4882a593Smuzhiyun layers[0].is_virt_csrow = false;
236*4882a593Smuzhiyun mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers,
237*4882a593Smuzhiyun sizeof(struct al_mc_edac));
238*4882a593Smuzhiyun if (!mci)
239*4882a593Smuzhiyun return -ENOMEM;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun ret = devm_add_action(&pdev->dev, devm_al_mc_edac_free, mci);
242*4882a593Smuzhiyun if (ret) {
243*4882a593Smuzhiyun edac_mc_free(mci);
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun platform_set_drvdata(pdev, mci);
248*4882a593Smuzhiyun al_mc = mci->pvt_info;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun al_mc->mmio_base = mmio_base;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun al_mc->irq_ue = of_irq_get_byname(pdev->dev.of_node, "ue");
253*4882a593Smuzhiyun if (al_mc->irq_ue <= 0)
254*4882a593Smuzhiyun dev_dbg(&pdev->dev,
255*4882a593Smuzhiyun "no IRQ defined for UE - falling back to polling\n");
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun al_mc->irq_ce = of_irq_get_byname(pdev->dev.of_node, "ce");
258*4882a593Smuzhiyun if (al_mc->irq_ce <= 0)
259*4882a593Smuzhiyun dev_dbg(&pdev->dev,
260*4882a593Smuzhiyun "no IRQ defined for CE - falling back to polling\n");
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun * In case both interrupts (ue/ce) are to be found, use interrupt mode.
264*4882a593Smuzhiyun * In case none of the interrupt are foud, use polling mode.
265*4882a593Smuzhiyun * In case only one interrupt is found, use interrupt mode for it but
266*4882a593Smuzhiyun * keep polling mode enable for the other.
267*4882a593Smuzhiyun */
268*4882a593Smuzhiyun if (al_mc->irq_ue <= 0 || al_mc->irq_ce <= 0) {
269*4882a593Smuzhiyun edac_op_state = EDAC_OPSTATE_POLL;
270*4882a593Smuzhiyun mci->edac_check = al_mc_edac_check;
271*4882a593Smuzhiyun } else {
272*4882a593Smuzhiyun edac_op_state = EDAC_OPSTATE_INT;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun spin_lock_init(&al_mc->lock);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun mci->mtype_cap = MEM_FLAG_DDR3 | MEM_FLAG_DDR4;
278*4882a593Smuzhiyun mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
279*4882a593Smuzhiyun mci->edac_cap = EDAC_FLAG_SECDED;
280*4882a593Smuzhiyun mci->mod_name = DRV_NAME;
281*4882a593Smuzhiyun mci->ctl_name = "al_mc";
282*4882a593Smuzhiyun mci->pdev = &pdev->dev;
283*4882a593Smuzhiyun mci->scrub_mode = get_scrub_mode(mmio_base);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun dimm = *mci->dimms;
286*4882a593Smuzhiyun dimm->grain = 1;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun ret = edac_mc_add_mc(mci);
289*4882a593Smuzhiyun if (ret < 0) {
290*4882a593Smuzhiyun dev_err(&pdev->dev,
291*4882a593Smuzhiyun "fail to add memory controller device (%d)\n",
292*4882a593Smuzhiyun ret);
293*4882a593Smuzhiyun return ret;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun ret = devm_add_action(&pdev->dev, devm_al_mc_edac_del, &pdev->dev);
297*4882a593Smuzhiyun if (ret) {
298*4882a593Smuzhiyun edac_mc_del_mc(&pdev->dev);
299*4882a593Smuzhiyun return ret;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun if (al_mc->irq_ue > 0) {
303*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev,
304*4882a593Smuzhiyun al_mc->irq_ue,
305*4882a593Smuzhiyun al_mc_edac_irq_handler_ue,
306*4882a593Smuzhiyun IRQF_SHARED,
307*4882a593Smuzhiyun pdev->name,
308*4882a593Smuzhiyun pdev);
309*4882a593Smuzhiyun if (ret != 0) {
310*4882a593Smuzhiyun dev_err(&pdev->dev,
311*4882a593Smuzhiyun "failed to request UE IRQ %d (%d)\n",
312*4882a593Smuzhiyun al_mc->irq_ue, ret);
313*4882a593Smuzhiyun return ret;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (al_mc->irq_ce > 0) {
318*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev,
319*4882a593Smuzhiyun al_mc->irq_ce,
320*4882a593Smuzhiyun al_mc_edac_irq_handler_ce,
321*4882a593Smuzhiyun IRQF_SHARED,
322*4882a593Smuzhiyun pdev->name,
323*4882a593Smuzhiyun pdev);
324*4882a593Smuzhiyun if (ret != 0) {
325*4882a593Smuzhiyun dev_err(&pdev->dev,
326*4882a593Smuzhiyun "failed to request CE IRQ %d (%d)\n",
327*4882a593Smuzhiyun al_mc->irq_ce, ret);
328*4882a593Smuzhiyun return ret;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static const struct of_device_id al_mc_edac_of_match[] = {
336*4882a593Smuzhiyun { .compatible = "amazon,al-mc-edac", },
337*4882a593Smuzhiyun {},
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, al_mc_edac_of_match);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static struct platform_driver al_mc_edac_driver = {
343*4882a593Smuzhiyun .probe = al_mc_edac_probe,
344*4882a593Smuzhiyun .driver = {
345*4882a593Smuzhiyun .name = DRV_NAME,
346*4882a593Smuzhiyun .of_match_table = al_mc_edac_of_match,
347*4882a593Smuzhiyun },
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun module_platform_driver(al_mc_edac_driver);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
353*4882a593Smuzhiyun MODULE_AUTHOR("Talel Shenhar");
354*4882a593Smuzhiyun MODULE_DESCRIPTION("Amazon's Annapurna Lab's Memory Controller EDAC Driver");
355