xref: /OK3568_Linux_fs/kernel/drivers/dma/zx_dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2015 Linaro.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #include <linux/sched.h>
6*4882a593Smuzhiyun #include <linux/device.h>
7*4882a593Smuzhiyun #include <linux/dmaengine.h>
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/dmapool.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/of_dma.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "virt-dma.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define DRIVER_NAME		"zx-dma"
25*4882a593Smuzhiyun #define DMA_ALIGN		4
26*4882a593Smuzhiyun #define DMA_MAX_SIZE		(0x10000 - 512)
27*4882a593Smuzhiyun #define LLI_BLOCK_SIZE		(4 * PAGE_SIZE)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define REG_ZX_SRC_ADDR			0x00
30*4882a593Smuzhiyun #define REG_ZX_DST_ADDR			0x04
31*4882a593Smuzhiyun #define REG_ZX_TX_X_COUNT		0x08
32*4882a593Smuzhiyun #define REG_ZX_TX_ZY_COUNT		0x0c
33*4882a593Smuzhiyun #define REG_ZX_SRC_ZY_STEP		0x10
34*4882a593Smuzhiyun #define REG_ZX_DST_ZY_STEP		0x14
35*4882a593Smuzhiyun #define REG_ZX_LLI_ADDR			0x1c
36*4882a593Smuzhiyun #define REG_ZX_CTRL			0x20
37*4882a593Smuzhiyun #define REG_ZX_TC_IRQ			0x800
38*4882a593Smuzhiyun #define REG_ZX_SRC_ERR_IRQ		0x804
39*4882a593Smuzhiyun #define REG_ZX_DST_ERR_IRQ		0x808
40*4882a593Smuzhiyun #define REG_ZX_CFG_ERR_IRQ		0x80c
41*4882a593Smuzhiyun #define REG_ZX_TC_IRQ_RAW		0x810
42*4882a593Smuzhiyun #define REG_ZX_SRC_ERR_IRQ_RAW		0x814
43*4882a593Smuzhiyun #define REG_ZX_DST_ERR_IRQ_RAW		0x818
44*4882a593Smuzhiyun #define REG_ZX_CFG_ERR_IRQ_RAW		0x81c
45*4882a593Smuzhiyun #define REG_ZX_STATUS			0x820
46*4882a593Smuzhiyun #define REG_ZX_DMA_GRP_PRIO		0x824
47*4882a593Smuzhiyun #define REG_ZX_DMA_ARB			0x828
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define ZX_FORCE_CLOSE			BIT(31)
50*4882a593Smuzhiyun #define ZX_DST_BURST_WIDTH(x)		(((x) & 0x7) << 13)
51*4882a593Smuzhiyun #define ZX_MAX_BURST_LEN		16
52*4882a593Smuzhiyun #define ZX_SRC_BURST_LEN(x)		(((x) & 0xf) << 9)
53*4882a593Smuzhiyun #define ZX_SRC_BURST_WIDTH(x)		(((x) & 0x7) << 6)
54*4882a593Smuzhiyun #define ZX_IRQ_ENABLE_ALL		(3 << 4)
55*4882a593Smuzhiyun #define ZX_DST_FIFO_MODE		BIT(3)
56*4882a593Smuzhiyun #define ZX_SRC_FIFO_MODE		BIT(2)
57*4882a593Smuzhiyun #define ZX_SOFT_REQ			BIT(1)
58*4882a593Smuzhiyun #define ZX_CH_ENABLE			BIT(0)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define ZX_DMA_BUSWIDTHS \
61*4882a593Smuzhiyun 	(BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
62*4882a593Smuzhiyun 	BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
63*4882a593Smuzhiyun 	BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
64*4882a593Smuzhiyun 	BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
65*4882a593Smuzhiyun 	BIT(DMA_SLAVE_BUSWIDTH_8_BYTES))
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun enum zx_dma_burst_width {
68*4882a593Smuzhiyun 	ZX_DMA_WIDTH_8BIT	= 0,
69*4882a593Smuzhiyun 	ZX_DMA_WIDTH_16BIT	= 1,
70*4882a593Smuzhiyun 	ZX_DMA_WIDTH_32BIT	= 2,
71*4882a593Smuzhiyun 	ZX_DMA_WIDTH_64BIT	= 3,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun struct zx_desc_hw {
75*4882a593Smuzhiyun 	u32 saddr;
76*4882a593Smuzhiyun 	u32 daddr;
77*4882a593Smuzhiyun 	u32 src_x;
78*4882a593Smuzhiyun 	u32 src_zy;
79*4882a593Smuzhiyun 	u32 src_zy_step;
80*4882a593Smuzhiyun 	u32 dst_zy_step;
81*4882a593Smuzhiyun 	u32 reserved1;
82*4882a593Smuzhiyun 	u32 lli;
83*4882a593Smuzhiyun 	u32 ctr;
84*4882a593Smuzhiyun 	u32 reserved[7]; /* pack as hardware registers region size */
85*4882a593Smuzhiyun } __aligned(32);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun struct zx_dma_desc_sw {
88*4882a593Smuzhiyun 	struct virt_dma_desc	vd;
89*4882a593Smuzhiyun 	dma_addr_t		desc_hw_lli;
90*4882a593Smuzhiyun 	size_t			desc_num;
91*4882a593Smuzhiyun 	size_t			size;
92*4882a593Smuzhiyun 	struct zx_desc_hw	*desc_hw;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun struct zx_dma_phy;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun struct zx_dma_chan {
98*4882a593Smuzhiyun 	struct dma_slave_config slave_cfg;
99*4882a593Smuzhiyun 	int			id; /* Request phy chan id */
100*4882a593Smuzhiyun 	u32			ccfg;
101*4882a593Smuzhiyun 	u32			cyclic;
102*4882a593Smuzhiyun 	struct virt_dma_chan	vc;
103*4882a593Smuzhiyun 	struct zx_dma_phy	*phy;
104*4882a593Smuzhiyun 	struct list_head	node;
105*4882a593Smuzhiyun 	dma_addr_t		dev_addr;
106*4882a593Smuzhiyun 	enum dma_status		status;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun struct zx_dma_phy {
110*4882a593Smuzhiyun 	u32			idx;
111*4882a593Smuzhiyun 	void __iomem		*base;
112*4882a593Smuzhiyun 	struct zx_dma_chan	*vchan;
113*4882a593Smuzhiyun 	struct zx_dma_desc_sw	*ds_run;
114*4882a593Smuzhiyun 	struct zx_dma_desc_sw	*ds_done;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun struct zx_dma_dev {
118*4882a593Smuzhiyun 	struct dma_device	slave;
119*4882a593Smuzhiyun 	void __iomem		*base;
120*4882a593Smuzhiyun 	spinlock_t		lock; /* lock for ch and phy */
121*4882a593Smuzhiyun 	struct list_head	chan_pending;
122*4882a593Smuzhiyun 	struct zx_dma_phy	*phy;
123*4882a593Smuzhiyun 	struct zx_dma_chan	*chans;
124*4882a593Smuzhiyun 	struct clk		*clk;
125*4882a593Smuzhiyun 	struct dma_pool		*pool;
126*4882a593Smuzhiyun 	u32			dma_channels;
127*4882a593Smuzhiyun 	u32			dma_requests;
128*4882a593Smuzhiyun 	int 			irq;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define to_zx_dma(dmadev) container_of(dmadev, struct zx_dma_dev, slave)
132*4882a593Smuzhiyun 
to_zx_chan(struct dma_chan * chan)133*4882a593Smuzhiyun static struct zx_dma_chan *to_zx_chan(struct dma_chan *chan)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	return container_of(chan, struct zx_dma_chan, vc.chan);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
zx_dma_terminate_chan(struct zx_dma_phy * phy,struct zx_dma_dev * d)138*4882a593Smuzhiyun static void zx_dma_terminate_chan(struct zx_dma_phy *phy, struct zx_dma_dev *d)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	u32 val = 0;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	val = readl_relaxed(phy->base + REG_ZX_CTRL);
143*4882a593Smuzhiyun 	val &= ~ZX_CH_ENABLE;
144*4882a593Smuzhiyun 	val |= ZX_FORCE_CLOSE;
145*4882a593Smuzhiyun 	writel_relaxed(val, phy->base + REG_ZX_CTRL);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	val = 0x1 << phy->idx;
148*4882a593Smuzhiyun 	writel_relaxed(val, d->base + REG_ZX_TC_IRQ_RAW);
149*4882a593Smuzhiyun 	writel_relaxed(val, d->base + REG_ZX_SRC_ERR_IRQ_RAW);
150*4882a593Smuzhiyun 	writel_relaxed(val, d->base + REG_ZX_DST_ERR_IRQ_RAW);
151*4882a593Smuzhiyun 	writel_relaxed(val, d->base + REG_ZX_CFG_ERR_IRQ_RAW);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
zx_dma_set_desc(struct zx_dma_phy * phy,struct zx_desc_hw * hw)154*4882a593Smuzhiyun static void zx_dma_set_desc(struct zx_dma_phy *phy, struct zx_desc_hw *hw)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	writel_relaxed(hw->saddr, phy->base + REG_ZX_SRC_ADDR);
157*4882a593Smuzhiyun 	writel_relaxed(hw->daddr, phy->base + REG_ZX_DST_ADDR);
158*4882a593Smuzhiyun 	writel_relaxed(hw->src_x, phy->base + REG_ZX_TX_X_COUNT);
159*4882a593Smuzhiyun 	writel_relaxed(0, phy->base + REG_ZX_TX_ZY_COUNT);
160*4882a593Smuzhiyun 	writel_relaxed(0, phy->base + REG_ZX_SRC_ZY_STEP);
161*4882a593Smuzhiyun 	writel_relaxed(0, phy->base + REG_ZX_DST_ZY_STEP);
162*4882a593Smuzhiyun 	writel_relaxed(hw->lli, phy->base + REG_ZX_LLI_ADDR);
163*4882a593Smuzhiyun 	writel_relaxed(hw->ctr, phy->base + REG_ZX_CTRL);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
zx_dma_get_curr_lli(struct zx_dma_phy * phy)166*4882a593Smuzhiyun static u32 zx_dma_get_curr_lli(struct zx_dma_phy *phy)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	return readl_relaxed(phy->base + REG_ZX_LLI_ADDR);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
zx_dma_get_chan_stat(struct zx_dma_dev * d)171*4882a593Smuzhiyun static u32 zx_dma_get_chan_stat(struct zx_dma_dev *d)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	return readl_relaxed(d->base + REG_ZX_STATUS);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
zx_dma_init_state(struct zx_dma_dev * d)176*4882a593Smuzhiyun static void zx_dma_init_state(struct zx_dma_dev *d)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	/* set same priority */
179*4882a593Smuzhiyun 	writel_relaxed(0x0, d->base + REG_ZX_DMA_ARB);
180*4882a593Smuzhiyun 	/* clear all irq */
181*4882a593Smuzhiyun 	writel_relaxed(0xffffffff, d->base + REG_ZX_TC_IRQ_RAW);
182*4882a593Smuzhiyun 	writel_relaxed(0xffffffff, d->base + REG_ZX_SRC_ERR_IRQ_RAW);
183*4882a593Smuzhiyun 	writel_relaxed(0xffffffff, d->base + REG_ZX_DST_ERR_IRQ_RAW);
184*4882a593Smuzhiyun 	writel_relaxed(0xffffffff, d->base + REG_ZX_CFG_ERR_IRQ_RAW);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
zx_dma_start_txd(struct zx_dma_chan * c)187*4882a593Smuzhiyun static int zx_dma_start_txd(struct zx_dma_chan *c)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	struct zx_dma_dev *d = to_zx_dma(c->vc.chan.device);
190*4882a593Smuzhiyun 	struct virt_dma_desc *vd = vchan_next_desc(&c->vc);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	if (!c->phy)
193*4882a593Smuzhiyun 		return -EAGAIN;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (BIT(c->phy->idx) & zx_dma_get_chan_stat(d))
196*4882a593Smuzhiyun 		return -EAGAIN;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (vd) {
199*4882a593Smuzhiyun 		struct zx_dma_desc_sw *ds =
200*4882a593Smuzhiyun 			container_of(vd, struct zx_dma_desc_sw, vd);
201*4882a593Smuzhiyun 		/*
202*4882a593Smuzhiyun 		 * fetch and remove request from vc->desc_issued
203*4882a593Smuzhiyun 		 * so vc->desc_issued only contains desc pending
204*4882a593Smuzhiyun 		 */
205*4882a593Smuzhiyun 		list_del(&ds->vd.node);
206*4882a593Smuzhiyun 		c->phy->ds_run = ds;
207*4882a593Smuzhiyun 		c->phy->ds_done = NULL;
208*4882a593Smuzhiyun 		/* start dma */
209*4882a593Smuzhiyun 		zx_dma_set_desc(c->phy, ds->desc_hw);
210*4882a593Smuzhiyun 		return 0;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 	c->phy->ds_done = NULL;
213*4882a593Smuzhiyun 	c->phy->ds_run = NULL;
214*4882a593Smuzhiyun 	return -EAGAIN;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
zx_dma_task(struct zx_dma_dev * d)217*4882a593Smuzhiyun static void zx_dma_task(struct zx_dma_dev *d)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	struct zx_dma_phy *p;
220*4882a593Smuzhiyun 	struct zx_dma_chan *c, *cn;
221*4882a593Smuzhiyun 	unsigned pch, pch_alloc = 0;
222*4882a593Smuzhiyun 	unsigned long flags;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* check new dma request of running channel in vc->desc_issued */
225*4882a593Smuzhiyun 	list_for_each_entry_safe(c, cn, &d->slave.channels,
226*4882a593Smuzhiyun 				 vc.chan.device_node) {
227*4882a593Smuzhiyun 		spin_lock_irqsave(&c->vc.lock, flags);
228*4882a593Smuzhiyun 		p = c->phy;
229*4882a593Smuzhiyun 		if (p && p->ds_done && zx_dma_start_txd(c)) {
230*4882a593Smuzhiyun 			/* No current txd associated with this channel */
231*4882a593Smuzhiyun 			dev_dbg(d->slave.dev, "pchan %u: free\n", p->idx);
232*4882a593Smuzhiyun 			/* Mark this channel free */
233*4882a593Smuzhiyun 			c->phy = NULL;
234*4882a593Smuzhiyun 			p->vchan = NULL;
235*4882a593Smuzhiyun 		}
236*4882a593Smuzhiyun 		spin_unlock_irqrestore(&c->vc.lock, flags);
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* check new channel request in d->chan_pending */
240*4882a593Smuzhiyun 	spin_lock_irqsave(&d->lock, flags);
241*4882a593Smuzhiyun 	while (!list_empty(&d->chan_pending)) {
242*4882a593Smuzhiyun 		c = list_first_entry(&d->chan_pending,
243*4882a593Smuzhiyun 				     struct zx_dma_chan, node);
244*4882a593Smuzhiyun 		p = &d->phy[c->id];
245*4882a593Smuzhiyun 		if (!p->vchan) {
246*4882a593Smuzhiyun 			/* remove from d->chan_pending */
247*4882a593Smuzhiyun 			list_del_init(&c->node);
248*4882a593Smuzhiyun 			pch_alloc |= 1 << c->id;
249*4882a593Smuzhiyun 			/* Mark this channel allocated */
250*4882a593Smuzhiyun 			p->vchan = c;
251*4882a593Smuzhiyun 			c->phy = p;
252*4882a593Smuzhiyun 		} else {
253*4882a593Smuzhiyun 			dev_dbg(d->slave.dev, "pchan %u: busy!\n", c->id);
254*4882a593Smuzhiyun 		}
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 	spin_unlock_irqrestore(&d->lock, flags);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	for (pch = 0; pch < d->dma_channels; pch++) {
259*4882a593Smuzhiyun 		if (pch_alloc & (1 << pch)) {
260*4882a593Smuzhiyun 			p = &d->phy[pch];
261*4882a593Smuzhiyun 			c = p->vchan;
262*4882a593Smuzhiyun 			if (c) {
263*4882a593Smuzhiyun 				spin_lock_irqsave(&c->vc.lock, flags);
264*4882a593Smuzhiyun 				zx_dma_start_txd(c);
265*4882a593Smuzhiyun 				spin_unlock_irqrestore(&c->vc.lock, flags);
266*4882a593Smuzhiyun 			}
267*4882a593Smuzhiyun 		}
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
zx_dma_int_handler(int irq,void * dev_id)271*4882a593Smuzhiyun static irqreturn_t zx_dma_int_handler(int irq, void *dev_id)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct zx_dma_dev *d = (struct zx_dma_dev *)dev_id;
274*4882a593Smuzhiyun 	struct zx_dma_phy *p;
275*4882a593Smuzhiyun 	struct zx_dma_chan *c;
276*4882a593Smuzhiyun 	u32 tc = readl_relaxed(d->base + REG_ZX_TC_IRQ);
277*4882a593Smuzhiyun 	u32 serr = readl_relaxed(d->base + REG_ZX_SRC_ERR_IRQ);
278*4882a593Smuzhiyun 	u32 derr = readl_relaxed(d->base + REG_ZX_DST_ERR_IRQ);
279*4882a593Smuzhiyun 	u32 cfg = readl_relaxed(d->base + REG_ZX_CFG_ERR_IRQ);
280*4882a593Smuzhiyun 	u32 i, irq_chan = 0, task = 0;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	while (tc) {
283*4882a593Smuzhiyun 		i = __ffs(tc);
284*4882a593Smuzhiyun 		tc &= ~BIT(i);
285*4882a593Smuzhiyun 		p = &d->phy[i];
286*4882a593Smuzhiyun 		c = p->vchan;
287*4882a593Smuzhiyun 		if (c) {
288*4882a593Smuzhiyun 			spin_lock(&c->vc.lock);
289*4882a593Smuzhiyun 			if (c->cyclic) {
290*4882a593Smuzhiyun 				vchan_cyclic_callback(&p->ds_run->vd);
291*4882a593Smuzhiyun 			} else {
292*4882a593Smuzhiyun 				vchan_cookie_complete(&p->ds_run->vd);
293*4882a593Smuzhiyun 				p->ds_done = p->ds_run;
294*4882a593Smuzhiyun 				task = 1;
295*4882a593Smuzhiyun 			}
296*4882a593Smuzhiyun 			spin_unlock(&c->vc.lock);
297*4882a593Smuzhiyun 			irq_chan |= BIT(i);
298*4882a593Smuzhiyun 		}
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	if (serr || derr || cfg)
302*4882a593Smuzhiyun 		dev_warn(d->slave.dev, "DMA ERR src 0x%x, dst 0x%x, cfg 0x%x\n",
303*4882a593Smuzhiyun 			 serr, derr, cfg);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	writel_relaxed(irq_chan, d->base + REG_ZX_TC_IRQ_RAW);
306*4882a593Smuzhiyun 	writel_relaxed(serr, d->base + REG_ZX_SRC_ERR_IRQ_RAW);
307*4882a593Smuzhiyun 	writel_relaxed(derr, d->base + REG_ZX_DST_ERR_IRQ_RAW);
308*4882a593Smuzhiyun 	writel_relaxed(cfg, d->base + REG_ZX_CFG_ERR_IRQ_RAW);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (task)
311*4882a593Smuzhiyun 		zx_dma_task(d);
312*4882a593Smuzhiyun 	return IRQ_HANDLED;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
zx_dma_free_chan_resources(struct dma_chan * chan)315*4882a593Smuzhiyun static void zx_dma_free_chan_resources(struct dma_chan *chan)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct zx_dma_chan *c = to_zx_chan(chan);
318*4882a593Smuzhiyun 	struct zx_dma_dev *d = to_zx_dma(chan->device);
319*4882a593Smuzhiyun 	unsigned long flags;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	spin_lock_irqsave(&d->lock, flags);
322*4882a593Smuzhiyun 	list_del_init(&c->node);
323*4882a593Smuzhiyun 	spin_unlock_irqrestore(&d->lock, flags);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	vchan_free_chan_resources(&c->vc);
326*4882a593Smuzhiyun 	c->ccfg = 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
zx_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * state)329*4882a593Smuzhiyun static enum dma_status zx_dma_tx_status(struct dma_chan *chan,
330*4882a593Smuzhiyun 					dma_cookie_t cookie,
331*4882a593Smuzhiyun 					struct dma_tx_state *state)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	struct zx_dma_chan *c = to_zx_chan(chan);
334*4882a593Smuzhiyun 	struct zx_dma_phy *p;
335*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
336*4882a593Smuzhiyun 	unsigned long flags;
337*4882a593Smuzhiyun 	enum dma_status ret;
338*4882a593Smuzhiyun 	size_t bytes = 0;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	ret = dma_cookie_status(&c->vc.chan, cookie, state);
341*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE || !state)
342*4882a593Smuzhiyun 		return ret;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
345*4882a593Smuzhiyun 	p = c->phy;
346*4882a593Smuzhiyun 	ret = c->status;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	/*
349*4882a593Smuzhiyun 	 * If the cookie is on our issue queue, then the residue is
350*4882a593Smuzhiyun 	 * its total size.
351*4882a593Smuzhiyun 	 */
352*4882a593Smuzhiyun 	vd = vchan_find_desc(&c->vc, cookie);
353*4882a593Smuzhiyun 	if (vd) {
354*4882a593Smuzhiyun 		bytes = container_of(vd, struct zx_dma_desc_sw, vd)->size;
355*4882a593Smuzhiyun 	} else if ((!p) || (!p->ds_run)) {
356*4882a593Smuzhiyun 		bytes = 0;
357*4882a593Smuzhiyun 	} else {
358*4882a593Smuzhiyun 		struct zx_dma_desc_sw *ds = p->ds_run;
359*4882a593Smuzhiyun 		u32 clli = 0, index = 0;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 		bytes = 0;
362*4882a593Smuzhiyun 		clli = zx_dma_get_curr_lli(p);
363*4882a593Smuzhiyun 		index = (clli - ds->desc_hw_lli) /
364*4882a593Smuzhiyun 				sizeof(struct zx_desc_hw) + 1;
365*4882a593Smuzhiyun 		for (; index < ds->desc_num; index++) {
366*4882a593Smuzhiyun 			bytes += ds->desc_hw[index].src_x;
367*4882a593Smuzhiyun 			/* end of lli */
368*4882a593Smuzhiyun 			if (!ds->desc_hw[index].lli)
369*4882a593Smuzhiyun 				break;
370*4882a593Smuzhiyun 		}
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
373*4882a593Smuzhiyun 	dma_set_residue(state, bytes);
374*4882a593Smuzhiyun 	return ret;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
zx_dma_issue_pending(struct dma_chan * chan)377*4882a593Smuzhiyun static void zx_dma_issue_pending(struct dma_chan *chan)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	struct zx_dma_chan *c = to_zx_chan(chan);
380*4882a593Smuzhiyun 	struct zx_dma_dev *d = to_zx_dma(chan->device);
381*4882a593Smuzhiyun 	unsigned long flags;
382*4882a593Smuzhiyun 	int issue = 0;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
385*4882a593Smuzhiyun 	/* add request to vc->desc_issued */
386*4882a593Smuzhiyun 	if (vchan_issue_pending(&c->vc)) {
387*4882a593Smuzhiyun 		spin_lock(&d->lock);
388*4882a593Smuzhiyun 		if (!c->phy && list_empty(&c->node)) {
389*4882a593Smuzhiyun 			/* if new channel, add chan_pending */
390*4882a593Smuzhiyun 			list_add_tail(&c->node, &d->chan_pending);
391*4882a593Smuzhiyun 			issue = 1;
392*4882a593Smuzhiyun 			dev_dbg(d->slave.dev, "vchan %p: issued\n", &c->vc);
393*4882a593Smuzhiyun 		}
394*4882a593Smuzhiyun 		spin_unlock(&d->lock);
395*4882a593Smuzhiyun 	} else {
396*4882a593Smuzhiyun 		dev_dbg(d->slave.dev, "vchan %p: nothing to issue\n", &c->vc);
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (issue)
401*4882a593Smuzhiyun 		zx_dma_task(d);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
zx_dma_fill_desc(struct zx_dma_desc_sw * ds,dma_addr_t dst,dma_addr_t src,size_t len,u32 num,u32 ccfg)404*4882a593Smuzhiyun static void zx_dma_fill_desc(struct zx_dma_desc_sw *ds, dma_addr_t dst,
405*4882a593Smuzhiyun 			     dma_addr_t src, size_t len, u32 num, u32 ccfg)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	if ((num + 1) < ds->desc_num)
408*4882a593Smuzhiyun 		ds->desc_hw[num].lli = ds->desc_hw_lli + (num + 1) *
409*4882a593Smuzhiyun 			sizeof(struct zx_desc_hw);
410*4882a593Smuzhiyun 	ds->desc_hw[num].saddr = src;
411*4882a593Smuzhiyun 	ds->desc_hw[num].daddr = dst;
412*4882a593Smuzhiyun 	ds->desc_hw[num].src_x = len;
413*4882a593Smuzhiyun 	ds->desc_hw[num].ctr = ccfg;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
zx_alloc_desc_resource(int num,struct dma_chan * chan)416*4882a593Smuzhiyun static struct zx_dma_desc_sw *zx_alloc_desc_resource(int num,
417*4882a593Smuzhiyun 						     struct dma_chan *chan)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	struct zx_dma_chan *c = to_zx_chan(chan);
420*4882a593Smuzhiyun 	struct zx_dma_desc_sw *ds;
421*4882a593Smuzhiyun 	struct zx_dma_dev *d = to_zx_dma(chan->device);
422*4882a593Smuzhiyun 	int lli_limit = LLI_BLOCK_SIZE / sizeof(struct zx_desc_hw);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	if (num > lli_limit) {
425*4882a593Smuzhiyun 		dev_dbg(chan->device->dev, "vch %p: sg num %d exceed max %d\n",
426*4882a593Smuzhiyun 			&c->vc, num, lli_limit);
427*4882a593Smuzhiyun 		return NULL;
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	ds = kzalloc(sizeof(*ds), GFP_ATOMIC);
431*4882a593Smuzhiyun 	if (!ds)
432*4882a593Smuzhiyun 		return NULL;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	ds->desc_hw = dma_pool_zalloc(d->pool, GFP_NOWAIT, &ds->desc_hw_lli);
435*4882a593Smuzhiyun 	if (!ds->desc_hw) {
436*4882a593Smuzhiyun 		dev_dbg(chan->device->dev, "vch %p: dma alloc fail\n", &c->vc);
437*4882a593Smuzhiyun 		kfree(ds);
438*4882a593Smuzhiyun 		return NULL;
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 	ds->desc_num = num;
441*4882a593Smuzhiyun 	return ds;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
zx_dma_burst_width(enum dma_slave_buswidth width)444*4882a593Smuzhiyun static enum zx_dma_burst_width zx_dma_burst_width(enum dma_slave_buswidth width)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	switch (width) {
447*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_1_BYTE:
448*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_2_BYTES:
449*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_4_BYTES:
450*4882a593Smuzhiyun 	case DMA_SLAVE_BUSWIDTH_8_BYTES:
451*4882a593Smuzhiyun 		return ffs(width) - 1;
452*4882a593Smuzhiyun 	default:
453*4882a593Smuzhiyun 		return ZX_DMA_WIDTH_32BIT;
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
zx_pre_config(struct zx_dma_chan * c,enum dma_transfer_direction dir)457*4882a593Smuzhiyun static int zx_pre_config(struct zx_dma_chan *c, enum dma_transfer_direction dir)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	struct dma_slave_config *cfg = &c->slave_cfg;
460*4882a593Smuzhiyun 	enum zx_dma_burst_width src_width;
461*4882a593Smuzhiyun 	enum zx_dma_burst_width dst_width;
462*4882a593Smuzhiyun 	u32 maxburst = 0;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	switch (dir) {
465*4882a593Smuzhiyun 	case DMA_MEM_TO_MEM:
466*4882a593Smuzhiyun 		c->ccfg = ZX_CH_ENABLE | ZX_SOFT_REQ
467*4882a593Smuzhiyun 			| ZX_SRC_BURST_LEN(ZX_MAX_BURST_LEN - 1)
468*4882a593Smuzhiyun 			| ZX_SRC_BURST_WIDTH(ZX_DMA_WIDTH_32BIT)
469*4882a593Smuzhiyun 			| ZX_DST_BURST_WIDTH(ZX_DMA_WIDTH_32BIT);
470*4882a593Smuzhiyun 		break;
471*4882a593Smuzhiyun 	case DMA_MEM_TO_DEV:
472*4882a593Smuzhiyun 		c->dev_addr = cfg->dst_addr;
473*4882a593Smuzhiyun 		/* dst len is calculated from src width, len and dst width.
474*4882a593Smuzhiyun 		 * We need make sure dst len not exceed MAX LEN.
475*4882a593Smuzhiyun 		 * Trailing single transaction that does not fill a full
476*4882a593Smuzhiyun 		 * burst also require identical src/dst data width.
477*4882a593Smuzhiyun 		 */
478*4882a593Smuzhiyun 		dst_width = zx_dma_burst_width(cfg->dst_addr_width);
479*4882a593Smuzhiyun 		maxburst = cfg->dst_maxburst;
480*4882a593Smuzhiyun 		maxburst = maxburst < ZX_MAX_BURST_LEN ?
481*4882a593Smuzhiyun 				maxburst : ZX_MAX_BURST_LEN;
482*4882a593Smuzhiyun 		c->ccfg = ZX_DST_FIFO_MODE | ZX_CH_ENABLE
483*4882a593Smuzhiyun 			| ZX_SRC_BURST_LEN(maxburst - 1)
484*4882a593Smuzhiyun 			| ZX_SRC_BURST_WIDTH(dst_width)
485*4882a593Smuzhiyun 			| ZX_DST_BURST_WIDTH(dst_width);
486*4882a593Smuzhiyun 		break;
487*4882a593Smuzhiyun 	case DMA_DEV_TO_MEM:
488*4882a593Smuzhiyun 		c->dev_addr = cfg->src_addr;
489*4882a593Smuzhiyun 		src_width = zx_dma_burst_width(cfg->src_addr_width);
490*4882a593Smuzhiyun 		maxburst = cfg->src_maxburst;
491*4882a593Smuzhiyun 		maxburst = maxburst < ZX_MAX_BURST_LEN ?
492*4882a593Smuzhiyun 				maxburst : ZX_MAX_BURST_LEN;
493*4882a593Smuzhiyun 		c->ccfg = ZX_SRC_FIFO_MODE | ZX_CH_ENABLE
494*4882a593Smuzhiyun 			| ZX_SRC_BURST_LEN(maxburst - 1)
495*4882a593Smuzhiyun 			| ZX_SRC_BURST_WIDTH(src_width)
496*4882a593Smuzhiyun 			| ZX_DST_BURST_WIDTH(src_width);
497*4882a593Smuzhiyun 		break;
498*4882a593Smuzhiyun 	default:
499*4882a593Smuzhiyun 		return -EINVAL;
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 	return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
zx_dma_prep_memcpy(struct dma_chan * chan,dma_addr_t dst,dma_addr_t src,size_t len,unsigned long flags)504*4882a593Smuzhiyun static struct dma_async_tx_descriptor *zx_dma_prep_memcpy(
505*4882a593Smuzhiyun 	struct dma_chan *chan,	dma_addr_t dst, dma_addr_t src,
506*4882a593Smuzhiyun 	size_t len, unsigned long flags)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	struct zx_dma_chan *c = to_zx_chan(chan);
509*4882a593Smuzhiyun 	struct zx_dma_desc_sw *ds;
510*4882a593Smuzhiyun 	size_t copy = 0;
511*4882a593Smuzhiyun 	int num = 0;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	if (!len)
514*4882a593Smuzhiyun 		return NULL;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	if (zx_pre_config(c, DMA_MEM_TO_MEM))
517*4882a593Smuzhiyun 		return NULL;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	num = DIV_ROUND_UP(len, DMA_MAX_SIZE);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	ds = zx_alloc_desc_resource(num, chan);
522*4882a593Smuzhiyun 	if (!ds)
523*4882a593Smuzhiyun 		return NULL;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	ds->size = len;
526*4882a593Smuzhiyun 	num = 0;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	do {
529*4882a593Smuzhiyun 		copy = min_t(size_t, len, DMA_MAX_SIZE);
530*4882a593Smuzhiyun 		zx_dma_fill_desc(ds, dst, src, copy, num++, c->ccfg);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 		src += copy;
533*4882a593Smuzhiyun 		dst += copy;
534*4882a593Smuzhiyun 		len -= copy;
535*4882a593Smuzhiyun 	} while (len);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	c->cyclic = 0;
538*4882a593Smuzhiyun 	ds->desc_hw[num - 1].lli = 0;	/* end of link */
539*4882a593Smuzhiyun 	ds->desc_hw[num - 1].ctr |= ZX_IRQ_ENABLE_ALL;
540*4882a593Smuzhiyun 	return vchan_tx_prep(&c->vc, &ds->vd, flags);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
zx_dma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sglen,enum dma_transfer_direction dir,unsigned long flags,void * context)543*4882a593Smuzhiyun static struct dma_async_tx_descriptor *zx_dma_prep_slave_sg(
544*4882a593Smuzhiyun 	struct dma_chan *chan, struct scatterlist *sgl, unsigned int sglen,
545*4882a593Smuzhiyun 	enum dma_transfer_direction dir, unsigned long flags, void *context)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	struct zx_dma_chan *c = to_zx_chan(chan);
548*4882a593Smuzhiyun 	struct zx_dma_desc_sw *ds;
549*4882a593Smuzhiyun 	size_t len, avail, total = 0;
550*4882a593Smuzhiyun 	struct scatterlist *sg;
551*4882a593Smuzhiyun 	dma_addr_t addr, src = 0, dst = 0;
552*4882a593Smuzhiyun 	int num = sglen, i;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	if (!sgl)
555*4882a593Smuzhiyun 		return NULL;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	if (zx_pre_config(c, dir))
558*4882a593Smuzhiyun 		return NULL;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sglen, i) {
561*4882a593Smuzhiyun 		avail = sg_dma_len(sg);
562*4882a593Smuzhiyun 		if (avail > DMA_MAX_SIZE)
563*4882a593Smuzhiyun 			num += DIV_ROUND_UP(avail, DMA_MAX_SIZE) - 1;
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	ds = zx_alloc_desc_resource(num, chan);
567*4882a593Smuzhiyun 	if (!ds)
568*4882a593Smuzhiyun 		return NULL;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	c->cyclic = 0;
571*4882a593Smuzhiyun 	num = 0;
572*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sglen, i) {
573*4882a593Smuzhiyun 		addr = sg_dma_address(sg);
574*4882a593Smuzhiyun 		avail = sg_dma_len(sg);
575*4882a593Smuzhiyun 		total += avail;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 		do {
578*4882a593Smuzhiyun 			len = min_t(size_t, avail, DMA_MAX_SIZE);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 			if (dir == DMA_MEM_TO_DEV) {
581*4882a593Smuzhiyun 				src = addr;
582*4882a593Smuzhiyun 				dst = c->dev_addr;
583*4882a593Smuzhiyun 			} else if (dir == DMA_DEV_TO_MEM) {
584*4882a593Smuzhiyun 				src = c->dev_addr;
585*4882a593Smuzhiyun 				dst = addr;
586*4882a593Smuzhiyun 			}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 			zx_dma_fill_desc(ds, dst, src, len, num++, c->ccfg);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 			addr += len;
591*4882a593Smuzhiyun 			avail -= len;
592*4882a593Smuzhiyun 		} while (avail);
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	ds->desc_hw[num - 1].lli = 0;	/* end of link */
596*4882a593Smuzhiyun 	ds->desc_hw[num - 1].ctr |= ZX_IRQ_ENABLE_ALL;
597*4882a593Smuzhiyun 	ds->size = total;
598*4882a593Smuzhiyun 	return vchan_tx_prep(&c->vc, &ds->vd, flags);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
zx_dma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t dma_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction dir,unsigned long flags)601*4882a593Smuzhiyun static struct dma_async_tx_descriptor *zx_dma_prep_dma_cyclic(
602*4882a593Smuzhiyun 		struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
603*4882a593Smuzhiyun 		size_t period_len, enum dma_transfer_direction dir,
604*4882a593Smuzhiyun 		unsigned long flags)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	struct zx_dma_chan *c = to_zx_chan(chan);
607*4882a593Smuzhiyun 	struct zx_dma_desc_sw *ds;
608*4882a593Smuzhiyun 	dma_addr_t src = 0, dst = 0;
609*4882a593Smuzhiyun 	int num_periods = buf_len / period_len;
610*4882a593Smuzhiyun 	int buf = 0, num = 0;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	if (period_len > DMA_MAX_SIZE) {
613*4882a593Smuzhiyun 		dev_err(chan->device->dev, "maximum period size exceeded\n");
614*4882a593Smuzhiyun 		return NULL;
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	if (zx_pre_config(c, dir))
618*4882a593Smuzhiyun 		return NULL;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	ds = zx_alloc_desc_resource(num_periods, chan);
621*4882a593Smuzhiyun 	if (!ds)
622*4882a593Smuzhiyun 		return NULL;
623*4882a593Smuzhiyun 	c->cyclic = 1;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	while (buf < buf_len) {
626*4882a593Smuzhiyun 		if (dir == DMA_MEM_TO_DEV) {
627*4882a593Smuzhiyun 			src = dma_addr;
628*4882a593Smuzhiyun 			dst = c->dev_addr;
629*4882a593Smuzhiyun 		} else if (dir == DMA_DEV_TO_MEM) {
630*4882a593Smuzhiyun 			src = c->dev_addr;
631*4882a593Smuzhiyun 			dst = dma_addr;
632*4882a593Smuzhiyun 		}
633*4882a593Smuzhiyun 		zx_dma_fill_desc(ds, dst, src, period_len, num++,
634*4882a593Smuzhiyun 				 c->ccfg | ZX_IRQ_ENABLE_ALL);
635*4882a593Smuzhiyun 		dma_addr += period_len;
636*4882a593Smuzhiyun 		buf += period_len;
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	ds->desc_hw[num - 1].lli = ds->desc_hw_lli;
640*4882a593Smuzhiyun 	ds->size = buf_len;
641*4882a593Smuzhiyun 	return vchan_tx_prep(&c->vc, &ds->vd, flags);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
zx_dma_config(struct dma_chan * chan,struct dma_slave_config * cfg)644*4882a593Smuzhiyun static int zx_dma_config(struct dma_chan *chan,
645*4882a593Smuzhiyun 			 struct dma_slave_config *cfg)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	struct zx_dma_chan *c = to_zx_chan(chan);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	if (!cfg)
650*4882a593Smuzhiyun 		return -EINVAL;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	memcpy(&c->slave_cfg, cfg, sizeof(*cfg));
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	return 0;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
zx_dma_terminate_all(struct dma_chan * chan)657*4882a593Smuzhiyun static int zx_dma_terminate_all(struct dma_chan *chan)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun 	struct zx_dma_chan *c = to_zx_chan(chan);
660*4882a593Smuzhiyun 	struct zx_dma_dev *d = to_zx_dma(chan->device);
661*4882a593Smuzhiyun 	struct zx_dma_phy *p = c->phy;
662*4882a593Smuzhiyun 	unsigned long flags;
663*4882a593Smuzhiyun 	LIST_HEAD(head);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	dev_dbg(d->slave.dev, "vchan %p: terminate all\n", &c->vc);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	/* Prevent this channel being scheduled */
668*4882a593Smuzhiyun 	spin_lock(&d->lock);
669*4882a593Smuzhiyun 	list_del_init(&c->node);
670*4882a593Smuzhiyun 	spin_unlock(&d->lock);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/* Clear the tx descriptor lists */
673*4882a593Smuzhiyun 	spin_lock_irqsave(&c->vc.lock, flags);
674*4882a593Smuzhiyun 	vchan_get_all_descriptors(&c->vc, &head);
675*4882a593Smuzhiyun 	if (p) {
676*4882a593Smuzhiyun 		/* vchan is assigned to a pchan - stop the channel */
677*4882a593Smuzhiyun 		zx_dma_terminate_chan(p, d);
678*4882a593Smuzhiyun 		c->phy = NULL;
679*4882a593Smuzhiyun 		p->vchan = NULL;
680*4882a593Smuzhiyun 		p->ds_run = NULL;
681*4882a593Smuzhiyun 		p->ds_done = NULL;
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun 	spin_unlock_irqrestore(&c->vc.lock, flags);
684*4882a593Smuzhiyun 	vchan_dma_desc_free_list(&c->vc, &head);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	return 0;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
zx_dma_transfer_pause(struct dma_chan * chan)689*4882a593Smuzhiyun static int zx_dma_transfer_pause(struct dma_chan *chan)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun 	struct zx_dma_chan *c = to_zx_chan(chan);
692*4882a593Smuzhiyun 	u32 val = 0;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	val = readl_relaxed(c->phy->base + REG_ZX_CTRL);
695*4882a593Smuzhiyun 	val &= ~ZX_CH_ENABLE;
696*4882a593Smuzhiyun 	writel_relaxed(val, c->phy->base + REG_ZX_CTRL);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	return 0;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
zx_dma_transfer_resume(struct dma_chan * chan)701*4882a593Smuzhiyun static int zx_dma_transfer_resume(struct dma_chan *chan)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun 	struct zx_dma_chan *c = to_zx_chan(chan);
704*4882a593Smuzhiyun 	u32 val = 0;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	val = readl_relaxed(c->phy->base + REG_ZX_CTRL);
707*4882a593Smuzhiyun 	val |= ZX_CH_ENABLE;
708*4882a593Smuzhiyun 	writel_relaxed(val, c->phy->base + REG_ZX_CTRL);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	return 0;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
zx_dma_free_desc(struct virt_dma_desc * vd)713*4882a593Smuzhiyun static void zx_dma_free_desc(struct virt_dma_desc *vd)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	struct zx_dma_desc_sw *ds =
716*4882a593Smuzhiyun 		container_of(vd, struct zx_dma_desc_sw, vd);
717*4882a593Smuzhiyun 	struct zx_dma_dev *d = to_zx_dma(vd->tx.chan->device);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	dma_pool_free(d->pool, ds->desc_hw, ds->desc_hw_lli);
720*4882a593Smuzhiyun 	kfree(ds);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun static const struct of_device_id zx6702_dma_dt_ids[] = {
724*4882a593Smuzhiyun 	{ .compatible = "zte,zx296702-dma", },
725*4882a593Smuzhiyun 	{}
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, zx6702_dma_dt_ids);
728*4882a593Smuzhiyun 
zx_of_dma_simple_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)729*4882a593Smuzhiyun static struct dma_chan *zx_of_dma_simple_xlate(struct of_phandle_args *dma_spec,
730*4882a593Smuzhiyun 					       struct of_dma *ofdma)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	struct zx_dma_dev *d = ofdma->of_dma_data;
733*4882a593Smuzhiyun 	unsigned int request = dma_spec->args[0];
734*4882a593Smuzhiyun 	struct dma_chan *chan;
735*4882a593Smuzhiyun 	struct zx_dma_chan *c;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	if (request >= d->dma_requests)
738*4882a593Smuzhiyun 		return NULL;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	chan = dma_get_any_slave_channel(&d->slave);
741*4882a593Smuzhiyun 	if (!chan) {
742*4882a593Smuzhiyun 		dev_err(d->slave.dev, "get channel fail in %s.\n", __func__);
743*4882a593Smuzhiyun 		return NULL;
744*4882a593Smuzhiyun 	}
745*4882a593Smuzhiyun 	c = to_zx_chan(chan);
746*4882a593Smuzhiyun 	c->id = request;
747*4882a593Smuzhiyun 	dev_info(d->slave.dev, "zx_dma: pchan %u: alloc vchan %p\n",
748*4882a593Smuzhiyun 		 c->id, &c->vc);
749*4882a593Smuzhiyun 	return chan;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
zx_dma_probe(struct platform_device * op)752*4882a593Smuzhiyun static int zx_dma_probe(struct platform_device *op)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	struct zx_dma_dev *d;
755*4882a593Smuzhiyun 	int i, ret = 0;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	d = devm_kzalloc(&op->dev, sizeof(*d), GFP_KERNEL);
758*4882a593Smuzhiyun 	if (!d)
759*4882a593Smuzhiyun 		return -ENOMEM;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	d->base = devm_platform_ioremap_resource(op, 0);
762*4882a593Smuzhiyun 	if (IS_ERR(d->base))
763*4882a593Smuzhiyun 		return PTR_ERR(d->base);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	of_property_read_u32((&op->dev)->of_node,
766*4882a593Smuzhiyun 			     "dma-channels", &d->dma_channels);
767*4882a593Smuzhiyun 	of_property_read_u32((&op->dev)->of_node,
768*4882a593Smuzhiyun 			     "dma-requests", &d->dma_requests);
769*4882a593Smuzhiyun 	if (!d->dma_requests || !d->dma_channels)
770*4882a593Smuzhiyun 		return -EINVAL;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	d->clk = devm_clk_get(&op->dev, NULL);
773*4882a593Smuzhiyun 	if (IS_ERR(d->clk)) {
774*4882a593Smuzhiyun 		dev_err(&op->dev, "no dma clk\n");
775*4882a593Smuzhiyun 		return PTR_ERR(d->clk);
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	d->irq = platform_get_irq(op, 0);
779*4882a593Smuzhiyun 	ret = devm_request_irq(&op->dev, d->irq, zx_dma_int_handler,
780*4882a593Smuzhiyun 			       0, DRIVER_NAME, d);
781*4882a593Smuzhiyun 	if (ret)
782*4882a593Smuzhiyun 		return ret;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* A DMA memory pool for LLIs, align on 32-byte boundary */
785*4882a593Smuzhiyun 	d->pool = dmam_pool_create(DRIVER_NAME, &op->dev,
786*4882a593Smuzhiyun 			LLI_BLOCK_SIZE, 32, 0);
787*4882a593Smuzhiyun 	if (!d->pool)
788*4882a593Smuzhiyun 		return -ENOMEM;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	/* init phy channel */
791*4882a593Smuzhiyun 	d->phy = devm_kcalloc(&op->dev,
792*4882a593Smuzhiyun 		d->dma_channels, sizeof(struct zx_dma_phy), GFP_KERNEL);
793*4882a593Smuzhiyun 	if (!d->phy)
794*4882a593Smuzhiyun 		return -ENOMEM;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	for (i = 0; i < d->dma_channels; i++) {
797*4882a593Smuzhiyun 		struct zx_dma_phy *p = &d->phy[i];
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		p->idx = i;
800*4882a593Smuzhiyun 		p->base = d->base + i * 0x40;
801*4882a593Smuzhiyun 	}
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	INIT_LIST_HEAD(&d->slave.channels);
804*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, d->slave.cap_mask);
805*4882a593Smuzhiyun 	dma_cap_set(DMA_MEMCPY, d->slave.cap_mask);
806*4882a593Smuzhiyun 	dma_cap_set(DMA_CYCLIC, d->slave.cap_mask);
807*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, d->slave.cap_mask);
808*4882a593Smuzhiyun 	d->slave.dev = &op->dev;
809*4882a593Smuzhiyun 	d->slave.device_free_chan_resources = zx_dma_free_chan_resources;
810*4882a593Smuzhiyun 	d->slave.device_tx_status = zx_dma_tx_status;
811*4882a593Smuzhiyun 	d->slave.device_prep_dma_memcpy = zx_dma_prep_memcpy;
812*4882a593Smuzhiyun 	d->slave.device_prep_slave_sg = zx_dma_prep_slave_sg;
813*4882a593Smuzhiyun 	d->slave.device_prep_dma_cyclic = zx_dma_prep_dma_cyclic;
814*4882a593Smuzhiyun 	d->slave.device_issue_pending = zx_dma_issue_pending;
815*4882a593Smuzhiyun 	d->slave.device_config = zx_dma_config;
816*4882a593Smuzhiyun 	d->slave.device_terminate_all = zx_dma_terminate_all;
817*4882a593Smuzhiyun 	d->slave.device_pause = zx_dma_transfer_pause;
818*4882a593Smuzhiyun 	d->slave.device_resume = zx_dma_transfer_resume;
819*4882a593Smuzhiyun 	d->slave.copy_align = DMA_ALIGN;
820*4882a593Smuzhiyun 	d->slave.src_addr_widths = ZX_DMA_BUSWIDTHS;
821*4882a593Smuzhiyun 	d->slave.dst_addr_widths = ZX_DMA_BUSWIDTHS;
822*4882a593Smuzhiyun 	d->slave.directions = BIT(DMA_MEM_TO_MEM) | BIT(DMA_MEM_TO_DEV)
823*4882a593Smuzhiyun 			| BIT(DMA_DEV_TO_MEM);
824*4882a593Smuzhiyun 	d->slave.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	/* init virtual channel */
827*4882a593Smuzhiyun 	d->chans = devm_kcalloc(&op->dev,
828*4882a593Smuzhiyun 		d->dma_requests, sizeof(struct zx_dma_chan), GFP_KERNEL);
829*4882a593Smuzhiyun 	if (!d->chans)
830*4882a593Smuzhiyun 		return -ENOMEM;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	for (i = 0; i < d->dma_requests; i++) {
833*4882a593Smuzhiyun 		struct zx_dma_chan *c = &d->chans[i];
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 		c->status = DMA_IN_PROGRESS;
836*4882a593Smuzhiyun 		INIT_LIST_HEAD(&c->node);
837*4882a593Smuzhiyun 		c->vc.desc_free = zx_dma_free_desc;
838*4882a593Smuzhiyun 		vchan_init(&c->vc, &d->slave);
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	/* Enable clock before accessing registers */
842*4882a593Smuzhiyun 	ret = clk_prepare_enable(d->clk);
843*4882a593Smuzhiyun 	if (ret < 0) {
844*4882a593Smuzhiyun 		dev_err(&op->dev, "clk_prepare_enable failed: %d\n", ret);
845*4882a593Smuzhiyun 		goto zx_dma_out;
846*4882a593Smuzhiyun 	}
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	zx_dma_init_state(d);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	spin_lock_init(&d->lock);
851*4882a593Smuzhiyun 	INIT_LIST_HEAD(&d->chan_pending);
852*4882a593Smuzhiyun 	platform_set_drvdata(op, d);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	ret = dma_async_device_register(&d->slave);
855*4882a593Smuzhiyun 	if (ret)
856*4882a593Smuzhiyun 		goto clk_dis;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	ret = of_dma_controller_register((&op->dev)->of_node,
859*4882a593Smuzhiyun 					 zx_of_dma_simple_xlate, d);
860*4882a593Smuzhiyun 	if (ret)
861*4882a593Smuzhiyun 		goto of_dma_register_fail;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	dev_info(&op->dev, "initialized\n");
864*4882a593Smuzhiyun 	return 0;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun of_dma_register_fail:
867*4882a593Smuzhiyun 	dma_async_device_unregister(&d->slave);
868*4882a593Smuzhiyun clk_dis:
869*4882a593Smuzhiyun 	clk_disable_unprepare(d->clk);
870*4882a593Smuzhiyun zx_dma_out:
871*4882a593Smuzhiyun 	return ret;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun 
zx_dma_remove(struct platform_device * op)874*4882a593Smuzhiyun static int zx_dma_remove(struct platform_device *op)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun 	struct zx_dma_chan *c, *cn;
877*4882a593Smuzhiyun 	struct zx_dma_dev *d = platform_get_drvdata(op);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	/* explictly free the irq */
880*4882a593Smuzhiyun 	devm_free_irq(&op->dev, d->irq, d);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	dma_async_device_unregister(&d->slave);
883*4882a593Smuzhiyun 	of_dma_controller_free((&op->dev)->of_node);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	list_for_each_entry_safe(c, cn, &d->slave.channels,
886*4882a593Smuzhiyun 				 vc.chan.device_node) {
887*4882a593Smuzhiyun 		list_del(&c->vc.chan.device_node);
888*4882a593Smuzhiyun 	}
889*4882a593Smuzhiyun 	clk_disable_unprepare(d->clk);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
zx_dma_suspend_dev(struct device * dev)895*4882a593Smuzhiyun static int zx_dma_suspend_dev(struct device *dev)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	struct zx_dma_dev *d = dev_get_drvdata(dev);
898*4882a593Smuzhiyun 	u32 stat = 0;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	stat = zx_dma_get_chan_stat(d);
901*4882a593Smuzhiyun 	if (stat) {
902*4882a593Smuzhiyun 		dev_warn(d->slave.dev,
903*4882a593Smuzhiyun 			 "chan %d is running fail to suspend\n", stat);
904*4882a593Smuzhiyun 		return -1;
905*4882a593Smuzhiyun 	}
906*4882a593Smuzhiyun 	clk_disable_unprepare(d->clk);
907*4882a593Smuzhiyun 	return 0;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun 
zx_dma_resume_dev(struct device * dev)910*4882a593Smuzhiyun static int zx_dma_resume_dev(struct device *dev)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun 	struct zx_dma_dev *d = dev_get_drvdata(dev);
913*4882a593Smuzhiyun 	int ret = 0;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	ret = clk_prepare_enable(d->clk);
916*4882a593Smuzhiyun 	if (ret < 0) {
917*4882a593Smuzhiyun 		dev_err(d->slave.dev, "clk_prepare_enable failed: %d\n", ret);
918*4882a593Smuzhiyun 		return ret;
919*4882a593Smuzhiyun 	}
920*4882a593Smuzhiyun 	zx_dma_init_state(d);
921*4882a593Smuzhiyun 	return 0;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun #endif
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(zx_dma_pmops, zx_dma_suspend_dev, zx_dma_resume_dev);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun static struct platform_driver zx_pdma_driver = {
928*4882a593Smuzhiyun 	.driver		= {
929*4882a593Smuzhiyun 		.name	= DRIVER_NAME,
930*4882a593Smuzhiyun 		.pm	= &zx_dma_pmops,
931*4882a593Smuzhiyun 		.of_match_table = zx6702_dma_dt_ids,
932*4882a593Smuzhiyun 	},
933*4882a593Smuzhiyun 	.probe		= zx_dma_probe,
934*4882a593Smuzhiyun 	.remove		= zx_dma_remove,
935*4882a593Smuzhiyun };
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun module_platform_driver(zx_pdma_driver);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun MODULE_DESCRIPTION("ZTE ZX296702 DMA Driver");
940*4882a593Smuzhiyun MODULE_AUTHOR("Jun Nie jun.nie@linaro.org");
941*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
942