xref: /OK3568_Linux_fs/kernel/drivers/dma/xilinx/xilinx_dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * DMA driver for Xilinx Video DMA Engine
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010-2014 Xilinx, Inc. All rights reserved.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on the Freescale DMA driver.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Description:
10*4882a593Smuzhiyun  * The AXI Video Direct Memory Access (AXI VDMA) core is a soft Xilinx IP
11*4882a593Smuzhiyun  * core that provides high-bandwidth direct memory access between memory
12*4882a593Smuzhiyun  * and AXI4-Stream type video target peripherals. The core provides efficient
13*4882a593Smuzhiyun  * two dimensional DMA operations with independent asynchronous read (S2MM)
14*4882a593Smuzhiyun  * and write (MM2S) channel operation. It can be configured to have either
15*4882a593Smuzhiyun  * one channel or two channels. If configured as two channels, one is to
16*4882a593Smuzhiyun  * transmit to the video device (MM2S) and another is to receive from the
17*4882a593Smuzhiyun  * video device (S2MM). Initialization, status, interrupt and management
18*4882a593Smuzhiyun  * registers are accessed through an AXI4-Lite slave interface.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * The AXI Direct Memory Access (AXI DMA) core is a soft Xilinx IP core that
21*4882a593Smuzhiyun  * provides high-bandwidth one dimensional direct memory access between memory
22*4882a593Smuzhiyun  * and AXI4-Stream target peripherals. It supports one receive and one
23*4882a593Smuzhiyun  * transmit channel, both of them optional at synthesis time.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * The AXI CDMA, is a soft IP, which provides high-bandwidth Direct Memory
26*4882a593Smuzhiyun  * Access (DMA) between a memory-mapped source address and a memory-mapped
27*4882a593Smuzhiyun  * destination address.
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * The AXI Multichannel Direct Memory Access (AXI MCDMA) core is a soft
30*4882a593Smuzhiyun  * Xilinx IP that provides high-bandwidth direct memory access between
31*4882a593Smuzhiyun  * memory and AXI4-Stream target peripherals. It provides scatter gather
32*4882a593Smuzhiyun  * (SG) interface with multiple channels independent configuration support.
33*4882a593Smuzhiyun  *
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <linux/bitops.h>
37*4882a593Smuzhiyun #include <linux/dmapool.h>
38*4882a593Smuzhiyun #include <linux/dma/xilinx_dma.h>
39*4882a593Smuzhiyun #include <linux/init.h>
40*4882a593Smuzhiyun #include <linux/interrupt.h>
41*4882a593Smuzhiyun #include <linux/io.h>
42*4882a593Smuzhiyun #include <linux/iopoll.h>
43*4882a593Smuzhiyun #include <linux/module.h>
44*4882a593Smuzhiyun #include <linux/of_address.h>
45*4882a593Smuzhiyun #include <linux/of_dma.h>
46*4882a593Smuzhiyun #include <linux/of_platform.h>
47*4882a593Smuzhiyun #include <linux/of_irq.h>
48*4882a593Smuzhiyun #include <linux/slab.h>
49*4882a593Smuzhiyun #include <linux/clk.h>
50*4882a593Smuzhiyun #include <linux/io-64-nonatomic-lo-hi.h>
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #include "../dmaengine.h"
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* Register/Descriptor Offsets */
55*4882a593Smuzhiyun #define XILINX_DMA_MM2S_CTRL_OFFSET		0x0000
56*4882a593Smuzhiyun #define XILINX_DMA_S2MM_CTRL_OFFSET		0x0030
57*4882a593Smuzhiyun #define XILINX_VDMA_MM2S_DESC_OFFSET		0x0050
58*4882a593Smuzhiyun #define XILINX_VDMA_S2MM_DESC_OFFSET		0x00a0
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Control Registers */
61*4882a593Smuzhiyun #define XILINX_DMA_REG_DMACR			0x0000
62*4882a593Smuzhiyun #define XILINX_DMA_DMACR_DELAY_MAX		0xff
63*4882a593Smuzhiyun #define XILINX_DMA_DMACR_DELAY_SHIFT		24
64*4882a593Smuzhiyun #define XILINX_DMA_DMACR_FRAME_COUNT_MAX	0xff
65*4882a593Smuzhiyun #define XILINX_DMA_DMACR_FRAME_COUNT_SHIFT	16
66*4882a593Smuzhiyun #define XILINX_DMA_DMACR_ERR_IRQ		BIT(14)
67*4882a593Smuzhiyun #define XILINX_DMA_DMACR_DLY_CNT_IRQ		BIT(13)
68*4882a593Smuzhiyun #define XILINX_DMA_DMACR_FRM_CNT_IRQ		BIT(12)
69*4882a593Smuzhiyun #define XILINX_DMA_DMACR_MASTER_SHIFT		8
70*4882a593Smuzhiyun #define XILINX_DMA_DMACR_FSYNCSRC_SHIFT	5
71*4882a593Smuzhiyun #define XILINX_DMA_DMACR_FRAMECNT_EN		BIT(4)
72*4882a593Smuzhiyun #define XILINX_DMA_DMACR_GENLOCK_EN		BIT(3)
73*4882a593Smuzhiyun #define XILINX_DMA_DMACR_RESET			BIT(2)
74*4882a593Smuzhiyun #define XILINX_DMA_DMACR_CIRC_EN		BIT(1)
75*4882a593Smuzhiyun #define XILINX_DMA_DMACR_RUNSTOP		BIT(0)
76*4882a593Smuzhiyun #define XILINX_DMA_DMACR_FSYNCSRC_MASK		GENMASK(6, 5)
77*4882a593Smuzhiyun #define XILINX_DMA_DMACR_DELAY_MASK		GENMASK(31, 24)
78*4882a593Smuzhiyun #define XILINX_DMA_DMACR_FRAME_COUNT_MASK	GENMASK(23, 16)
79*4882a593Smuzhiyun #define XILINX_DMA_DMACR_MASTER_MASK		GENMASK(11, 8)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define XILINX_DMA_REG_DMASR			0x0004
82*4882a593Smuzhiyun #define XILINX_DMA_DMASR_EOL_LATE_ERR		BIT(15)
83*4882a593Smuzhiyun #define XILINX_DMA_DMASR_ERR_IRQ		BIT(14)
84*4882a593Smuzhiyun #define XILINX_DMA_DMASR_DLY_CNT_IRQ		BIT(13)
85*4882a593Smuzhiyun #define XILINX_DMA_DMASR_FRM_CNT_IRQ		BIT(12)
86*4882a593Smuzhiyun #define XILINX_DMA_DMASR_SOF_LATE_ERR		BIT(11)
87*4882a593Smuzhiyun #define XILINX_DMA_DMASR_SG_DEC_ERR		BIT(10)
88*4882a593Smuzhiyun #define XILINX_DMA_DMASR_SG_SLV_ERR		BIT(9)
89*4882a593Smuzhiyun #define XILINX_DMA_DMASR_EOF_EARLY_ERR		BIT(8)
90*4882a593Smuzhiyun #define XILINX_DMA_DMASR_SOF_EARLY_ERR		BIT(7)
91*4882a593Smuzhiyun #define XILINX_DMA_DMASR_DMA_DEC_ERR		BIT(6)
92*4882a593Smuzhiyun #define XILINX_DMA_DMASR_DMA_SLAVE_ERR		BIT(5)
93*4882a593Smuzhiyun #define XILINX_DMA_DMASR_DMA_INT_ERR		BIT(4)
94*4882a593Smuzhiyun #define XILINX_DMA_DMASR_SG_MASK		BIT(3)
95*4882a593Smuzhiyun #define XILINX_DMA_DMASR_IDLE			BIT(1)
96*4882a593Smuzhiyun #define XILINX_DMA_DMASR_HALTED		BIT(0)
97*4882a593Smuzhiyun #define XILINX_DMA_DMASR_DELAY_MASK		GENMASK(31, 24)
98*4882a593Smuzhiyun #define XILINX_DMA_DMASR_FRAME_COUNT_MASK	GENMASK(23, 16)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define XILINX_DMA_REG_CURDESC			0x0008
101*4882a593Smuzhiyun #define XILINX_DMA_REG_TAILDESC		0x0010
102*4882a593Smuzhiyun #define XILINX_DMA_REG_REG_INDEX		0x0014
103*4882a593Smuzhiyun #define XILINX_DMA_REG_FRMSTORE		0x0018
104*4882a593Smuzhiyun #define XILINX_DMA_REG_THRESHOLD		0x001c
105*4882a593Smuzhiyun #define XILINX_DMA_REG_FRMPTR_STS		0x0024
106*4882a593Smuzhiyun #define XILINX_DMA_REG_PARK_PTR		0x0028
107*4882a593Smuzhiyun #define XILINX_DMA_PARK_PTR_WR_REF_SHIFT	8
108*4882a593Smuzhiyun #define XILINX_DMA_PARK_PTR_WR_REF_MASK		GENMASK(12, 8)
109*4882a593Smuzhiyun #define XILINX_DMA_PARK_PTR_RD_REF_SHIFT	0
110*4882a593Smuzhiyun #define XILINX_DMA_PARK_PTR_RD_REF_MASK		GENMASK(4, 0)
111*4882a593Smuzhiyun #define XILINX_DMA_REG_VDMA_VERSION		0x002c
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* Register Direct Mode Registers */
114*4882a593Smuzhiyun #define XILINX_DMA_REG_VSIZE			0x0000
115*4882a593Smuzhiyun #define XILINX_DMA_REG_HSIZE			0x0004
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define XILINX_DMA_REG_FRMDLY_STRIDE		0x0008
118*4882a593Smuzhiyun #define XILINX_DMA_FRMDLY_STRIDE_FRMDLY_SHIFT	24
119*4882a593Smuzhiyun #define XILINX_DMA_FRMDLY_STRIDE_STRIDE_SHIFT	0
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define XILINX_VDMA_REG_START_ADDRESS(n)	(0x000c + 4 * (n))
122*4882a593Smuzhiyun #define XILINX_VDMA_REG_START_ADDRESS_64(n)	(0x000c + 8 * (n))
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define XILINX_VDMA_REG_ENABLE_VERTICAL_FLIP	0x00ec
125*4882a593Smuzhiyun #define XILINX_VDMA_ENABLE_VERTICAL_FLIP	BIT(0)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* HW specific definitions */
128*4882a593Smuzhiyun #define XILINX_MCDMA_MAX_CHANS_PER_DEVICE	0x20
129*4882a593Smuzhiyun #define XILINX_DMA_MAX_CHANS_PER_DEVICE		0x2
130*4882a593Smuzhiyun #define XILINX_CDMA_MAX_CHANS_PER_DEVICE	0x1
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define XILINX_DMA_DMAXR_ALL_IRQ_MASK	\
133*4882a593Smuzhiyun 		(XILINX_DMA_DMASR_FRM_CNT_IRQ | \
134*4882a593Smuzhiyun 		 XILINX_DMA_DMASR_DLY_CNT_IRQ | \
135*4882a593Smuzhiyun 		 XILINX_DMA_DMASR_ERR_IRQ)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define XILINX_DMA_DMASR_ALL_ERR_MASK	\
138*4882a593Smuzhiyun 		(XILINX_DMA_DMASR_EOL_LATE_ERR | \
139*4882a593Smuzhiyun 		 XILINX_DMA_DMASR_SOF_LATE_ERR | \
140*4882a593Smuzhiyun 		 XILINX_DMA_DMASR_SG_DEC_ERR | \
141*4882a593Smuzhiyun 		 XILINX_DMA_DMASR_SG_SLV_ERR | \
142*4882a593Smuzhiyun 		 XILINX_DMA_DMASR_EOF_EARLY_ERR | \
143*4882a593Smuzhiyun 		 XILINX_DMA_DMASR_SOF_EARLY_ERR | \
144*4882a593Smuzhiyun 		 XILINX_DMA_DMASR_DMA_DEC_ERR | \
145*4882a593Smuzhiyun 		 XILINX_DMA_DMASR_DMA_SLAVE_ERR | \
146*4882a593Smuzhiyun 		 XILINX_DMA_DMASR_DMA_INT_ERR)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun  * Recoverable errors are DMA Internal error, SOF Early, EOF Early
150*4882a593Smuzhiyun  * and SOF Late. They are only recoverable when C_FLUSH_ON_FSYNC
151*4882a593Smuzhiyun  * is enabled in the h/w system.
152*4882a593Smuzhiyun  */
153*4882a593Smuzhiyun #define XILINX_DMA_DMASR_ERR_RECOVER_MASK	\
154*4882a593Smuzhiyun 		(XILINX_DMA_DMASR_SOF_LATE_ERR | \
155*4882a593Smuzhiyun 		 XILINX_DMA_DMASR_EOF_EARLY_ERR | \
156*4882a593Smuzhiyun 		 XILINX_DMA_DMASR_SOF_EARLY_ERR | \
157*4882a593Smuzhiyun 		 XILINX_DMA_DMASR_DMA_INT_ERR)
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /* Axi VDMA Flush on Fsync bits */
160*4882a593Smuzhiyun #define XILINX_DMA_FLUSH_S2MM		3
161*4882a593Smuzhiyun #define XILINX_DMA_FLUSH_MM2S		2
162*4882a593Smuzhiyun #define XILINX_DMA_FLUSH_BOTH		1
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* Delay loop counter to prevent hardware failure */
165*4882a593Smuzhiyun #define XILINX_DMA_LOOP_COUNT		1000000
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* AXI DMA Specific Registers/Offsets */
168*4882a593Smuzhiyun #define XILINX_DMA_REG_SRCDSTADDR	0x18
169*4882a593Smuzhiyun #define XILINX_DMA_REG_BTT		0x28
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* AXI DMA Specific Masks/Bit fields */
172*4882a593Smuzhiyun #define XILINX_DMA_MAX_TRANS_LEN_MIN	8
173*4882a593Smuzhiyun #define XILINX_DMA_MAX_TRANS_LEN_MAX	23
174*4882a593Smuzhiyun #define XILINX_DMA_V2_MAX_TRANS_LEN_MAX	26
175*4882a593Smuzhiyun #define XILINX_DMA_CR_COALESCE_MAX	GENMASK(23, 16)
176*4882a593Smuzhiyun #define XILINX_DMA_CR_CYCLIC_BD_EN_MASK	BIT(4)
177*4882a593Smuzhiyun #define XILINX_DMA_CR_COALESCE_SHIFT	16
178*4882a593Smuzhiyun #define XILINX_DMA_BD_SOP		BIT(27)
179*4882a593Smuzhiyun #define XILINX_DMA_BD_EOP		BIT(26)
180*4882a593Smuzhiyun #define XILINX_DMA_COALESCE_MAX		255
181*4882a593Smuzhiyun #define XILINX_DMA_NUM_DESCS		255
182*4882a593Smuzhiyun #define XILINX_DMA_NUM_APP_WORDS	5
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /* AXI CDMA Specific Registers/Offsets */
185*4882a593Smuzhiyun #define XILINX_CDMA_REG_SRCADDR		0x18
186*4882a593Smuzhiyun #define XILINX_CDMA_REG_DSTADDR		0x20
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /* AXI CDMA Specific Masks */
189*4882a593Smuzhiyun #define XILINX_CDMA_CR_SGMODE          BIT(3)
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define xilinx_prep_dma_addr_t(addr)	\
192*4882a593Smuzhiyun 	((dma_addr_t)((u64)addr##_##msb << 32 | (addr)))
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /* AXI MCDMA Specific Registers/Offsets */
195*4882a593Smuzhiyun #define XILINX_MCDMA_MM2S_CTRL_OFFSET		0x0000
196*4882a593Smuzhiyun #define XILINX_MCDMA_S2MM_CTRL_OFFSET		0x0500
197*4882a593Smuzhiyun #define XILINX_MCDMA_CHEN_OFFSET		0x0008
198*4882a593Smuzhiyun #define XILINX_MCDMA_CH_ERR_OFFSET		0x0010
199*4882a593Smuzhiyun #define XILINX_MCDMA_RXINT_SER_OFFSET		0x0020
200*4882a593Smuzhiyun #define XILINX_MCDMA_TXINT_SER_OFFSET		0x0028
201*4882a593Smuzhiyun #define XILINX_MCDMA_CHAN_CR_OFFSET(x)		(0x40 + (x) * 0x40)
202*4882a593Smuzhiyun #define XILINX_MCDMA_CHAN_SR_OFFSET(x)		(0x44 + (x) * 0x40)
203*4882a593Smuzhiyun #define XILINX_MCDMA_CHAN_CDESC_OFFSET(x)	(0x48 + (x) * 0x40)
204*4882a593Smuzhiyun #define XILINX_MCDMA_CHAN_TDESC_OFFSET(x)	(0x50 + (x) * 0x40)
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* AXI MCDMA Specific Masks/Shifts */
207*4882a593Smuzhiyun #define XILINX_MCDMA_COALESCE_SHIFT		16
208*4882a593Smuzhiyun #define XILINX_MCDMA_COALESCE_MAX		24
209*4882a593Smuzhiyun #define XILINX_MCDMA_IRQ_ALL_MASK		GENMASK(7, 5)
210*4882a593Smuzhiyun #define XILINX_MCDMA_COALESCE_MASK		GENMASK(23, 16)
211*4882a593Smuzhiyun #define XILINX_MCDMA_CR_RUNSTOP_MASK		BIT(0)
212*4882a593Smuzhiyun #define XILINX_MCDMA_IRQ_IOC_MASK		BIT(5)
213*4882a593Smuzhiyun #define XILINX_MCDMA_IRQ_DELAY_MASK		BIT(6)
214*4882a593Smuzhiyun #define XILINX_MCDMA_IRQ_ERR_MASK		BIT(7)
215*4882a593Smuzhiyun #define XILINX_MCDMA_BD_EOP			BIT(30)
216*4882a593Smuzhiyun #define XILINX_MCDMA_BD_SOP			BIT(31)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /**
219*4882a593Smuzhiyun  * struct xilinx_vdma_desc_hw - Hardware Descriptor
220*4882a593Smuzhiyun  * @next_desc: Next Descriptor Pointer @0x00
221*4882a593Smuzhiyun  * @pad1: Reserved @0x04
222*4882a593Smuzhiyun  * @buf_addr: Buffer address @0x08
223*4882a593Smuzhiyun  * @buf_addr_msb: MSB of Buffer address @0x0C
224*4882a593Smuzhiyun  * @vsize: Vertical Size @0x10
225*4882a593Smuzhiyun  * @hsize: Horizontal Size @0x14
226*4882a593Smuzhiyun  * @stride: Number of bytes between the first
227*4882a593Smuzhiyun  *	    pixels of each horizontal line @0x18
228*4882a593Smuzhiyun  */
229*4882a593Smuzhiyun struct xilinx_vdma_desc_hw {
230*4882a593Smuzhiyun 	u32 next_desc;
231*4882a593Smuzhiyun 	u32 pad1;
232*4882a593Smuzhiyun 	u32 buf_addr;
233*4882a593Smuzhiyun 	u32 buf_addr_msb;
234*4882a593Smuzhiyun 	u32 vsize;
235*4882a593Smuzhiyun 	u32 hsize;
236*4882a593Smuzhiyun 	u32 stride;
237*4882a593Smuzhiyun } __aligned(64);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /**
240*4882a593Smuzhiyun  * struct xilinx_axidma_desc_hw - Hardware Descriptor for AXI DMA
241*4882a593Smuzhiyun  * @next_desc: Next Descriptor Pointer @0x00
242*4882a593Smuzhiyun  * @next_desc_msb: MSB of Next Descriptor Pointer @0x04
243*4882a593Smuzhiyun  * @buf_addr: Buffer address @0x08
244*4882a593Smuzhiyun  * @buf_addr_msb: MSB of Buffer address @0x0C
245*4882a593Smuzhiyun  * @reserved1: Reserved @0x10
246*4882a593Smuzhiyun  * @reserved2: Reserved @0x14
247*4882a593Smuzhiyun  * @control: Control field @0x18
248*4882a593Smuzhiyun  * @status: Status field @0x1C
249*4882a593Smuzhiyun  * @app: APP Fields @0x20 - 0x30
250*4882a593Smuzhiyun  */
251*4882a593Smuzhiyun struct xilinx_axidma_desc_hw {
252*4882a593Smuzhiyun 	u32 next_desc;
253*4882a593Smuzhiyun 	u32 next_desc_msb;
254*4882a593Smuzhiyun 	u32 buf_addr;
255*4882a593Smuzhiyun 	u32 buf_addr_msb;
256*4882a593Smuzhiyun 	u32 reserved1;
257*4882a593Smuzhiyun 	u32 reserved2;
258*4882a593Smuzhiyun 	u32 control;
259*4882a593Smuzhiyun 	u32 status;
260*4882a593Smuzhiyun 	u32 app[XILINX_DMA_NUM_APP_WORDS];
261*4882a593Smuzhiyun } __aligned(64);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /**
264*4882a593Smuzhiyun  * struct xilinx_aximcdma_desc_hw - Hardware Descriptor for AXI MCDMA
265*4882a593Smuzhiyun  * @next_desc: Next Descriptor Pointer @0x00
266*4882a593Smuzhiyun  * @next_desc_msb: MSB of Next Descriptor Pointer @0x04
267*4882a593Smuzhiyun  * @buf_addr: Buffer address @0x08
268*4882a593Smuzhiyun  * @buf_addr_msb: MSB of Buffer address @0x0C
269*4882a593Smuzhiyun  * @rsvd: Reserved field @0x10
270*4882a593Smuzhiyun  * @control: Control Information field @0x14
271*4882a593Smuzhiyun  * @status: Status field @0x18
272*4882a593Smuzhiyun  * @sideband_status: Status of sideband signals @0x1C
273*4882a593Smuzhiyun  * @app: APP Fields @0x20 - 0x30
274*4882a593Smuzhiyun  */
275*4882a593Smuzhiyun struct xilinx_aximcdma_desc_hw {
276*4882a593Smuzhiyun 	u32 next_desc;
277*4882a593Smuzhiyun 	u32 next_desc_msb;
278*4882a593Smuzhiyun 	u32 buf_addr;
279*4882a593Smuzhiyun 	u32 buf_addr_msb;
280*4882a593Smuzhiyun 	u32 rsvd;
281*4882a593Smuzhiyun 	u32 control;
282*4882a593Smuzhiyun 	u32 status;
283*4882a593Smuzhiyun 	u32 sideband_status;
284*4882a593Smuzhiyun 	u32 app[XILINX_DMA_NUM_APP_WORDS];
285*4882a593Smuzhiyun } __aligned(64);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /**
288*4882a593Smuzhiyun  * struct xilinx_cdma_desc_hw - Hardware Descriptor
289*4882a593Smuzhiyun  * @next_desc: Next Descriptor Pointer @0x00
290*4882a593Smuzhiyun  * @next_desc_msb: Next Descriptor Pointer MSB @0x04
291*4882a593Smuzhiyun  * @src_addr: Source address @0x08
292*4882a593Smuzhiyun  * @src_addr_msb: Source address MSB @0x0C
293*4882a593Smuzhiyun  * @dest_addr: Destination address @0x10
294*4882a593Smuzhiyun  * @dest_addr_msb: Destination address MSB @0x14
295*4882a593Smuzhiyun  * @control: Control field @0x18
296*4882a593Smuzhiyun  * @status: Status field @0x1C
297*4882a593Smuzhiyun  */
298*4882a593Smuzhiyun struct xilinx_cdma_desc_hw {
299*4882a593Smuzhiyun 	u32 next_desc;
300*4882a593Smuzhiyun 	u32 next_desc_msb;
301*4882a593Smuzhiyun 	u32 src_addr;
302*4882a593Smuzhiyun 	u32 src_addr_msb;
303*4882a593Smuzhiyun 	u32 dest_addr;
304*4882a593Smuzhiyun 	u32 dest_addr_msb;
305*4882a593Smuzhiyun 	u32 control;
306*4882a593Smuzhiyun 	u32 status;
307*4882a593Smuzhiyun } __aligned(64);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /**
310*4882a593Smuzhiyun  * struct xilinx_vdma_tx_segment - Descriptor segment
311*4882a593Smuzhiyun  * @hw: Hardware descriptor
312*4882a593Smuzhiyun  * @node: Node in the descriptor segments list
313*4882a593Smuzhiyun  * @phys: Physical address of segment
314*4882a593Smuzhiyun  */
315*4882a593Smuzhiyun struct xilinx_vdma_tx_segment {
316*4882a593Smuzhiyun 	struct xilinx_vdma_desc_hw hw;
317*4882a593Smuzhiyun 	struct list_head node;
318*4882a593Smuzhiyun 	dma_addr_t phys;
319*4882a593Smuzhiyun } __aligned(64);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun /**
322*4882a593Smuzhiyun  * struct xilinx_axidma_tx_segment - Descriptor segment
323*4882a593Smuzhiyun  * @hw: Hardware descriptor
324*4882a593Smuzhiyun  * @node: Node in the descriptor segments list
325*4882a593Smuzhiyun  * @phys: Physical address of segment
326*4882a593Smuzhiyun  */
327*4882a593Smuzhiyun struct xilinx_axidma_tx_segment {
328*4882a593Smuzhiyun 	struct xilinx_axidma_desc_hw hw;
329*4882a593Smuzhiyun 	struct list_head node;
330*4882a593Smuzhiyun 	dma_addr_t phys;
331*4882a593Smuzhiyun } __aligned(64);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /**
334*4882a593Smuzhiyun  * struct xilinx_aximcdma_tx_segment - Descriptor segment
335*4882a593Smuzhiyun  * @hw: Hardware descriptor
336*4882a593Smuzhiyun  * @node: Node in the descriptor segments list
337*4882a593Smuzhiyun  * @phys: Physical address of segment
338*4882a593Smuzhiyun  */
339*4882a593Smuzhiyun struct xilinx_aximcdma_tx_segment {
340*4882a593Smuzhiyun 	struct xilinx_aximcdma_desc_hw hw;
341*4882a593Smuzhiyun 	struct list_head node;
342*4882a593Smuzhiyun 	dma_addr_t phys;
343*4882a593Smuzhiyun } __aligned(64);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun /**
346*4882a593Smuzhiyun  * struct xilinx_cdma_tx_segment - Descriptor segment
347*4882a593Smuzhiyun  * @hw: Hardware descriptor
348*4882a593Smuzhiyun  * @node: Node in the descriptor segments list
349*4882a593Smuzhiyun  * @phys: Physical address of segment
350*4882a593Smuzhiyun  */
351*4882a593Smuzhiyun struct xilinx_cdma_tx_segment {
352*4882a593Smuzhiyun 	struct xilinx_cdma_desc_hw hw;
353*4882a593Smuzhiyun 	struct list_head node;
354*4882a593Smuzhiyun 	dma_addr_t phys;
355*4882a593Smuzhiyun } __aligned(64);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun /**
358*4882a593Smuzhiyun  * struct xilinx_dma_tx_descriptor - Per Transaction structure
359*4882a593Smuzhiyun  * @async_tx: Async transaction descriptor
360*4882a593Smuzhiyun  * @segments: TX segments list
361*4882a593Smuzhiyun  * @node: Node in the channel descriptors list
362*4882a593Smuzhiyun  * @cyclic: Check for cyclic transfers.
363*4882a593Smuzhiyun  * @err: Whether the descriptor has an error.
364*4882a593Smuzhiyun  * @residue: Residue of the completed descriptor
365*4882a593Smuzhiyun  */
366*4882a593Smuzhiyun struct xilinx_dma_tx_descriptor {
367*4882a593Smuzhiyun 	struct dma_async_tx_descriptor async_tx;
368*4882a593Smuzhiyun 	struct list_head segments;
369*4882a593Smuzhiyun 	struct list_head node;
370*4882a593Smuzhiyun 	bool cyclic;
371*4882a593Smuzhiyun 	bool err;
372*4882a593Smuzhiyun 	u32 residue;
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun /**
376*4882a593Smuzhiyun  * struct xilinx_dma_chan - Driver specific DMA channel structure
377*4882a593Smuzhiyun  * @xdev: Driver specific device structure
378*4882a593Smuzhiyun  * @ctrl_offset: Control registers offset
379*4882a593Smuzhiyun  * @desc_offset: TX descriptor registers offset
380*4882a593Smuzhiyun  * @lock: Descriptor operation lock
381*4882a593Smuzhiyun  * @pending_list: Descriptors waiting
382*4882a593Smuzhiyun  * @active_list: Descriptors ready to submit
383*4882a593Smuzhiyun  * @done_list: Complete descriptors
384*4882a593Smuzhiyun  * @free_seg_list: Free descriptors
385*4882a593Smuzhiyun  * @common: DMA common channel
386*4882a593Smuzhiyun  * @desc_pool: Descriptors pool
387*4882a593Smuzhiyun  * @dev: The dma device
388*4882a593Smuzhiyun  * @irq: Channel IRQ
389*4882a593Smuzhiyun  * @id: Channel ID
390*4882a593Smuzhiyun  * @direction: Transfer direction
391*4882a593Smuzhiyun  * @num_frms: Number of frames
392*4882a593Smuzhiyun  * @has_sg: Support scatter transfers
393*4882a593Smuzhiyun  * @cyclic: Check for cyclic transfers.
394*4882a593Smuzhiyun  * @genlock: Support genlock mode
395*4882a593Smuzhiyun  * @err: Channel has errors
396*4882a593Smuzhiyun  * @idle: Check for channel idle
397*4882a593Smuzhiyun  * @terminating: Check for channel being synchronized by user
398*4882a593Smuzhiyun  * @tasklet: Cleanup work after irq
399*4882a593Smuzhiyun  * @config: Device configuration info
400*4882a593Smuzhiyun  * @flush_on_fsync: Flush on Frame sync
401*4882a593Smuzhiyun  * @desc_pendingcount: Descriptor pending count
402*4882a593Smuzhiyun  * @ext_addr: Indicates 64 bit addressing is supported by dma channel
403*4882a593Smuzhiyun  * @desc_submitcount: Descriptor h/w submitted count
404*4882a593Smuzhiyun  * @seg_v: Statically allocated segments base
405*4882a593Smuzhiyun  * @seg_mv: Statically allocated segments base for MCDMA
406*4882a593Smuzhiyun  * @seg_p: Physical allocated segments base
407*4882a593Smuzhiyun  * @cyclic_seg_v: Statically allocated segment base for cyclic transfers
408*4882a593Smuzhiyun  * @cyclic_seg_p: Physical allocated segments base for cyclic dma
409*4882a593Smuzhiyun  * @start_transfer: Differentiate b/w DMA IP's transfer
410*4882a593Smuzhiyun  * @stop_transfer: Differentiate b/w DMA IP's quiesce
411*4882a593Smuzhiyun  * @tdest: TDEST value for mcdma
412*4882a593Smuzhiyun  * @has_vflip: S2MM vertical flip
413*4882a593Smuzhiyun  */
414*4882a593Smuzhiyun struct xilinx_dma_chan {
415*4882a593Smuzhiyun 	struct xilinx_dma_device *xdev;
416*4882a593Smuzhiyun 	u32 ctrl_offset;
417*4882a593Smuzhiyun 	u32 desc_offset;
418*4882a593Smuzhiyun 	spinlock_t lock;
419*4882a593Smuzhiyun 	struct list_head pending_list;
420*4882a593Smuzhiyun 	struct list_head active_list;
421*4882a593Smuzhiyun 	struct list_head done_list;
422*4882a593Smuzhiyun 	struct list_head free_seg_list;
423*4882a593Smuzhiyun 	struct dma_chan common;
424*4882a593Smuzhiyun 	struct dma_pool *desc_pool;
425*4882a593Smuzhiyun 	struct device *dev;
426*4882a593Smuzhiyun 	int irq;
427*4882a593Smuzhiyun 	int id;
428*4882a593Smuzhiyun 	enum dma_transfer_direction direction;
429*4882a593Smuzhiyun 	int num_frms;
430*4882a593Smuzhiyun 	bool has_sg;
431*4882a593Smuzhiyun 	bool cyclic;
432*4882a593Smuzhiyun 	bool genlock;
433*4882a593Smuzhiyun 	bool err;
434*4882a593Smuzhiyun 	bool idle;
435*4882a593Smuzhiyun 	bool terminating;
436*4882a593Smuzhiyun 	struct tasklet_struct tasklet;
437*4882a593Smuzhiyun 	struct xilinx_vdma_config config;
438*4882a593Smuzhiyun 	bool flush_on_fsync;
439*4882a593Smuzhiyun 	u32 desc_pendingcount;
440*4882a593Smuzhiyun 	bool ext_addr;
441*4882a593Smuzhiyun 	u32 desc_submitcount;
442*4882a593Smuzhiyun 	struct xilinx_axidma_tx_segment *seg_v;
443*4882a593Smuzhiyun 	struct xilinx_aximcdma_tx_segment *seg_mv;
444*4882a593Smuzhiyun 	dma_addr_t seg_p;
445*4882a593Smuzhiyun 	struct xilinx_axidma_tx_segment *cyclic_seg_v;
446*4882a593Smuzhiyun 	dma_addr_t cyclic_seg_p;
447*4882a593Smuzhiyun 	void (*start_transfer)(struct xilinx_dma_chan *chan);
448*4882a593Smuzhiyun 	int (*stop_transfer)(struct xilinx_dma_chan *chan);
449*4882a593Smuzhiyun 	u16 tdest;
450*4882a593Smuzhiyun 	bool has_vflip;
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /**
454*4882a593Smuzhiyun  * enum xdma_ip_type - DMA IP type.
455*4882a593Smuzhiyun  *
456*4882a593Smuzhiyun  * @XDMA_TYPE_AXIDMA: Axi dma ip.
457*4882a593Smuzhiyun  * @XDMA_TYPE_CDMA: Axi cdma ip.
458*4882a593Smuzhiyun  * @XDMA_TYPE_VDMA: Axi vdma ip.
459*4882a593Smuzhiyun  * @XDMA_TYPE_AXIMCDMA: Axi MCDMA ip.
460*4882a593Smuzhiyun  *
461*4882a593Smuzhiyun  */
462*4882a593Smuzhiyun enum xdma_ip_type {
463*4882a593Smuzhiyun 	XDMA_TYPE_AXIDMA = 0,
464*4882a593Smuzhiyun 	XDMA_TYPE_CDMA,
465*4882a593Smuzhiyun 	XDMA_TYPE_VDMA,
466*4882a593Smuzhiyun 	XDMA_TYPE_AXIMCDMA
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun struct xilinx_dma_config {
470*4882a593Smuzhiyun 	enum xdma_ip_type dmatype;
471*4882a593Smuzhiyun 	int (*clk_init)(struct platform_device *pdev, struct clk **axi_clk,
472*4882a593Smuzhiyun 			struct clk **tx_clk, struct clk **txs_clk,
473*4882a593Smuzhiyun 			struct clk **rx_clk, struct clk **rxs_clk);
474*4882a593Smuzhiyun 	irqreturn_t (*irq_handler)(int irq, void *data);
475*4882a593Smuzhiyun 	const int max_channels;
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun /**
479*4882a593Smuzhiyun  * struct xilinx_dma_device - DMA device structure
480*4882a593Smuzhiyun  * @regs: I/O mapped base address
481*4882a593Smuzhiyun  * @dev: Device Structure
482*4882a593Smuzhiyun  * @common: DMA device structure
483*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
484*4882a593Smuzhiyun  * @flush_on_fsync: Flush on frame sync
485*4882a593Smuzhiyun  * @ext_addr: Indicates 64 bit addressing is supported by dma device
486*4882a593Smuzhiyun  * @pdev: Platform device structure pointer
487*4882a593Smuzhiyun  * @dma_config: DMA config structure
488*4882a593Smuzhiyun  * @axi_clk: DMA Axi4-lite interace clock
489*4882a593Smuzhiyun  * @tx_clk: DMA mm2s clock
490*4882a593Smuzhiyun  * @txs_clk: DMA mm2s stream clock
491*4882a593Smuzhiyun  * @rx_clk: DMA s2mm clock
492*4882a593Smuzhiyun  * @rxs_clk: DMA s2mm stream clock
493*4882a593Smuzhiyun  * @s2mm_chan_id: DMA s2mm channel identifier
494*4882a593Smuzhiyun  * @mm2s_chan_id: DMA mm2s channel identifier
495*4882a593Smuzhiyun  * @max_buffer_len: Max buffer length
496*4882a593Smuzhiyun  */
497*4882a593Smuzhiyun struct xilinx_dma_device {
498*4882a593Smuzhiyun 	void __iomem *regs;
499*4882a593Smuzhiyun 	struct device *dev;
500*4882a593Smuzhiyun 	struct dma_device common;
501*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan[XILINX_MCDMA_MAX_CHANS_PER_DEVICE];
502*4882a593Smuzhiyun 	u32 flush_on_fsync;
503*4882a593Smuzhiyun 	bool ext_addr;
504*4882a593Smuzhiyun 	struct platform_device  *pdev;
505*4882a593Smuzhiyun 	const struct xilinx_dma_config *dma_config;
506*4882a593Smuzhiyun 	struct clk *axi_clk;
507*4882a593Smuzhiyun 	struct clk *tx_clk;
508*4882a593Smuzhiyun 	struct clk *txs_clk;
509*4882a593Smuzhiyun 	struct clk *rx_clk;
510*4882a593Smuzhiyun 	struct clk *rxs_clk;
511*4882a593Smuzhiyun 	u32 s2mm_chan_id;
512*4882a593Smuzhiyun 	u32 mm2s_chan_id;
513*4882a593Smuzhiyun 	u32 max_buffer_len;
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun /* Macros */
517*4882a593Smuzhiyun #define to_xilinx_chan(chan) \
518*4882a593Smuzhiyun 	container_of(chan, struct xilinx_dma_chan, common)
519*4882a593Smuzhiyun #define to_dma_tx_descriptor(tx) \
520*4882a593Smuzhiyun 	container_of(tx, struct xilinx_dma_tx_descriptor, async_tx)
521*4882a593Smuzhiyun #define xilinx_dma_poll_timeout(chan, reg, val, cond, delay_us, timeout_us) \
522*4882a593Smuzhiyun 	readl_poll_timeout_atomic(chan->xdev->regs + chan->ctrl_offset + reg, \
523*4882a593Smuzhiyun 				  val, cond, delay_us, timeout_us)
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun /* IO accessors */
dma_read(struct xilinx_dma_chan * chan,u32 reg)526*4882a593Smuzhiyun static inline u32 dma_read(struct xilinx_dma_chan *chan, u32 reg)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	return ioread32(chan->xdev->regs + reg);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
dma_write(struct xilinx_dma_chan * chan,u32 reg,u32 value)531*4882a593Smuzhiyun static inline void dma_write(struct xilinx_dma_chan *chan, u32 reg, u32 value)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	iowrite32(value, chan->xdev->regs + reg);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
vdma_desc_write(struct xilinx_dma_chan * chan,u32 reg,u32 value)536*4882a593Smuzhiyun static inline void vdma_desc_write(struct xilinx_dma_chan *chan, u32 reg,
537*4882a593Smuzhiyun 				   u32 value)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	dma_write(chan, chan->desc_offset + reg, value);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
dma_ctrl_read(struct xilinx_dma_chan * chan,u32 reg)542*4882a593Smuzhiyun static inline u32 dma_ctrl_read(struct xilinx_dma_chan *chan, u32 reg)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	return dma_read(chan, chan->ctrl_offset + reg);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
dma_ctrl_write(struct xilinx_dma_chan * chan,u32 reg,u32 value)547*4882a593Smuzhiyun static inline void dma_ctrl_write(struct xilinx_dma_chan *chan, u32 reg,
548*4882a593Smuzhiyun 				   u32 value)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	dma_write(chan, chan->ctrl_offset + reg, value);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
dma_ctrl_clr(struct xilinx_dma_chan * chan,u32 reg,u32 clr)553*4882a593Smuzhiyun static inline void dma_ctrl_clr(struct xilinx_dma_chan *chan, u32 reg,
554*4882a593Smuzhiyun 				 u32 clr)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	dma_ctrl_write(chan, reg, dma_ctrl_read(chan, reg) & ~clr);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
dma_ctrl_set(struct xilinx_dma_chan * chan,u32 reg,u32 set)559*4882a593Smuzhiyun static inline void dma_ctrl_set(struct xilinx_dma_chan *chan, u32 reg,
560*4882a593Smuzhiyun 				 u32 set)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	dma_ctrl_write(chan, reg, dma_ctrl_read(chan, reg) | set);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun /**
566*4882a593Smuzhiyun  * vdma_desc_write_64 - 64-bit descriptor write
567*4882a593Smuzhiyun  * @chan: Driver specific VDMA channel
568*4882a593Smuzhiyun  * @reg: Register to write
569*4882a593Smuzhiyun  * @value_lsb: lower address of the descriptor.
570*4882a593Smuzhiyun  * @value_msb: upper address of the descriptor.
571*4882a593Smuzhiyun  *
572*4882a593Smuzhiyun  * Since vdma driver is trying to write to a register offset which is not a
573*4882a593Smuzhiyun  * multiple of 64 bits(ex : 0x5c), we are writing as two separate 32 bits
574*4882a593Smuzhiyun  * instead of a single 64 bit register write.
575*4882a593Smuzhiyun  */
vdma_desc_write_64(struct xilinx_dma_chan * chan,u32 reg,u32 value_lsb,u32 value_msb)576*4882a593Smuzhiyun static inline void vdma_desc_write_64(struct xilinx_dma_chan *chan, u32 reg,
577*4882a593Smuzhiyun 				      u32 value_lsb, u32 value_msb)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	/* Write the lsb 32 bits*/
580*4882a593Smuzhiyun 	writel(value_lsb, chan->xdev->regs + chan->desc_offset + reg);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/* Write the msb 32 bits */
583*4882a593Smuzhiyun 	writel(value_msb, chan->xdev->regs + chan->desc_offset + reg + 4);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun 
dma_writeq(struct xilinx_dma_chan * chan,u32 reg,u64 value)586*4882a593Smuzhiyun static inline void dma_writeq(struct xilinx_dma_chan *chan, u32 reg, u64 value)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	lo_hi_writeq(value, chan->xdev->regs + chan->ctrl_offset + reg);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun 
xilinx_write(struct xilinx_dma_chan * chan,u32 reg,dma_addr_t addr)591*4882a593Smuzhiyun static inline void xilinx_write(struct xilinx_dma_chan *chan, u32 reg,
592*4882a593Smuzhiyun 				dma_addr_t addr)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun 	if (chan->ext_addr)
595*4882a593Smuzhiyun 		dma_writeq(chan, reg, addr);
596*4882a593Smuzhiyun 	else
597*4882a593Smuzhiyun 		dma_ctrl_write(chan, reg, addr);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
xilinx_axidma_buf(struct xilinx_dma_chan * chan,struct xilinx_axidma_desc_hw * hw,dma_addr_t buf_addr,size_t sg_used,size_t period_len)600*4882a593Smuzhiyun static inline void xilinx_axidma_buf(struct xilinx_dma_chan *chan,
601*4882a593Smuzhiyun 				     struct xilinx_axidma_desc_hw *hw,
602*4882a593Smuzhiyun 				     dma_addr_t buf_addr, size_t sg_used,
603*4882a593Smuzhiyun 				     size_t period_len)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	if (chan->ext_addr) {
606*4882a593Smuzhiyun 		hw->buf_addr = lower_32_bits(buf_addr + sg_used + period_len);
607*4882a593Smuzhiyun 		hw->buf_addr_msb = upper_32_bits(buf_addr + sg_used +
608*4882a593Smuzhiyun 						 period_len);
609*4882a593Smuzhiyun 	} else {
610*4882a593Smuzhiyun 		hw->buf_addr = buf_addr + sg_used + period_len;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
xilinx_aximcdma_buf(struct xilinx_dma_chan * chan,struct xilinx_aximcdma_desc_hw * hw,dma_addr_t buf_addr,size_t sg_used)614*4882a593Smuzhiyun static inline void xilinx_aximcdma_buf(struct xilinx_dma_chan *chan,
615*4882a593Smuzhiyun 				       struct xilinx_aximcdma_desc_hw *hw,
616*4882a593Smuzhiyun 				       dma_addr_t buf_addr, size_t sg_used)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun 	if (chan->ext_addr) {
619*4882a593Smuzhiyun 		hw->buf_addr = lower_32_bits(buf_addr + sg_used);
620*4882a593Smuzhiyun 		hw->buf_addr_msb = upper_32_bits(buf_addr + sg_used);
621*4882a593Smuzhiyun 	} else {
622*4882a593Smuzhiyun 		hw->buf_addr = buf_addr + sg_used;
623*4882a593Smuzhiyun 	}
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
627*4882a593Smuzhiyun  * Descriptors and segments alloc and free
628*4882a593Smuzhiyun  */
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun /**
631*4882a593Smuzhiyun  * xilinx_vdma_alloc_tx_segment - Allocate transaction segment
632*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
633*4882a593Smuzhiyun  *
634*4882a593Smuzhiyun  * Return: The allocated segment on success and NULL on failure.
635*4882a593Smuzhiyun  */
636*4882a593Smuzhiyun static struct xilinx_vdma_tx_segment *
xilinx_vdma_alloc_tx_segment(struct xilinx_dma_chan * chan)637*4882a593Smuzhiyun xilinx_vdma_alloc_tx_segment(struct xilinx_dma_chan *chan)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	struct xilinx_vdma_tx_segment *segment;
640*4882a593Smuzhiyun 	dma_addr_t phys;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	segment = dma_pool_zalloc(chan->desc_pool, GFP_ATOMIC, &phys);
643*4882a593Smuzhiyun 	if (!segment)
644*4882a593Smuzhiyun 		return NULL;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	segment->phys = phys;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	return segment;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun /**
652*4882a593Smuzhiyun  * xilinx_cdma_alloc_tx_segment - Allocate transaction segment
653*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
654*4882a593Smuzhiyun  *
655*4882a593Smuzhiyun  * Return: The allocated segment on success and NULL on failure.
656*4882a593Smuzhiyun  */
657*4882a593Smuzhiyun static struct xilinx_cdma_tx_segment *
xilinx_cdma_alloc_tx_segment(struct xilinx_dma_chan * chan)658*4882a593Smuzhiyun xilinx_cdma_alloc_tx_segment(struct xilinx_dma_chan *chan)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	struct xilinx_cdma_tx_segment *segment;
661*4882a593Smuzhiyun 	dma_addr_t phys;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	segment = dma_pool_zalloc(chan->desc_pool, GFP_ATOMIC, &phys);
664*4882a593Smuzhiyun 	if (!segment)
665*4882a593Smuzhiyun 		return NULL;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	segment->phys = phys;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	return segment;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun /**
673*4882a593Smuzhiyun  * xilinx_axidma_alloc_tx_segment - Allocate transaction segment
674*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
675*4882a593Smuzhiyun  *
676*4882a593Smuzhiyun  * Return: The allocated segment on success and NULL on failure.
677*4882a593Smuzhiyun  */
678*4882a593Smuzhiyun static struct xilinx_axidma_tx_segment *
xilinx_axidma_alloc_tx_segment(struct xilinx_dma_chan * chan)679*4882a593Smuzhiyun xilinx_axidma_alloc_tx_segment(struct xilinx_dma_chan *chan)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	struct xilinx_axidma_tx_segment *segment = NULL;
682*4882a593Smuzhiyun 	unsigned long flags;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
685*4882a593Smuzhiyun 	if (!list_empty(&chan->free_seg_list)) {
686*4882a593Smuzhiyun 		segment = list_first_entry(&chan->free_seg_list,
687*4882a593Smuzhiyun 					   struct xilinx_axidma_tx_segment,
688*4882a593Smuzhiyun 					   node);
689*4882a593Smuzhiyun 		list_del(&segment->node);
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	if (!segment)
694*4882a593Smuzhiyun 		dev_dbg(chan->dev, "Could not find free tx segment\n");
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	return segment;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun /**
700*4882a593Smuzhiyun  * xilinx_aximcdma_alloc_tx_segment - Allocate transaction segment
701*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
702*4882a593Smuzhiyun  *
703*4882a593Smuzhiyun  * Return: The allocated segment on success and NULL on failure.
704*4882a593Smuzhiyun  */
705*4882a593Smuzhiyun static struct xilinx_aximcdma_tx_segment *
xilinx_aximcdma_alloc_tx_segment(struct xilinx_dma_chan * chan)706*4882a593Smuzhiyun xilinx_aximcdma_alloc_tx_segment(struct xilinx_dma_chan *chan)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	struct xilinx_aximcdma_tx_segment *segment = NULL;
709*4882a593Smuzhiyun 	unsigned long flags;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
712*4882a593Smuzhiyun 	if (!list_empty(&chan->free_seg_list)) {
713*4882a593Smuzhiyun 		segment = list_first_entry(&chan->free_seg_list,
714*4882a593Smuzhiyun 					   struct xilinx_aximcdma_tx_segment,
715*4882a593Smuzhiyun 					   node);
716*4882a593Smuzhiyun 		list_del(&segment->node);
717*4882a593Smuzhiyun 	}
718*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	return segment;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
xilinx_dma_clean_hw_desc(struct xilinx_axidma_desc_hw * hw)723*4882a593Smuzhiyun static void xilinx_dma_clean_hw_desc(struct xilinx_axidma_desc_hw *hw)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	u32 next_desc = hw->next_desc;
726*4882a593Smuzhiyun 	u32 next_desc_msb = hw->next_desc_msb;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	memset(hw, 0, sizeof(struct xilinx_axidma_desc_hw));
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	hw->next_desc = next_desc;
731*4882a593Smuzhiyun 	hw->next_desc_msb = next_desc_msb;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
xilinx_mcdma_clean_hw_desc(struct xilinx_aximcdma_desc_hw * hw)734*4882a593Smuzhiyun static void xilinx_mcdma_clean_hw_desc(struct xilinx_aximcdma_desc_hw *hw)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	u32 next_desc = hw->next_desc;
737*4882a593Smuzhiyun 	u32 next_desc_msb = hw->next_desc_msb;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	memset(hw, 0, sizeof(struct xilinx_aximcdma_desc_hw));
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	hw->next_desc = next_desc;
742*4882a593Smuzhiyun 	hw->next_desc_msb = next_desc_msb;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun /**
746*4882a593Smuzhiyun  * xilinx_dma_free_tx_segment - Free transaction segment
747*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
748*4882a593Smuzhiyun  * @segment: DMA transaction segment
749*4882a593Smuzhiyun  */
xilinx_dma_free_tx_segment(struct xilinx_dma_chan * chan,struct xilinx_axidma_tx_segment * segment)750*4882a593Smuzhiyun static void xilinx_dma_free_tx_segment(struct xilinx_dma_chan *chan,
751*4882a593Smuzhiyun 				struct xilinx_axidma_tx_segment *segment)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	xilinx_dma_clean_hw_desc(&segment->hw);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	list_add_tail(&segment->node, &chan->free_seg_list);
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun /**
759*4882a593Smuzhiyun  * xilinx_mcdma_free_tx_segment - Free transaction segment
760*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
761*4882a593Smuzhiyun  * @segment: DMA transaction segment
762*4882a593Smuzhiyun  */
xilinx_mcdma_free_tx_segment(struct xilinx_dma_chan * chan,struct xilinx_aximcdma_tx_segment * segment)763*4882a593Smuzhiyun static void xilinx_mcdma_free_tx_segment(struct xilinx_dma_chan *chan,
764*4882a593Smuzhiyun 					 struct xilinx_aximcdma_tx_segment *
765*4882a593Smuzhiyun 					 segment)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	xilinx_mcdma_clean_hw_desc(&segment->hw);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	list_add_tail(&segment->node, &chan->free_seg_list);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun /**
773*4882a593Smuzhiyun  * xilinx_cdma_free_tx_segment - Free transaction segment
774*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
775*4882a593Smuzhiyun  * @segment: DMA transaction segment
776*4882a593Smuzhiyun  */
xilinx_cdma_free_tx_segment(struct xilinx_dma_chan * chan,struct xilinx_cdma_tx_segment * segment)777*4882a593Smuzhiyun static void xilinx_cdma_free_tx_segment(struct xilinx_dma_chan *chan,
778*4882a593Smuzhiyun 				struct xilinx_cdma_tx_segment *segment)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	dma_pool_free(chan->desc_pool, segment, segment->phys);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun /**
784*4882a593Smuzhiyun  * xilinx_vdma_free_tx_segment - Free transaction segment
785*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
786*4882a593Smuzhiyun  * @segment: DMA transaction segment
787*4882a593Smuzhiyun  */
xilinx_vdma_free_tx_segment(struct xilinx_dma_chan * chan,struct xilinx_vdma_tx_segment * segment)788*4882a593Smuzhiyun static void xilinx_vdma_free_tx_segment(struct xilinx_dma_chan *chan,
789*4882a593Smuzhiyun 					struct xilinx_vdma_tx_segment *segment)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun 	dma_pool_free(chan->desc_pool, segment, segment->phys);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun /**
795*4882a593Smuzhiyun  * xilinx_dma_tx_descriptor - Allocate transaction descriptor
796*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
797*4882a593Smuzhiyun  *
798*4882a593Smuzhiyun  * Return: The allocated descriptor on success and NULL on failure.
799*4882a593Smuzhiyun  */
800*4882a593Smuzhiyun static struct xilinx_dma_tx_descriptor *
xilinx_dma_alloc_tx_descriptor(struct xilinx_dma_chan * chan)801*4882a593Smuzhiyun xilinx_dma_alloc_tx_descriptor(struct xilinx_dma_chan *chan)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *desc;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	desc = kzalloc(sizeof(*desc), GFP_KERNEL);
806*4882a593Smuzhiyun 	if (!desc)
807*4882a593Smuzhiyun 		return NULL;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	INIT_LIST_HEAD(&desc->segments);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	return desc;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun /**
815*4882a593Smuzhiyun  * xilinx_dma_free_tx_descriptor - Free transaction descriptor
816*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
817*4882a593Smuzhiyun  * @desc: DMA transaction descriptor
818*4882a593Smuzhiyun  */
819*4882a593Smuzhiyun static void
xilinx_dma_free_tx_descriptor(struct xilinx_dma_chan * chan,struct xilinx_dma_tx_descriptor * desc)820*4882a593Smuzhiyun xilinx_dma_free_tx_descriptor(struct xilinx_dma_chan *chan,
821*4882a593Smuzhiyun 			       struct xilinx_dma_tx_descriptor *desc)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	struct xilinx_vdma_tx_segment *segment, *next;
824*4882a593Smuzhiyun 	struct xilinx_cdma_tx_segment *cdma_segment, *cdma_next;
825*4882a593Smuzhiyun 	struct xilinx_axidma_tx_segment *axidma_segment, *axidma_next;
826*4882a593Smuzhiyun 	struct xilinx_aximcdma_tx_segment *aximcdma_segment, *aximcdma_next;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	if (!desc)
829*4882a593Smuzhiyun 		return;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	if (chan->xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
832*4882a593Smuzhiyun 		list_for_each_entry_safe(segment, next, &desc->segments, node) {
833*4882a593Smuzhiyun 			list_del(&segment->node);
834*4882a593Smuzhiyun 			xilinx_vdma_free_tx_segment(chan, segment);
835*4882a593Smuzhiyun 		}
836*4882a593Smuzhiyun 	} else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
837*4882a593Smuzhiyun 		list_for_each_entry_safe(cdma_segment, cdma_next,
838*4882a593Smuzhiyun 					 &desc->segments, node) {
839*4882a593Smuzhiyun 			list_del(&cdma_segment->node);
840*4882a593Smuzhiyun 			xilinx_cdma_free_tx_segment(chan, cdma_segment);
841*4882a593Smuzhiyun 		}
842*4882a593Smuzhiyun 	} else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
843*4882a593Smuzhiyun 		list_for_each_entry_safe(axidma_segment, axidma_next,
844*4882a593Smuzhiyun 					 &desc->segments, node) {
845*4882a593Smuzhiyun 			list_del(&axidma_segment->node);
846*4882a593Smuzhiyun 			xilinx_dma_free_tx_segment(chan, axidma_segment);
847*4882a593Smuzhiyun 		}
848*4882a593Smuzhiyun 	} else {
849*4882a593Smuzhiyun 		list_for_each_entry_safe(aximcdma_segment, aximcdma_next,
850*4882a593Smuzhiyun 					 &desc->segments, node) {
851*4882a593Smuzhiyun 			list_del(&aximcdma_segment->node);
852*4882a593Smuzhiyun 			xilinx_mcdma_free_tx_segment(chan, aximcdma_segment);
853*4882a593Smuzhiyun 		}
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	kfree(desc);
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun /* Required functions */
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun /**
862*4882a593Smuzhiyun  * xilinx_dma_free_desc_list - Free descriptors list
863*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
864*4882a593Smuzhiyun  * @list: List to parse and delete the descriptor
865*4882a593Smuzhiyun  */
xilinx_dma_free_desc_list(struct xilinx_dma_chan * chan,struct list_head * list)866*4882a593Smuzhiyun static void xilinx_dma_free_desc_list(struct xilinx_dma_chan *chan,
867*4882a593Smuzhiyun 					struct list_head *list)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *desc, *next;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, next, list, node) {
872*4882a593Smuzhiyun 		list_del(&desc->node);
873*4882a593Smuzhiyun 		xilinx_dma_free_tx_descriptor(chan, desc);
874*4882a593Smuzhiyun 	}
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun /**
878*4882a593Smuzhiyun  * xilinx_dma_free_descriptors - Free channel descriptors
879*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
880*4882a593Smuzhiyun  */
xilinx_dma_free_descriptors(struct xilinx_dma_chan * chan)881*4882a593Smuzhiyun static void xilinx_dma_free_descriptors(struct xilinx_dma_chan *chan)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	unsigned long flags;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	xilinx_dma_free_desc_list(chan, &chan->pending_list);
888*4882a593Smuzhiyun 	xilinx_dma_free_desc_list(chan, &chan->done_list);
889*4882a593Smuzhiyun 	xilinx_dma_free_desc_list(chan, &chan->active_list);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun /**
895*4882a593Smuzhiyun  * xilinx_dma_free_chan_resources - Free channel resources
896*4882a593Smuzhiyun  * @dchan: DMA channel
897*4882a593Smuzhiyun  */
xilinx_dma_free_chan_resources(struct dma_chan * dchan)898*4882a593Smuzhiyun static void xilinx_dma_free_chan_resources(struct dma_chan *dchan)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
901*4882a593Smuzhiyun 	unsigned long flags;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	dev_dbg(chan->dev, "Free all channel resources.\n");
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	xilinx_dma_free_descriptors(chan);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
908*4882a593Smuzhiyun 		spin_lock_irqsave(&chan->lock, flags);
909*4882a593Smuzhiyun 		INIT_LIST_HEAD(&chan->free_seg_list);
910*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->lock, flags);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 		/* Free memory that is allocated for BD */
913*4882a593Smuzhiyun 		dma_free_coherent(chan->dev, sizeof(*chan->seg_v) *
914*4882a593Smuzhiyun 				  XILINX_DMA_NUM_DESCS, chan->seg_v,
915*4882a593Smuzhiyun 				  chan->seg_p);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 		/* Free Memory that is allocated for cyclic DMA Mode */
918*4882a593Smuzhiyun 		dma_free_coherent(chan->dev, sizeof(*chan->cyclic_seg_v),
919*4882a593Smuzhiyun 				  chan->cyclic_seg_v, chan->cyclic_seg_p);
920*4882a593Smuzhiyun 	}
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
923*4882a593Smuzhiyun 		spin_lock_irqsave(&chan->lock, flags);
924*4882a593Smuzhiyun 		INIT_LIST_HEAD(&chan->free_seg_list);
925*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->lock, flags);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 		/* Free memory that is allocated for BD */
928*4882a593Smuzhiyun 		dma_free_coherent(chan->dev, sizeof(*chan->seg_mv) *
929*4882a593Smuzhiyun 				  XILINX_DMA_NUM_DESCS, chan->seg_mv,
930*4882a593Smuzhiyun 				  chan->seg_p);
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	if (chan->xdev->dma_config->dmatype != XDMA_TYPE_AXIDMA &&
934*4882a593Smuzhiyun 	    chan->xdev->dma_config->dmatype != XDMA_TYPE_AXIMCDMA) {
935*4882a593Smuzhiyun 		dma_pool_destroy(chan->desc_pool);
936*4882a593Smuzhiyun 		chan->desc_pool = NULL;
937*4882a593Smuzhiyun 	}
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun /**
942*4882a593Smuzhiyun  * xilinx_dma_get_residue - Compute residue for a given descriptor
943*4882a593Smuzhiyun  * @chan: Driver specific dma channel
944*4882a593Smuzhiyun  * @desc: dma transaction descriptor
945*4882a593Smuzhiyun  *
946*4882a593Smuzhiyun  * Return: The number of residue bytes for the descriptor.
947*4882a593Smuzhiyun  */
xilinx_dma_get_residue(struct xilinx_dma_chan * chan,struct xilinx_dma_tx_descriptor * desc)948*4882a593Smuzhiyun static u32 xilinx_dma_get_residue(struct xilinx_dma_chan *chan,
949*4882a593Smuzhiyun 				  struct xilinx_dma_tx_descriptor *desc)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun 	struct xilinx_cdma_tx_segment *cdma_seg;
952*4882a593Smuzhiyun 	struct xilinx_axidma_tx_segment *axidma_seg;
953*4882a593Smuzhiyun 	struct xilinx_aximcdma_tx_segment *aximcdma_seg;
954*4882a593Smuzhiyun 	struct xilinx_cdma_desc_hw *cdma_hw;
955*4882a593Smuzhiyun 	struct xilinx_axidma_desc_hw *axidma_hw;
956*4882a593Smuzhiyun 	struct xilinx_aximcdma_desc_hw *aximcdma_hw;
957*4882a593Smuzhiyun 	struct list_head *entry;
958*4882a593Smuzhiyun 	u32 residue = 0;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	list_for_each(entry, &desc->segments) {
961*4882a593Smuzhiyun 		if (chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
962*4882a593Smuzhiyun 			cdma_seg = list_entry(entry,
963*4882a593Smuzhiyun 					      struct xilinx_cdma_tx_segment,
964*4882a593Smuzhiyun 					      node);
965*4882a593Smuzhiyun 			cdma_hw = &cdma_seg->hw;
966*4882a593Smuzhiyun 			residue += (cdma_hw->control - cdma_hw->status) &
967*4882a593Smuzhiyun 				   chan->xdev->max_buffer_len;
968*4882a593Smuzhiyun 		} else if (chan->xdev->dma_config->dmatype ==
969*4882a593Smuzhiyun 			   XDMA_TYPE_AXIDMA) {
970*4882a593Smuzhiyun 			axidma_seg = list_entry(entry,
971*4882a593Smuzhiyun 						struct xilinx_axidma_tx_segment,
972*4882a593Smuzhiyun 						node);
973*4882a593Smuzhiyun 			axidma_hw = &axidma_seg->hw;
974*4882a593Smuzhiyun 			residue += (axidma_hw->control - axidma_hw->status) &
975*4882a593Smuzhiyun 				   chan->xdev->max_buffer_len;
976*4882a593Smuzhiyun 		} else {
977*4882a593Smuzhiyun 			aximcdma_seg =
978*4882a593Smuzhiyun 				list_entry(entry,
979*4882a593Smuzhiyun 					   struct xilinx_aximcdma_tx_segment,
980*4882a593Smuzhiyun 					   node);
981*4882a593Smuzhiyun 			aximcdma_hw = &aximcdma_seg->hw;
982*4882a593Smuzhiyun 			residue +=
983*4882a593Smuzhiyun 				(aximcdma_hw->control - aximcdma_hw->status) &
984*4882a593Smuzhiyun 				chan->xdev->max_buffer_len;
985*4882a593Smuzhiyun 		}
986*4882a593Smuzhiyun 	}
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	return residue;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun /**
992*4882a593Smuzhiyun  * xilinx_dma_chan_handle_cyclic - Cyclic dma callback
993*4882a593Smuzhiyun  * @chan: Driver specific dma channel
994*4882a593Smuzhiyun  * @desc: dma transaction descriptor
995*4882a593Smuzhiyun  * @flags: flags for spin lock
996*4882a593Smuzhiyun  */
xilinx_dma_chan_handle_cyclic(struct xilinx_dma_chan * chan,struct xilinx_dma_tx_descriptor * desc,unsigned long * flags)997*4882a593Smuzhiyun static void xilinx_dma_chan_handle_cyclic(struct xilinx_dma_chan *chan,
998*4882a593Smuzhiyun 					  struct xilinx_dma_tx_descriptor *desc,
999*4882a593Smuzhiyun 					  unsigned long *flags)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	dma_async_tx_callback callback;
1002*4882a593Smuzhiyun 	void *callback_param;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	callback = desc->async_tx.callback;
1005*4882a593Smuzhiyun 	callback_param = desc->async_tx.callback_param;
1006*4882a593Smuzhiyun 	if (callback) {
1007*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->lock, *flags);
1008*4882a593Smuzhiyun 		callback(callback_param);
1009*4882a593Smuzhiyun 		spin_lock_irqsave(&chan->lock, *flags);
1010*4882a593Smuzhiyun 	}
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun /**
1014*4882a593Smuzhiyun  * xilinx_dma_chan_desc_cleanup - Clean channel descriptors
1015*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
1016*4882a593Smuzhiyun  */
xilinx_dma_chan_desc_cleanup(struct xilinx_dma_chan * chan)1017*4882a593Smuzhiyun static void xilinx_dma_chan_desc_cleanup(struct xilinx_dma_chan *chan)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *desc, *next;
1020*4882a593Smuzhiyun 	unsigned long flags;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, next, &chan->done_list, node) {
1025*4882a593Smuzhiyun 		struct dmaengine_result result;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 		if (desc->cyclic) {
1028*4882a593Smuzhiyun 			xilinx_dma_chan_handle_cyclic(chan, desc, &flags);
1029*4882a593Smuzhiyun 			break;
1030*4882a593Smuzhiyun 		}
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 		/* Remove from the list of running transactions */
1033*4882a593Smuzhiyun 		list_del(&desc->node);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 		if (unlikely(desc->err)) {
1036*4882a593Smuzhiyun 			if (chan->direction == DMA_DEV_TO_MEM)
1037*4882a593Smuzhiyun 				result.result = DMA_TRANS_READ_FAILED;
1038*4882a593Smuzhiyun 			else
1039*4882a593Smuzhiyun 				result.result = DMA_TRANS_WRITE_FAILED;
1040*4882a593Smuzhiyun 		} else {
1041*4882a593Smuzhiyun 			result.result = DMA_TRANS_NOERROR;
1042*4882a593Smuzhiyun 		}
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 		result.residue = desc->residue;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 		/* Run the link descriptor callback function */
1047*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->lock, flags);
1048*4882a593Smuzhiyun 		dmaengine_desc_get_callback_invoke(&desc->async_tx, &result);
1049*4882a593Smuzhiyun 		spin_lock_irqsave(&chan->lock, flags);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 		/* Run any dependencies, then free the descriptor */
1052*4882a593Smuzhiyun 		dma_run_dependencies(&desc->async_tx);
1053*4882a593Smuzhiyun 		xilinx_dma_free_tx_descriptor(chan, desc);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 		/*
1056*4882a593Smuzhiyun 		 * While we ran a callback the user called a terminate function,
1057*4882a593Smuzhiyun 		 * which takes care of cleaning up any remaining descriptors
1058*4882a593Smuzhiyun 		 */
1059*4882a593Smuzhiyun 		if (chan->terminating)
1060*4882a593Smuzhiyun 			break;
1061*4882a593Smuzhiyun 	}
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun /**
1067*4882a593Smuzhiyun  * xilinx_dma_do_tasklet - Schedule completion tasklet
1068*4882a593Smuzhiyun  * @t: Pointer to the Xilinx DMA channel structure
1069*4882a593Smuzhiyun  */
xilinx_dma_do_tasklet(struct tasklet_struct * t)1070*4882a593Smuzhiyun static void xilinx_dma_do_tasklet(struct tasklet_struct *t)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = from_tasklet(chan, t, tasklet);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	xilinx_dma_chan_desc_cleanup(chan);
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun /**
1078*4882a593Smuzhiyun  * xilinx_dma_alloc_chan_resources - Allocate channel resources
1079*4882a593Smuzhiyun  * @dchan: DMA channel
1080*4882a593Smuzhiyun  *
1081*4882a593Smuzhiyun  * Return: '0' on success and failure value on error
1082*4882a593Smuzhiyun  */
xilinx_dma_alloc_chan_resources(struct dma_chan * dchan)1083*4882a593Smuzhiyun static int xilinx_dma_alloc_chan_resources(struct dma_chan *dchan)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
1086*4882a593Smuzhiyun 	int i;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	/* Has this channel already been allocated? */
1089*4882a593Smuzhiyun 	if (chan->desc_pool)
1090*4882a593Smuzhiyun 		return 0;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	/*
1093*4882a593Smuzhiyun 	 * We need the descriptor to be aligned to 64bytes
1094*4882a593Smuzhiyun 	 * for meeting Xilinx VDMA specification requirement.
1095*4882a593Smuzhiyun 	 */
1096*4882a593Smuzhiyun 	if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
1097*4882a593Smuzhiyun 		/* Allocate the buffer descriptors. */
1098*4882a593Smuzhiyun 		chan->seg_v = dma_alloc_coherent(chan->dev,
1099*4882a593Smuzhiyun 						 sizeof(*chan->seg_v) * XILINX_DMA_NUM_DESCS,
1100*4882a593Smuzhiyun 						 &chan->seg_p, GFP_KERNEL);
1101*4882a593Smuzhiyun 		if (!chan->seg_v) {
1102*4882a593Smuzhiyun 			dev_err(chan->dev,
1103*4882a593Smuzhiyun 				"unable to allocate channel %d descriptors\n",
1104*4882a593Smuzhiyun 				chan->id);
1105*4882a593Smuzhiyun 			return -ENOMEM;
1106*4882a593Smuzhiyun 		}
1107*4882a593Smuzhiyun 		/*
1108*4882a593Smuzhiyun 		 * For cyclic DMA mode we need to program the tail Descriptor
1109*4882a593Smuzhiyun 		 * register with a value which is not a part of the BD chain
1110*4882a593Smuzhiyun 		 * so allocating a desc segment during channel allocation for
1111*4882a593Smuzhiyun 		 * programming tail descriptor.
1112*4882a593Smuzhiyun 		 */
1113*4882a593Smuzhiyun 		chan->cyclic_seg_v = dma_alloc_coherent(chan->dev,
1114*4882a593Smuzhiyun 							sizeof(*chan->cyclic_seg_v),
1115*4882a593Smuzhiyun 							&chan->cyclic_seg_p,
1116*4882a593Smuzhiyun 							GFP_KERNEL);
1117*4882a593Smuzhiyun 		if (!chan->cyclic_seg_v) {
1118*4882a593Smuzhiyun 			dev_err(chan->dev,
1119*4882a593Smuzhiyun 				"unable to allocate desc segment for cyclic DMA\n");
1120*4882a593Smuzhiyun 			dma_free_coherent(chan->dev, sizeof(*chan->seg_v) *
1121*4882a593Smuzhiyun 				XILINX_DMA_NUM_DESCS, chan->seg_v,
1122*4882a593Smuzhiyun 				chan->seg_p);
1123*4882a593Smuzhiyun 			return -ENOMEM;
1124*4882a593Smuzhiyun 		}
1125*4882a593Smuzhiyun 		chan->cyclic_seg_v->phys = chan->cyclic_seg_p;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 		for (i = 0; i < XILINX_DMA_NUM_DESCS; i++) {
1128*4882a593Smuzhiyun 			chan->seg_v[i].hw.next_desc =
1129*4882a593Smuzhiyun 			lower_32_bits(chan->seg_p + sizeof(*chan->seg_v) *
1130*4882a593Smuzhiyun 				((i + 1) % XILINX_DMA_NUM_DESCS));
1131*4882a593Smuzhiyun 			chan->seg_v[i].hw.next_desc_msb =
1132*4882a593Smuzhiyun 			upper_32_bits(chan->seg_p + sizeof(*chan->seg_v) *
1133*4882a593Smuzhiyun 				((i + 1) % XILINX_DMA_NUM_DESCS));
1134*4882a593Smuzhiyun 			chan->seg_v[i].phys = chan->seg_p +
1135*4882a593Smuzhiyun 				sizeof(*chan->seg_v) * i;
1136*4882a593Smuzhiyun 			list_add_tail(&chan->seg_v[i].node,
1137*4882a593Smuzhiyun 				      &chan->free_seg_list);
1138*4882a593Smuzhiyun 		}
1139*4882a593Smuzhiyun 	} else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
1140*4882a593Smuzhiyun 		/* Allocate the buffer descriptors. */
1141*4882a593Smuzhiyun 		chan->seg_mv = dma_alloc_coherent(chan->dev,
1142*4882a593Smuzhiyun 						  sizeof(*chan->seg_mv) *
1143*4882a593Smuzhiyun 						  XILINX_DMA_NUM_DESCS,
1144*4882a593Smuzhiyun 						  &chan->seg_p, GFP_KERNEL);
1145*4882a593Smuzhiyun 		if (!chan->seg_mv) {
1146*4882a593Smuzhiyun 			dev_err(chan->dev,
1147*4882a593Smuzhiyun 				"unable to allocate channel %d descriptors\n",
1148*4882a593Smuzhiyun 				chan->id);
1149*4882a593Smuzhiyun 			return -ENOMEM;
1150*4882a593Smuzhiyun 		}
1151*4882a593Smuzhiyun 		for (i = 0; i < XILINX_DMA_NUM_DESCS; i++) {
1152*4882a593Smuzhiyun 			chan->seg_mv[i].hw.next_desc =
1153*4882a593Smuzhiyun 			lower_32_bits(chan->seg_p + sizeof(*chan->seg_mv) *
1154*4882a593Smuzhiyun 				((i + 1) % XILINX_DMA_NUM_DESCS));
1155*4882a593Smuzhiyun 			chan->seg_mv[i].hw.next_desc_msb =
1156*4882a593Smuzhiyun 			upper_32_bits(chan->seg_p + sizeof(*chan->seg_mv) *
1157*4882a593Smuzhiyun 				((i + 1) % XILINX_DMA_NUM_DESCS));
1158*4882a593Smuzhiyun 			chan->seg_mv[i].phys = chan->seg_p +
1159*4882a593Smuzhiyun 				sizeof(*chan->seg_mv) * i;
1160*4882a593Smuzhiyun 			list_add_tail(&chan->seg_mv[i].node,
1161*4882a593Smuzhiyun 				      &chan->free_seg_list);
1162*4882a593Smuzhiyun 		}
1163*4882a593Smuzhiyun 	} else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
1164*4882a593Smuzhiyun 		chan->desc_pool = dma_pool_create("xilinx_cdma_desc_pool",
1165*4882a593Smuzhiyun 				   chan->dev,
1166*4882a593Smuzhiyun 				   sizeof(struct xilinx_cdma_tx_segment),
1167*4882a593Smuzhiyun 				   __alignof__(struct xilinx_cdma_tx_segment),
1168*4882a593Smuzhiyun 				   0);
1169*4882a593Smuzhiyun 	} else {
1170*4882a593Smuzhiyun 		chan->desc_pool = dma_pool_create("xilinx_vdma_desc_pool",
1171*4882a593Smuzhiyun 				     chan->dev,
1172*4882a593Smuzhiyun 				     sizeof(struct xilinx_vdma_tx_segment),
1173*4882a593Smuzhiyun 				     __alignof__(struct xilinx_vdma_tx_segment),
1174*4882a593Smuzhiyun 				     0);
1175*4882a593Smuzhiyun 	}
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	if (!chan->desc_pool &&
1178*4882a593Smuzhiyun 	    ((chan->xdev->dma_config->dmatype != XDMA_TYPE_AXIDMA) &&
1179*4882a593Smuzhiyun 		chan->xdev->dma_config->dmatype != XDMA_TYPE_AXIMCDMA)) {
1180*4882a593Smuzhiyun 		dev_err(chan->dev,
1181*4882a593Smuzhiyun 			"unable to allocate channel %d descriptor pool\n",
1182*4882a593Smuzhiyun 			chan->id);
1183*4882a593Smuzhiyun 		return -ENOMEM;
1184*4882a593Smuzhiyun 	}
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	dma_cookie_init(dchan);
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
1189*4882a593Smuzhiyun 		/* For AXI DMA resetting once channel will reset the
1190*4882a593Smuzhiyun 		 * other channel as well so enable the interrupts here.
1191*4882a593Smuzhiyun 		 */
1192*4882a593Smuzhiyun 		dma_ctrl_set(chan, XILINX_DMA_REG_DMACR,
1193*4882a593Smuzhiyun 			      XILINX_DMA_DMAXR_ALL_IRQ_MASK);
1194*4882a593Smuzhiyun 	}
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	if ((chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) && chan->has_sg)
1197*4882a593Smuzhiyun 		dma_ctrl_set(chan, XILINX_DMA_REG_DMACR,
1198*4882a593Smuzhiyun 			     XILINX_CDMA_CR_SGMODE);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	return 0;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun /**
1204*4882a593Smuzhiyun  * xilinx_dma_calc_copysize - Calculate the amount of data to copy
1205*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
1206*4882a593Smuzhiyun  * @size: Total data that needs to be copied
1207*4882a593Smuzhiyun  * @done: Amount of data that has been already copied
1208*4882a593Smuzhiyun  *
1209*4882a593Smuzhiyun  * Return: Amount of data that has to be copied
1210*4882a593Smuzhiyun  */
xilinx_dma_calc_copysize(struct xilinx_dma_chan * chan,int size,int done)1211*4882a593Smuzhiyun static int xilinx_dma_calc_copysize(struct xilinx_dma_chan *chan,
1212*4882a593Smuzhiyun 				    int size, int done)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun 	size_t copy;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	copy = min_t(size_t, size - done,
1217*4882a593Smuzhiyun 		     chan->xdev->max_buffer_len);
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	if ((copy + done < size) &&
1220*4882a593Smuzhiyun 	    chan->xdev->common.copy_align) {
1221*4882a593Smuzhiyun 		/*
1222*4882a593Smuzhiyun 		 * If this is not the last descriptor, make sure
1223*4882a593Smuzhiyun 		 * the next one will be properly aligned
1224*4882a593Smuzhiyun 		 */
1225*4882a593Smuzhiyun 		copy = rounddown(copy,
1226*4882a593Smuzhiyun 				 (1 << chan->xdev->common.copy_align));
1227*4882a593Smuzhiyun 	}
1228*4882a593Smuzhiyun 	return copy;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun /**
1232*4882a593Smuzhiyun  * xilinx_dma_tx_status - Get DMA transaction status
1233*4882a593Smuzhiyun  * @dchan: DMA channel
1234*4882a593Smuzhiyun  * @cookie: Transaction identifier
1235*4882a593Smuzhiyun  * @txstate: Transaction state
1236*4882a593Smuzhiyun  *
1237*4882a593Smuzhiyun  * Return: DMA transaction status
1238*4882a593Smuzhiyun  */
xilinx_dma_tx_status(struct dma_chan * dchan,dma_cookie_t cookie,struct dma_tx_state * txstate)1239*4882a593Smuzhiyun static enum dma_status xilinx_dma_tx_status(struct dma_chan *dchan,
1240*4882a593Smuzhiyun 					dma_cookie_t cookie,
1241*4882a593Smuzhiyun 					struct dma_tx_state *txstate)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
1244*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *desc;
1245*4882a593Smuzhiyun 	enum dma_status ret;
1246*4882a593Smuzhiyun 	unsigned long flags;
1247*4882a593Smuzhiyun 	u32 residue = 0;
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	ret = dma_cookie_status(dchan, cookie, txstate);
1250*4882a593Smuzhiyun 	if (ret == DMA_COMPLETE || !txstate)
1251*4882a593Smuzhiyun 		return ret;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
1254*4882a593Smuzhiyun 	if (!list_empty(&chan->active_list)) {
1255*4882a593Smuzhiyun 		desc = list_last_entry(&chan->active_list,
1256*4882a593Smuzhiyun 				       struct xilinx_dma_tx_descriptor, node);
1257*4882a593Smuzhiyun 		/*
1258*4882a593Smuzhiyun 		 * VDMA and simple mode do not support residue reporting, so the
1259*4882a593Smuzhiyun 		 * residue field will always be 0.
1260*4882a593Smuzhiyun 		 */
1261*4882a593Smuzhiyun 		if (chan->has_sg && chan->xdev->dma_config->dmatype != XDMA_TYPE_VDMA)
1262*4882a593Smuzhiyun 			residue = xilinx_dma_get_residue(chan, desc);
1263*4882a593Smuzhiyun 	}
1264*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	dma_set_residue(txstate, residue);
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	return ret;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun /**
1272*4882a593Smuzhiyun  * xilinx_dma_stop_transfer - Halt DMA channel
1273*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
1274*4882a593Smuzhiyun  *
1275*4882a593Smuzhiyun  * Return: '0' on success and failure value on error
1276*4882a593Smuzhiyun  */
xilinx_dma_stop_transfer(struct xilinx_dma_chan * chan)1277*4882a593Smuzhiyun static int xilinx_dma_stop_transfer(struct xilinx_dma_chan *chan)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun 	u32 val;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	dma_ctrl_clr(chan, XILINX_DMA_REG_DMACR, XILINX_DMA_DMACR_RUNSTOP);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	/* Wait for the hardware to halt */
1284*4882a593Smuzhiyun 	return xilinx_dma_poll_timeout(chan, XILINX_DMA_REG_DMASR, val,
1285*4882a593Smuzhiyun 				       val & XILINX_DMA_DMASR_HALTED, 0,
1286*4882a593Smuzhiyun 				       XILINX_DMA_LOOP_COUNT);
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun /**
1290*4882a593Smuzhiyun  * xilinx_cdma_stop_transfer - Wait for the current transfer to complete
1291*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
1292*4882a593Smuzhiyun  *
1293*4882a593Smuzhiyun  * Return: '0' on success and failure value on error
1294*4882a593Smuzhiyun  */
xilinx_cdma_stop_transfer(struct xilinx_dma_chan * chan)1295*4882a593Smuzhiyun static int xilinx_cdma_stop_transfer(struct xilinx_dma_chan *chan)
1296*4882a593Smuzhiyun {
1297*4882a593Smuzhiyun 	u32 val;
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	return xilinx_dma_poll_timeout(chan, XILINX_DMA_REG_DMASR, val,
1300*4882a593Smuzhiyun 				       val & XILINX_DMA_DMASR_IDLE, 0,
1301*4882a593Smuzhiyun 				       XILINX_DMA_LOOP_COUNT);
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun /**
1305*4882a593Smuzhiyun  * xilinx_dma_start - Start DMA channel
1306*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
1307*4882a593Smuzhiyun  */
xilinx_dma_start(struct xilinx_dma_chan * chan)1308*4882a593Smuzhiyun static void xilinx_dma_start(struct xilinx_dma_chan *chan)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun 	int err;
1311*4882a593Smuzhiyun 	u32 val;
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	dma_ctrl_set(chan, XILINX_DMA_REG_DMACR, XILINX_DMA_DMACR_RUNSTOP);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	/* Wait for the hardware to start */
1316*4882a593Smuzhiyun 	err = xilinx_dma_poll_timeout(chan, XILINX_DMA_REG_DMASR, val,
1317*4882a593Smuzhiyun 				      !(val & XILINX_DMA_DMASR_HALTED), 0,
1318*4882a593Smuzhiyun 				      XILINX_DMA_LOOP_COUNT);
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	if (err) {
1321*4882a593Smuzhiyun 		dev_err(chan->dev, "Cannot start channel %p: %x\n",
1322*4882a593Smuzhiyun 			chan, dma_ctrl_read(chan, XILINX_DMA_REG_DMASR));
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 		chan->err = true;
1325*4882a593Smuzhiyun 	}
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun /**
1329*4882a593Smuzhiyun  * xilinx_vdma_start_transfer - Starts VDMA transfer
1330*4882a593Smuzhiyun  * @chan: Driver specific channel struct pointer
1331*4882a593Smuzhiyun  */
xilinx_vdma_start_transfer(struct xilinx_dma_chan * chan)1332*4882a593Smuzhiyun static void xilinx_vdma_start_transfer(struct xilinx_dma_chan *chan)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun 	struct xilinx_vdma_config *config = &chan->config;
1335*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *desc;
1336*4882a593Smuzhiyun 	u32 reg, j;
1337*4882a593Smuzhiyun 	struct xilinx_vdma_tx_segment *segment, *last = NULL;
1338*4882a593Smuzhiyun 	int i = 0;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	/* This function was invoked with lock held */
1341*4882a593Smuzhiyun 	if (chan->err)
1342*4882a593Smuzhiyun 		return;
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	if (!chan->idle)
1345*4882a593Smuzhiyun 		return;
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	if (list_empty(&chan->pending_list))
1348*4882a593Smuzhiyun 		return;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	desc = list_first_entry(&chan->pending_list,
1351*4882a593Smuzhiyun 				struct xilinx_dma_tx_descriptor, node);
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	/* Configure the hardware using info in the config structure */
1354*4882a593Smuzhiyun 	if (chan->has_vflip) {
1355*4882a593Smuzhiyun 		reg = dma_read(chan, XILINX_VDMA_REG_ENABLE_VERTICAL_FLIP);
1356*4882a593Smuzhiyun 		reg &= ~XILINX_VDMA_ENABLE_VERTICAL_FLIP;
1357*4882a593Smuzhiyun 		reg |= config->vflip_en;
1358*4882a593Smuzhiyun 		dma_write(chan, XILINX_VDMA_REG_ENABLE_VERTICAL_FLIP,
1359*4882a593Smuzhiyun 			  reg);
1360*4882a593Smuzhiyun 	}
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	reg = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	if (config->frm_cnt_en)
1365*4882a593Smuzhiyun 		reg |= XILINX_DMA_DMACR_FRAMECNT_EN;
1366*4882a593Smuzhiyun 	else
1367*4882a593Smuzhiyun 		reg &= ~XILINX_DMA_DMACR_FRAMECNT_EN;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	/* If not parking, enable circular mode */
1370*4882a593Smuzhiyun 	if (config->park)
1371*4882a593Smuzhiyun 		reg &= ~XILINX_DMA_DMACR_CIRC_EN;
1372*4882a593Smuzhiyun 	else
1373*4882a593Smuzhiyun 		reg |= XILINX_DMA_DMACR_CIRC_EN;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, reg);
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	j = chan->desc_submitcount;
1378*4882a593Smuzhiyun 	reg = dma_read(chan, XILINX_DMA_REG_PARK_PTR);
1379*4882a593Smuzhiyun 	if (chan->direction == DMA_MEM_TO_DEV) {
1380*4882a593Smuzhiyun 		reg &= ~XILINX_DMA_PARK_PTR_RD_REF_MASK;
1381*4882a593Smuzhiyun 		reg |= j << XILINX_DMA_PARK_PTR_RD_REF_SHIFT;
1382*4882a593Smuzhiyun 	} else {
1383*4882a593Smuzhiyun 		reg &= ~XILINX_DMA_PARK_PTR_WR_REF_MASK;
1384*4882a593Smuzhiyun 		reg |= j << XILINX_DMA_PARK_PTR_WR_REF_SHIFT;
1385*4882a593Smuzhiyun 	}
1386*4882a593Smuzhiyun 	dma_write(chan, XILINX_DMA_REG_PARK_PTR, reg);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	/* Start the hardware */
1389*4882a593Smuzhiyun 	xilinx_dma_start(chan);
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	if (chan->err)
1392*4882a593Smuzhiyun 		return;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	/* Start the transfer */
1395*4882a593Smuzhiyun 	if (chan->desc_submitcount < chan->num_frms)
1396*4882a593Smuzhiyun 		i = chan->desc_submitcount;
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	list_for_each_entry(segment, &desc->segments, node) {
1399*4882a593Smuzhiyun 		if (chan->ext_addr)
1400*4882a593Smuzhiyun 			vdma_desc_write_64(chan,
1401*4882a593Smuzhiyun 				   XILINX_VDMA_REG_START_ADDRESS_64(i++),
1402*4882a593Smuzhiyun 				   segment->hw.buf_addr,
1403*4882a593Smuzhiyun 				   segment->hw.buf_addr_msb);
1404*4882a593Smuzhiyun 		else
1405*4882a593Smuzhiyun 			vdma_desc_write(chan,
1406*4882a593Smuzhiyun 					XILINX_VDMA_REG_START_ADDRESS(i++),
1407*4882a593Smuzhiyun 					segment->hw.buf_addr);
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 		last = segment;
1410*4882a593Smuzhiyun 	}
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	if (!last)
1413*4882a593Smuzhiyun 		return;
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	/* HW expects these parameters to be same for one transaction */
1416*4882a593Smuzhiyun 	vdma_desc_write(chan, XILINX_DMA_REG_HSIZE, last->hw.hsize);
1417*4882a593Smuzhiyun 	vdma_desc_write(chan, XILINX_DMA_REG_FRMDLY_STRIDE,
1418*4882a593Smuzhiyun 			last->hw.stride);
1419*4882a593Smuzhiyun 	vdma_desc_write(chan, XILINX_DMA_REG_VSIZE, last->hw.vsize);
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	chan->desc_submitcount++;
1422*4882a593Smuzhiyun 	chan->desc_pendingcount--;
1423*4882a593Smuzhiyun 	list_del(&desc->node);
1424*4882a593Smuzhiyun 	list_add_tail(&desc->node, &chan->active_list);
1425*4882a593Smuzhiyun 	if (chan->desc_submitcount == chan->num_frms)
1426*4882a593Smuzhiyun 		chan->desc_submitcount = 0;
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	chan->idle = false;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun /**
1432*4882a593Smuzhiyun  * xilinx_cdma_start_transfer - Starts cdma transfer
1433*4882a593Smuzhiyun  * @chan: Driver specific channel struct pointer
1434*4882a593Smuzhiyun  */
xilinx_cdma_start_transfer(struct xilinx_dma_chan * chan)1435*4882a593Smuzhiyun static void xilinx_cdma_start_transfer(struct xilinx_dma_chan *chan)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *head_desc, *tail_desc;
1438*4882a593Smuzhiyun 	struct xilinx_cdma_tx_segment *tail_segment;
1439*4882a593Smuzhiyun 	u32 ctrl_reg = dma_read(chan, XILINX_DMA_REG_DMACR);
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	if (chan->err)
1442*4882a593Smuzhiyun 		return;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	if (!chan->idle)
1445*4882a593Smuzhiyun 		return;
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	if (list_empty(&chan->pending_list))
1448*4882a593Smuzhiyun 		return;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	head_desc = list_first_entry(&chan->pending_list,
1451*4882a593Smuzhiyun 				     struct xilinx_dma_tx_descriptor, node);
1452*4882a593Smuzhiyun 	tail_desc = list_last_entry(&chan->pending_list,
1453*4882a593Smuzhiyun 				    struct xilinx_dma_tx_descriptor, node);
1454*4882a593Smuzhiyun 	tail_segment = list_last_entry(&tail_desc->segments,
1455*4882a593Smuzhiyun 				       struct xilinx_cdma_tx_segment, node);
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	if (chan->desc_pendingcount <= XILINX_DMA_COALESCE_MAX) {
1458*4882a593Smuzhiyun 		ctrl_reg &= ~XILINX_DMA_CR_COALESCE_MAX;
1459*4882a593Smuzhiyun 		ctrl_reg |= chan->desc_pendingcount <<
1460*4882a593Smuzhiyun 				XILINX_DMA_CR_COALESCE_SHIFT;
1461*4882a593Smuzhiyun 		dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, ctrl_reg);
1462*4882a593Smuzhiyun 	}
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	if (chan->has_sg) {
1465*4882a593Smuzhiyun 		dma_ctrl_clr(chan, XILINX_DMA_REG_DMACR,
1466*4882a593Smuzhiyun 			     XILINX_CDMA_CR_SGMODE);
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 		dma_ctrl_set(chan, XILINX_DMA_REG_DMACR,
1469*4882a593Smuzhiyun 			     XILINX_CDMA_CR_SGMODE);
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 		xilinx_write(chan, XILINX_DMA_REG_CURDESC,
1472*4882a593Smuzhiyun 			     head_desc->async_tx.phys);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 		/* Update tail ptr register which will start the transfer */
1475*4882a593Smuzhiyun 		xilinx_write(chan, XILINX_DMA_REG_TAILDESC,
1476*4882a593Smuzhiyun 			     tail_segment->phys);
1477*4882a593Smuzhiyun 	} else {
1478*4882a593Smuzhiyun 		/* In simple mode */
1479*4882a593Smuzhiyun 		struct xilinx_cdma_tx_segment *segment;
1480*4882a593Smuzhiyun 		struct xilinx_cdma_desc_hw *hw;
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 		segment = list_first_entry(&head_desc->segments,
1483*4882a593Smuzhiyun 					   struct xilinx_cdma_tx_segment,
1484*4882a593Smuzhiyun 					   node);
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 		hw = &segment->hw;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 		xilinx_write(chan, XILINX_CDMA_REG_SRCADDR,
1489*4882a593Smuzhiyun 			     xilinx_prep_dma_addr_t(hw->src_addr));
1490*4882a593Smuzhiyun 		xilinx_write(chan, XILINX_CDMA_REG_DSTADDR,
1491*4882a593Smuzhiyun 			     xilinx_prep_dma_addr_t(hw->dest_addr));
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 		/* Start the transfer */
1494*4882a593Smuzhiyun 		dma_ctrl_write(chan, XILINX_DMA_REG_BTT,
1495*4882a593Smuzhiyun 				hw->control & chan->xdev->max_buffer_len);
1496*4882a593Smuzhiyun 	}
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	list_splice_tail_init(&chan->pending_list, &chan->active_list);
1499*4882a593Smuzhiyun 	chan->desc_pendingcount = 0;
1500*4882a593Smuzhiyun 	chan->idle = false;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun /**
1504*4882a593Smuzhiyun  * xilinx_dma_start_transfer - Starts DMA transfer
1505*4882a593Smuzhiyun  * @chan: Driver specific channel struct pointer
1506*4882a593Smuzhiyun  */
xilinx_dma_start_transfer(struct xilinx_dma_chan * chan)1507*4882a593Smuzhiyun static void xilinx_dma_start_transfer(struct xilinx_dma_chan *chan)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *head_desc, *tail_desc;
1510*4882a593Smuzhiyun 	struct xilinx_axidma_tx_segment *tail_segment;
1511*4882a593Smuzhiyun 	u32 reg;
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	if (chan->err)
1514*4882a593Smuzhiyun 		return;
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	if (list_empty(&chan->pending_list))
1517*4882a593Smuzhiyun 		return;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	if (!chan->idle)
1520*4882a593Smuzhiyun 		return;
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	head_desc = list_first_entry(&chan->pending_list,
1523*4882a593Smuzhiyun 				     struct xilinx_dma_tx_descriptor, node);
1524*4882a593Smuzhiyun 	tail_desc = list_last_entry(&chan->pending_list,
1525*4882a593Smuzhiyun 				    struct xilinx_dma_tx_descriptor, node);
1526*4882a593Smuzhiyun 	tail_segment = list_last_entry(&tail_desc->segments,
1527*4882a593Smuzhiyun 				       struct xilinx_axidma_tx_segment, node);
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	reg = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	if (chan->desc_pendingcount <= XILINX_DMA_COALESCE_MAX) {
1532*4882a593Smuzhiyun 		reg &= ~XILINX_DMA_CR_COALESCE_MAX;
1533*4882a593Smuzhiyun 		reg |= chan->desc_pendingcount <<
1534*4882a593Smuzhiyun 				  XILINX_DMA_CR_COALESCE_SHIFT;
1535*4882a593Smuzhiyun 		dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, reg);
1536*4882a593Smuzhiyun 	}
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	if (chan->has_sg)
1539*4882a593Smuzhiyun 		xilinx_write(chan, XILINX_DMA_REG_CURDESC,
1540*4882a593Smuzhiyun 			     head_desc->async_tx.phys);
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	xilinx_dma_start(chan);
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	if (chan->err)
1545*4882a593Smuzhiyun 		return;
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	/* Start the transfer */
1548*4882a593Smuzhiyun 	if (chan->has_sg) {
1549*4882a593Smuzhiyun 		if (chan->cyclic)
1550*4882a593Smuzhiyun 			xilinx_write(chan, XILINX_DMA_REG_TAILDESC,
1551*4882a593Smuzhiyun 				     chan->cyclic_seg_v->phys);
1552*4882a593Smuzhiyun 		else
1553*4882a593Smuzhiyun 			xilinx_write(chan, XILINX_DMA_REG_TAILDESC,
1554*4882a593Smuzhiyun 				     tail_segment->phys);
1555*4882a593Smuzhiyun 	} else {
1556*4882a593Smuzhiyun 		struct xilinx_axidma_tx_segment *segment;
1557*4882a593Smuzhiyun 		struct xilinx_axidma_desc_hw *hw;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 		segment = list_first_entry(&head_desc->segments,
1560*4882a593Smuzhiyun 					   struct xilinx_axidma_tx_segment,
1561*4882a593Smuzhiyun 					   node);
1562*4882a593Smuzhiyun 		hw = &segment->hw;
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 		xilinx_write(chan, XILINX_DMA_REG_SRCDSTADDR,
1565*4882a593Smuzhiyun 			     xilinx_prep_dma_addr_t(hw->buf_addr));
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 		/* Start the transfer */
1568*4882a593Smuzhiyun 		dma_ctrl_write(chan, XILINX_DMA_REG_BTT,
1569*4882a593Smuzhiyun 			       hw->control & chan->xdev->max_buffer_len);
1570*4882a593Smuzhiyun 	}
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	list_splice_tail_init(&chan->pending_list, &chan->active_list);
1573*4882a593Smuzhiyun 	chan->desc_pendingcount = 0;
1574*4882a593Smuzhiyun 	chan->idle = false;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun /**
1578*4882a593Smuzhiyun  * xilinx_mcdma_start_transfer - Starts MCDMA transfer
1579*4882a593Smuzhiyun  * @chan: Driver specific channel struct pointer
1580*4882a593Smuzhiyun  */
xilinx_mcdma_start_transfer(struct xilinx_dma_chan * chan)1581*4882a593Smuzhiyun static void xilinx_mcdma_start_transfer(struct xilinx_dma_chan *chan)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *head_desc, *tail_desc;
1584*4882a593Smuzhiyun 	struct xilinx_aximcdma_tx_segment *tail_segment;
1585*4882a593Smuzhiyun 	u32 reg;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	/*
1588*4882a593Smuzhiyun 	 * lock has been held by calling functions, so we don't need it
1589*4882a593Smuzhiyun 	 * to take it here again.
1590*4882a593Smuzhiyun 	 */
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	if (chan->err)
1593*4882a593Smuzhiyun 		return;
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	if (!chan->idle)
1596*4882a593Smuzhiyun 		return;
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	if (list_empty(&chan->pending_list))
1599*4882a593Smuzhiyun 		return;
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	head_desc = list_first_entry(&chan->pending_list,
1602*4882a593Smuzhiyun 				     struct xilinx_dma_tx_descriptor, node);
1603*4882a593Smuzhiyun 	tail_desc = list_last_entry(&chan->pending_list,
1604*4882a593Smuzhiyun 				    struct xilinx_dma_tx_descriptor, node);
1605*4882a593Smuzhiyun 	tail_segment = list_last_entry(&tail_desc->segments,
1606*4882a593Smuzhiyun 				       struct xilinx_aximcdma_tx_segment, node);
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	reg = dma_ctrl_read(chan, XILINX_MCDMA_CHAN_CR_OFFSET(chan->tdest));
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	if (chan->desc_pendingcount <= XILINX_MCDMA_COALESCE_MAX) {
1611*4882a593Smuzhiyun 		reg &= ~XILINX_MCDMA_COALESCE_MASK;
1612*4882a593Smuzhiyun 		reg |= chan->desc_pendingcount <<
1613*4882a593Smuzhiyun 			XILINX_MCDMA_COALESCE_SHIFT;
1614*4882a593Smuzhiyun 	}
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	reg |= XILINX_MCDMA_IRQ_ALL_MASK;
1617*4882a593Smuzhiyun 	dma_ctrl_write(chan, XILINX_MCDMA_CHAN_CR_OFFSET(chan->tdest), reg);
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	/* Program current descriptor */
1620*4882a593Smuzhiyun 	xilinx_write(chan, XILINX_MCDMA_CHAN_CDESC_OFFSET(chan->tdest),
1621*4882a593Smuzhiyun 		     head_desc->async_tx.phys);
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	/* Program channel enable register */
1624*4882a593Smuzhiyun 	reg = dma_ctrl_read(chan, XILINX_MCDMA_CHEN_OFFSET);
1625*4882a593Smuzhiyun 	reg |= BIT(chan->tdest);
1626*4882a593Smuzhiyun 	dma_ctrl_write(chan, XILINX_MCDMA_CHEN_OFFSET, reg);
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	/* Start the fetch of BDs for the channel */
1629*4882a593Smuzhiyun 	reg = dma_ctrl_read(chan, XILINX_MCDMA_CHAN_CR_OFFSET(chan->tdest));
1630*4882a593Smuzhiyun 	reg |= XILINX_MCDMA_CR_RUNSTOP_MASK;
1631*4882a593Smuzhiyun 	dma_ctrl_write(chan, XILINX_MCDMA_CHAN_CR_OFFSET(chan->tdest), reg);
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	xilinx_dma_start(chan);
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	if (chan->err)
1636*4882a593Smuzhiyun 		return;
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	/* Start the transfer */
1639*4882a593Smuzhiyun 	xilinx_write(chan, XILINX_MCDMA_CHAN_TDESC_OFFSET(chan->tdest),
1640*4882a593Smuzhiyun 		     tail_segment->phys);
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	list_splice_tail_init(&chan->pending_list, &chan->active_list);
1643*4882a593Smuzhiyun 	chan->desc_pendingcount = 0;
1644*4882a593Smuzhiyun 	chan->idle = false;
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun /**
1648*4882a593Smuzhiyun  * xilinx_dma_issue_pending - Issue pending transactions
1649*4882a593Smuzhiyun  * @dchan: DMA channel
1650*4882a593Smuzhiyun  */
xilinx_dma_issue_pending(struct dma_chan * dchan)1651*4882a593Smuzhiyun static void xilinx_dma_issue_pending(struct dma_chan *dchan)
1652*4882a593Smuzhiyun {
1653*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
1654*4882a593Smuzhiyun 	unsigned long flags;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
1657*4882a593Smuzhiyun 	chan->start_transfer(chan);
1658*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun /**
1662*4882a593Smuzhiyun  * xilinx_dma_complete_descriptor - Mark the active descriptor as complete
1663*4882a593Smuzhiyun  * @chan : xilinx DMA channel
1664*4882a593Smuzhiyun  *
1665*4882a593Smuzhiyun  * CONTEXT: hardirq
1666*4882a593Smuzhiyun  */
xilinx_dma_complete_descriptor(struct xilinx_dma_chan * chan)1667*4882a593Smuzhiyun static void xilinx_dma_complete_descriptor(struct xilinx_dma_chan *chan)
1668*4882a593Smuzhiyun {
1669*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *desc, *next;
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	/* This function was invoked with lock held */
1672*4882a593Smuzhiyun 	if (list_empty(&chan->active_list))
1673*4882a593Smuzhiyun 		return;
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, next, &chan->active_list, node) {
1676*4882a593Smuzhiyun 		if (chan->has_sg && chan->xdev->dma_config->dmatype !=
1677*4882a593Smuzhiyun 		    XDMA_TYPE_VDMA)
1678*4882a593Smuzhiyun 			desc->residue = xilinx_dma_get_residue(chan, desc);
1679*4882a593Smuzhiyun 		else
1680*4882a593Smuzhiyun 			desc->residue = 0;
1681*4882a593Smuzhiyun 		desc->err = chan->err;
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 		list_del(&desc->node);
1684*4882a593Smuzhiyun 		if (!desc->cyclic)
1685*4882a593Smuzhiyun 			dma_cookie_complete(&desc->async_tx);
1686*4882a593Smuzhiyun 		list_add_tail(&desc->node, &chan->done_list);
1687*4882a593Smuzhiyun 	}
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun /**
1691*4882a593Smuzhiyun  * xilinx_dma_reset - Reset DMA channel
1692*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
1693*4882a593Smuzhiyun  *
1694*4882a593Smuzhiyun  * Return: '0' on success and failure value on error
1695*4882a593Smuzhiyun  */
xilinx_dma_reset(struct xilinx_dma_chan * chan)1696*4882a593Smuzhiyun static int xilinx_dma_reset(struct xilinx_dma_chan *chan)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun 	int err;
1699*4882a593Smuzhiyun 	u32 tmp;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	dma_ctrl_set(chan, XILINX_DMA_REG_DMACR, XILINX_DMA_DMACR_RESET);
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun 	/* Wait for the hardware to finish reset */
1704*4882a593Smuzhiyun 	err = xilinx_dma_poll_timeout(chan, XILINX_DMA_REG_DMACR, tmp,
1705*4882a593Smuzhiyun 				      !(tmp & XILINX_DMA_DMACR_RESET), 0,
1706*4882a593Smuzhiyun 				      XILINX_DMA_LOOP_COUNT);
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	if (err) {
1709*4882a593Smuzhiyun 		dev_err(chan->dev, "reset timeout, cr %x, sr %x\n",
1710*4882a593Smuzhiyun 			dma_ctrl_read(chan, XILINX_DMA_REG_DMACR),
1711*4882a593Smuzhiyun 			dma_ctrl_read(chan, XILINX_DMA_REG_DMASR));
1712*4882a593Smuzhiyun 		return -ETIMEDOUT;
1713*4882a593Smuzhiyun 	}
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	chan->err = false;
1716*4882a593Smuzhiyun 	chan->idle = true;
1717*4882a593Smuzhiyun 	chan->desc_pendingcount = 0;
1718*4882a593Smuzhiyun 	chan->desc_submitcount = 0;
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	return err;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun /**
1724*4882a593Smuzhiyun  * xilinx_dma_chan_reset - Reset DMA channel and enable interrupts
1725*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
1726*4882a593Smuzhiyun  *
1727*4882a593Smuzhiyun  * Return: '0' on success and failure value on error
1728*4882a593Smuzhiyun  */
xilinx_dma_chan_reset(struct xilinx_dma_chan * chan)1729*4882a593Smuzhiyun static int xilinx_dma_chan_reset(struct xilinx_dma_chan *chan)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun 	int err;
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	/* Reset VDMA */
1734*4882a593Smuzhiyun 	err = xilinx_dma_reset(chan);
1735*4882a593Smuzhiyun 	if (err)
1736*4882a593Smuzhiyun 		return err;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	/* Enable interrupts */
1739*4882a593Smuzhiyun 	dma_ctrl_set(chan, XILINX_DMA_REG_DMACR,
1740*4882a593Smuzhiyun 		      XILINX_DMA_DMAXR_ALL_IRQ_MASK);
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	return 0;
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun /**
1746*4882a593Smuzhiyun  * xilinx_mcdma_irq_handler - MCDMA Interrupt handler
1747*4882a593Smuzhiyun  * @irq: IRQ number
1748*4882a593Smuzhiyun  * @data: Pointer to the Xilinx MCDMA channel structure
1749*4882a593Smuzhiyun  *
1750*4882a593Smuzhiyun  * Return: IRQ_HANDLED/IRQ_NONE
1751*4882a593Smuzhiyun  */
xilinx_mcdma_irq_handler(int irq,void * data)1752*4882a593Smuzhiyun static irqreturn_t xilinx_mcdma_irq_handler(int irq, void *data)
1753*4882a593Smuzhiyun {
1754*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = data;
1755*4882a593Smuzhiyun 	u32 status, ser_offset, chan_sermask, chan_offset = 0, chan_id;
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	if (chan->direction == DMA_DEV_TO_MEM)
1758*4882a593Smuzhiyun 		ser_offset = XILINX_MCDMA_RXINT_SER_OFFSET;
1759*4882a593Smuzhiyun 	else
1760*4882a593Smuzhiyun 		ser_offset = XILINX_MCDMA_TXINT_SER_OFFSET;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	/* Read the channel id raising the interrupt*/
1763*4882a593Smuzhiyun 	chan_sermask = dma_ctrl_read(chan, ser_offset);
1764*4882a593Smuzhiyun 	chan_id = ffs(chan_sermask);
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	if (!chan_id)
1767*4882a593Smuzhiyun 		return IRQ_NONE;
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	if (chan->direction == DMA_DEV_TO_MEM)
1770*4882a593Smuzhiyun 		chan_offset = chan->xdev->dma_config->max_channels / 2;
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	chan_offset = chan_offset + (chan_id - 1);
1773*4882a593Smuzhiyun 	chan = chan->xdev->chan[chan_offset];
1774*4882a593Smuzhiyun 	/* Read the status and ack the interrupts. */
1775*4882a593Smuzhiyun 	status = dma_ctrl_read(chan, XILINX_MCDMA_CHAN_SR_OFFSET(chan->tdest));
1776*4882a593Smuzhiyun 	if (!(status & XILINX_MCDMA_IRQ_ALL_MASK))
1777*4882a593Smuzhiyun 		return IRQ_NONE;
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	dma_ctrl_write(chan, XILINX_MCDMA_CHAN_SR_OFFSET(chan->tdest),
1780*4882a593Smuzhiyun 		       status & XILINX_MCDMA_IRQ_ALL_MASK);
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	if (status & XILINX_MCDMA_IRQ_ERR_MASK) {
1783*4882a593Smuzhiyun 		dev_err(chan->dev, "Channel %p has errors %x cdr %x tdr %x\n",
1784*4882a593Smuzhiyun 			chan,
1785*4882a593Smuzhiyun 			dma_ctrl_read(chan, XILINX_MCDMA_CH_ERR_OFFSET),
1786*4882a593Smuzhiyun 			dma_ctrl_read(chan, XILINX_MCDMA_CHAN_CDESC_OFFSET
1787*4882a593Smuzhiyun 				      (chan->tdest)),
1788*4882a593Smuzhiyun 			dma_ctrl_read(chan, XILINX_MCDMA_CHAN_TDESC_OFFSET
1789*4882a593Smuzhiyun 				      (chan->tdest)));
1790*4882a593Smuzhiyun 		chan->err = true;
1791*4882a593Smuzhiyun 	}
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	if (status & XILINX_MCDMA_IRQ_DELAY_MASK) {
1794*4882a593Smuzhiyun 		/*
1795*4882a593Smuzhiyun 		 * Device takes too long to do the transfer when user requires
1796*4882a593Smuzhiyun 		 * responsiveness.
1797*4882a593Smuzhiyun 		 */
1798*4882a593Smuzhiyun 		dev_dbg(chan->dev, "Inter-packet latency too long\n");
1799*4882a593Smuzhiyun 	}
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	if (status & XILINX_MCDMA_IRQ_IOC_MASK) {
1802*4882a593Smuzhiyun 		spin_lock(&chan->lock);
1803*4882a593Smuzhiyun 		xilinx_dma_complete_descriptor(chan);
1804*4882a593Smuzhiyun 		chan->idle = true;
1805*4882a593Smuzhiyun 		chan->start_transfer(chan);
1806*4882a593Smuzhiyun 		spin_unlock(&chan->lock);
1807*4882a593Smuzhiyun 	}
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 	tasklet_schedule(&chan->tasklet);
1810*4882a593Smuzhiyun 	return IRQ_HANDLED;
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun /**
1814*4882a593Smuzhiyun  * xilinx_dma_irq_handler - DMA Interrupt handler
1815*4882a593Smuzhiyun  * @irq: IRQ number
1816*4882a593Smuzhiyun  * @data: Pointer to the Xilinx DMA channel structure
1817*4882a593Smuzhiyun  *
1818*4882a593Smuzhiyun  * Return: IRQ_HANDLED/IRQ_NONE
1819*4882a593Smuzhiyun  */
xilinx_dma_irq_handler(int irq,void * data)1820*4882a593Smuzhiyun static irqreturn_t xilinx_dma_irq_handler(int irq, void *data)
1821*4882a593Smuzhiyun {
1822*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = data;
1823*4882a593Smuzhiyun 	u32 status;
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	/* Read the status and ack the interrupts. */
1826*4882a593Smuzhiyun 	status = dma_ctrl_read(chan, XILINX_DMA_REG_DMASR);
1827*4882a593Smuzhiyun 	if (!(status & XILINX_DMA_DMAXR_ALL_IRQ_MASK))
1828*4882a593Smuzhiyun 		return IRQ_NONE;
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	dma_ctrl_write(chan, XILINX_DMA_REG_DMASR,
1831*4882a593Smuzhiyun 			status & XILINX_DMA_DMAXR_ALL_IRQ_MASK);
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	if (status & XILINX_DMA_DMASR_ERR_IRQ) {
1834*4882a593Smuzhiyun 		/*
1835*4882a593Smuzhiyun 		 * An error occurred. If C_FLUSH_ON_FSYNC is enabled and the
1836*4882a593Smuzhiyun 		 * error is recoverable, ignore it. Otherwise flag the error.
1837*4882a593Smuzhiyun 		 *
1838*4882a593Smuzhiyun 		 * Only recoverable errors can be cleared in the DMASR register,
1839*4882a593Smuzhiyun 		 * make sure not to write to other error bits to 1.
1840*4882a593Smuzhiyun 		 */
1841*4882a593Smuzhiyun 		u32 errors = status & XILINX_DMA_DMASR_ALL_ERR_MASK;
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 		dma_ctrl_write(chan, XILINX_DMA_REG_DMASR,
1844*4882a593Smuzhiyun 				errors & XILINX_DMA_DMASR_ERR_RECOVER_MASK);
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 		if (!chan->flush_on_fsync ||
1847*4882a593Smuzhiyun 		    (errors & ~XILINX_DMA_DMASR_ERR_RECOVER_MASK)) {
1848*4882a593Smuzhiyun 			dev_err(chan->dev,
1849*4882a593Smuzhiyun 				"Channel %p has errors %x, cdr %x tdr %x\n",
1850*4882a593Smuzhiyun 				chan, errors,
1851*4882a593Smuzhiyun 				dma_ctrl_read(chan, XILINX_DMA_REG_CURDESC),
1852*4882a593Smuzhiyun 				dma_ctrl_read(chan, XILINX_DMA_REG_TAILDESC));
1853*4882a593Smuzhiyun 			chan->err = true;
1854*4882a593Smuzhiyun 		}
1855*4882a593Smuzhiyun 	}
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	if (status & XILINX_DMA_DMASR_DLY_CNT_IRQ) {
1858*4882a593Smuzhiyun 		/*
1859*4882a593Smuzhiyun 		 * Device takes too long to do the transfer when user requires
1860*4882a593Smuzhiyun 		 * responsiveness.
1861*4882a593Smuzhiyun 		 */
1862*4882a593Smuzhiyun 		dev_dbg(chan->dev, "Inter-packet latency too long\n");
1863*4882a593Smuzhiyun 	}
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	if (status & XILINX_DMA_DMASR_FRM_CNT_IRQ) {
1866*4882a593Smuzhiyun 		spin_lock(&chan->lock);
1867*4882a593Smuzhiyun 		xilinx_dma_complete_descriptor(chan);
1868*4882a593Smuzhiyun 		chan->idle = true;
1869*4882a593Smuzhiyun 		chan->start_transfer(chan);
1870*4882a593Smuzhiyun 		spin_unlock(&chan->lock);
1871*4882a593Smuzhiyun 	}
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 	tasklet_schedule(&chan->tasklet);
1874*4882a593Smuzhiyun 	return IRQ_HANDLED;
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun /**
1878*4882a593Smuzhiyun  * append_desc_queue - Queuing descriptor
1879*4882a593Smuzhiyun  * @chan: Driver specific dma channel
1880*4882a593Smuzhiyun  * @desc: dma transaction descriptor
1881*4882a593Smuzhiyun  */
append_desc_queue(struct xilinx_dma_chan * chan,struct xilinx_dma_tx_descriptor * desc)1882*4882a593Smuzhiyun static void append_desc_queue(struct xilinx_dma_chan *chan,
1883*4882a593Smuzhiyun 			      struct xilinx_dma_tx_descriptor *desc)
1884*4882a593Smuzhiyun {
1885*4882a593Smuzhiyun 	struct xilinx_vdma_tx_segment *tail_segment;
1886*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *tail_desc;
1887*4882a593Smuzhiyun 	struct xilinx_axidma_tx_segment *axidma_tail_segment;
1888*4882a593Smuzhiyun 	struct xilinx_aximcdma_tx_segment *aximcdma_tail_segment;
1889*4882a593Smuzhiyun 	struct xilinx_cdma_tx_segment *cdma_tail_segment;
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 	if (list_empty(&chan->pending_list))
1892*4882a593Smuzhiyun 		goto append;
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun 	/*
1895*4882a593Smuzhiyun 	 * Add the hardware descriptor to the chain of hardware descriptors
1896*4882a593Smuzhiyun 	 * that already exists in memory.
1897*4882a593Smuzhiyun 	 */
1898*4882a593Smuzhiyun 	tail_desc = list_last_entry(&chan->pending_list,
1899*4882a593Smuzhiyun 				    struct xilinx_dma_tx_descriptor, node);
1900*4882a593Smuzhiyun 	if (chan->xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
1901*4882a593Smuzhiyun 		tail_segment = list_last_entry(&tail_desc->segments,
1902*4882a593Smuzhiyun 					       struct xilinx_vdma_tx_segment,
1903*4882a593Smuzhiyun 					       node);
1904*4882a593Smuzhiyun 		tail_segment->hw.next_desc = (u32)desc->async_tx.phys;
1905*4882a593Smuzhiyun 	} else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
1906*4882a593Smuzhiyun 		cdma_tail_segment = list_last_entry(&tail_desc->segments,
1907*4882a593Smuzhiyun 						struct xilinx_cdma_tx_segment,
1908*4882a593Smuzhiyun 						node);
1909*4882a593Smuzhiyun 		cdma_tail_segment->hw.next_desc = (u32)desc->async_tx.phys;
1910*4882a593Smuzhiyun 	} else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
1911*4882a593Smuzhiyun 		axidma_tail_segment = list_last_entry(&tail_desc->segments,
1912*4882a593Smuzhiyun 					       struct xilinx_axidma_tx_segment,
1913*4882a593Smuzhiyun 					       node);
1914*4882a593Smuzhiyun 		axidma_tail_segment->hw.next_desc = (u32)desc->async_tx.phys;
1915*4882a593Smuzhiyun 	} else {
1916*4882a593Smuzhiyun 		aximcdma_tail_segment =
1917*4882a593Smuzhiyun 			list_last_entry(&tail_desc->segments,
1918*4882a593Smuzhiyun 					struct xilinx_aximcdma_tx_segment,
1919*4882a593Smuzhiyun 					node);
1920*4882a593Smuzhiyun 		aximcdma_tail_segment->hw.next_desc = (u32)desc->async_tx.phys;
1921*4882a593Smuzhiyun 	}
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	/*
1924*4882a593Smuzhiyun 	 * Add the software descriptor and all children to the list
1925*4882a593Smuzhiyun 	 * of pending transactions
1926*4882a593Smuzhiyun 	 */
1927*4882a593Smuzhiyun append:
1928*4882a593Smuzhiyun 	list_add_tail(&desc->node, &chan->pending_list);
1929*4882a593Smuzhiyun 	chan->desc_pendingcount++;
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun 	if (chan->has_sg && (chan->xdev->dma_config->dmatype == XDMA_TYPE_VDMA)
1932*4882a593Smuzhiyun 	    && unlikely(chan->desc_pendingcount > chan->num_frms)) {
1933*4882a593Smuzhiyun 		dev_dbg(chan->dev, "desc pendingcount is too high\n");
1934*4882a593Smuzhiyun 		chan->desc_pendingcount = chan->num_frms;
1935*4882a593Smuzhiyun 	}
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun /**
1939*4882a593Smuzhiyun  * xilinx_dma_tx_submit - Submit DMA transaction
1940*4882a593Smuzhiyun  * @tx: Async transaction descriptor
1941*4882a593Smuzhiyun  *
1942*4882a593Smuzhiyun  * Return: cookie value on success and failure value on error
1943*4882a593Smuzhiyun  */
xilinx_dma_tx_submit(struct dma_async_tx_descriptor * tx)1944*4882a593Smuzhiyun static dma_cookie_t xilinx_dma_tx_submit(struct dma_async_tx_descriptor *tx)
1945*4882a593Smuzhiyun {
1946*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *desc = to_dma_tx_descriptor(tx);
1947*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = to_xilinx_chan(tx->chan);
1948*4882a593Smuzhiyun 	dma_cookie_t cookie;
1949*4882a593Smuzhiyun 	unsigned long flags;
1950*4882a593Smuzhiyun 	int err;
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 	if (chan->cyclic) {
1953*4882a593Smuzhiyun 		xilinx_dma_free_tx_descriptor(chan, desc);
1954*4882a593Smuzhiyun 		return -EBUSY;
1955*4882a593Smuzhiyun 	}
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	if (chan->err) {
1958*4882a593Smuzhiyun 		/*
1959*4882a593Smuzhiyun 		 * If reset fails, need to hard reset the system.
1960*4882a593Smuzhiyun 		 * Channel is no longer functional
1961*4882a593Smuzhiyun 		 */
1962*4882a593Smuzhiyun 		err = xilinx_dma_chan_reset(chan);
1963*4882a593Smuzhiyun 		if (err < 0)
1964*4882a593Smuzhiyun 			return err;
1965*4882a593Smuzhiyun 	}
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
1968*4882a593Smuzhiyun 
1969*4882a593Smuzhiyun 	cookie = dma_cookie_assign(tx);
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	/* Put this transaction onto the tail of the pending queue */
1972*4882a593Smuzhiyun 	append_desc_queue(chan, desc);
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	if (desc->cyclic)
1975*4882a593Smuzhiyun 		chan->cyclic = true;
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun 	chan->terminating = false;
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 	return cookie;
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun /**
1985*4882a593Smuzhiyun  * xilinx_vdma_dma_prep_interleaved - prepare a descriptor for a
1986*4882a593Smuzhiyun  *	DMA_SLAVE transaction
1987*4882a593Smuzhiyun  * @dchan: DMA channel
1988*4882a593Smuzhiyun  * @xt: Interleaved template pointer
1989*4882a593Smuzhiyun  * @flags: transfer ack flags
1990*4882a593Smuzhiyun  *
1991*4882a593Smuzhiyun  * Return: Async transaction descriptor on success and NULL on failure
1992*4882a593Smuzhiyun  */
1993*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
xilinx_vdma_dma_prep_interleaved(struct dma_chan * dchan,struct dma_interleaved_template * xt,unsigned long flags)1994*4882a593Smuzhiyun xilinx_vdma_dma_prep_interleaved(struct dma_chan *dchan,
1995*4882a593Smuzhiyun 				 struct dma_interleaved_template *xt,
1996*4882a593Smuzhiyun 				 unsigned long flags)
1997*4882a593Smuzhiyun {
1998*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
1999*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *desc;
2000*4882a593Smuzhiyun 	struct xilinx_vdma_tx_segment *segment;
2001*4882a593Smuzhiyun 	struct xilinx_vdma_desc_hw *hw;
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	if (!is_slave_direction(xt->dir))
2004*4882a593Smuzhiyun 		return NULL;
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	if (!xt->numf || !xt->sgl[0].size)
2007*4882a593Smuzhiyun 		return NULL;
2008*4882a593Smuzhiyun 
2009*4882a593Smuzhiyun 	if (xt->frame_size != 1)
2010*4882a593Smuzhiyun 		return NULL;
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 	/* Allocate a transaction descriptor. */
2013*4882a593Smuzhiyun 	desc = xilinx_dma_alloc_tx_descriptor(chan);
2014*4882a593Smuzhiyun 	if (!desc)
2015*4882a593Smuzhiyun 		return NULL;
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
2018*4882a593Smuzhiyun 	desc->async_tx.tx_submit = xilinx_dma_tx_submit;
2019*4882a593Smuzhiyun 	async_tx_ack(&desc->async_tx);
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	/* Allocate the link descriptor from DMA pool */
2022*4882a593Smuzhiyun 	segment = xilinx_vdma_alloc_tx_segment(chan);
2023*4882a593Smuzhiyun 	if (!segment)
2024*4882a593Smuzhiyun 		goto error;
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	/* Fill in the hardware descriptor */
2027*4882a593Smuzhiyun 	hw = &segment->hw;
2028*4882a593Smuzhiyun 	hw->vsize = xt->numf;
2029*4882a593Smuzhiyun 	hw->hsize = xt->sgl[0].size;
2030*4882a593Smuzhiyun 	hw->stride = (xt->sgl[0].icg + xt->sgl[0].size) <<
2031*4882a593Smuzhiyun 			XILINX_DMA_FRMDLY_STRIDE_STRIDE_SHIFT;
2032*4882a593Smuzhiyun 	hw->stride |= chan->config.frm_dly <<
2033*4882a593Smuzhiyun 			XILINX_DMA_FRMDLY_STRIDE_FRMDLY_SHIFT;
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 	if (xt->dir != DMA_MEM_TO_DEV) {
2036*4882a593Smuzhiyun 		if (chan->ext_addr) {
2037*4882a593Smuzhiyun 			hw->buf_addr = lower_32_bits(xt->dst_start);
2038*4882a593Smuzhiyun 			hw->buf_addr_msb = upper_32_bits(xt->dst_start);
2039*4882a593Smuzhiyun 		} else {
2040*4882a593Smuzhiyun 			hw->buf_addr = xt->dst_start;
2041*4882a593Smuzhiyun 		}
2042*4882a593Smuzhiyun 	} else {
2043*4882a593Smuzhiyun 		if (chan->ext_addr) {
2044*4882a593Smuzhiyun 			hw->buf_addr = lower_32_bits(xt->src_start);
2045*4882a593Smuzhiyun 			hw->buf_addr_msb = upper_32_bits(xt->src_start);
2046*4882a593Smuzhiyun 		} else {
2047*4882a593Smuzhiyun 			hw->buf_addr = xt->src_start;
2048*4882a593Smuzhiyun 		}
2049*4882a593Smuzhiyun 	}
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	/* Insert the segment into the descriptor segments list. */
2052*4882a593Smuzhiyun 	list_add_tail(&segment->node, &desc->segments);
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	/* Link the last hardware descriptor with the first. */
2055*4882a593Smuzhiyun 	segment = list_first_entry(&desc->segments,
2056*4882a593Smuzhiyun 				   struct xilinx_vdma_tx_segment, node);
2057*4882a593Smuzhiyun 	desc->async_tx.phys = segment->phys;
2058*4882a593Smuzhiyun 
2059*4882a593Smuzhiyun 	return &desc->async_tx;
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun error:
2062*4882a593Smuzhiyun 	xilinx_dma_free_tx_descriptor(chan, desc);
2063*4882a593Smuzhiyun 	return NULL;
2064*4882a593Smuzhiyun }
2065*4882a593Smuzhiyun 
2066*4882a593Smuzhiyun /**
2067*4882a593Smuzhiyun  * xilinx_cdma_prep_memcpy - prepare descriptors for a memcpy transaction
2068*4882a593Smuzhiyun  * @dchan: DMA channel
2069*4882a593Smuzhiyun  * @dma_dst: destination address
2070*4882a593Smuzhiyun  * @dma_src: source address
2071*4882a593Smuzhiyun  * @len: transfer length
2072*4882a593Smuzhiyun  * @flags: transfer ack flags
2073*4882a593Smuzhiyun  *
2074*4882a593Smuzhiyun  * Return: Async transaction descriptor on success and NULL on failure
2075*4882a593Smuzhiyun  */
2076*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
xilinx_cdma_prep_memcpy(struct dma_chan * dchan,dma_addr_t dma_dst,dma_addr_t dma_src,size_t len,unsigned long flags)2077*4882a593Smuzhiyun xilinx_cdma_prep_memcpy(struct dma_chan *dchan, dma_addr_t dma_dst,
2078*4882a593Smuzhiyun 			dma_addr_t dma_src, size_t len, unsigned long flags)
2079*4882a593Smuzhiyun {
2080*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2081*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *desc;
2082*4882a593Smuzhiyun 	struct xilinx_cdma_tx_segment *segment;
2083*4882a593Smuzhiyun 	struct xilinx_cdma_desc_hw *hw;
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun 	if (!len || len > chan->xdev->max_buffer_len)
2086*4882a593Smuzhiyun 		return NULL;
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun 	desc = xilinx_dma_alloc_tx_descriptor(chan);
2089*4882a593Smuzhiyun 	if (!desc)
2090*4882a593Smuzhiyun 		return NULL;
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun 	dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
2093*4882a593Smuzhiyun 	desc->async_tx.tx_submit = xilinx_dma_tx_submit;
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	/* Allocate the link descriptor from DMA pool */
2096*4882a593Smuzhiyun 	segment = xilinx_cdma_alloc_tx_segment(chan);
2097*4882a593Smuzhiyun 	if (!segment)
2098*4882a593Smuzhiyun 		goto error;
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	hw = &segment->hw;
2101*4882a593Smuzhiyun 	hw->control = len;
2102*4882a593Smuzhiyun 	hw->src_addr = dma_src;
2103*4882a593Smuzhiyun 	hw->dest_addr = dma_dst;
2104*4882a593Smuzhiyun 	if (chan->ext_addr) {
2105*4882a593Smuzhiyun 		hw->src_addr_msb = upper_32_bits(dma_src);
2106*4882a593Smuzhiyun 		hw->dest_addr_msb = upper_32_bits(dma_dst);
2107*4882a593Smuzhiyun 	}
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 	/* Insert the segment into the descriptor segments list. */
2110*4882a593Smuzhiyun 	list_add_tail(&segment->node, &desc->segments);
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	desc->async_tx.phys = segment->phys;
2113*4882a593Smuzhiyun 	hw->next_desc = segment->phys;
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun 	return &desc->async_tx;
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun error:
2118*4882a593Smuzhiyun 	xilinx_dma_free_tx_descriptor(chan, desc);
2119*4882a593Smuzhiyun 	return NULL;
2120*4882a593Smuzhiyun }
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun /**
2123*4882a593Smuzhiyun  * xilinx_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
2124*4882a593Smuzhiyun  * @dchan: DMA channel
2125*4882a593Smuzhiyun  * @sgl: scatterlist to transfer to/from
2126*4882a593Smuzhiyun  * @sg_len: number of entries in @scatterlist
2127*4882a593Smuzhiyun  * @direction: DMA direction
2128*4882a593Smuzhiyun  * @flags: transfer ack flags
2129*4882a593Smuzhiyun  * @context: APP words of the descriptor
2130*4882a593Smuzhiyun  *
2131*4882a593Smuzhiyun  * Return: Async transaction descriptor on success and NULL on failure
2132*4882a593Smuzhiyun  */
xilinx_dma_prep_slave_sg(struct dma_chan * dchan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)2133*4882a593Smuzhiyun static struct dma_async_tx_descriptor *xilinx_dma_prep_slave_sg(
2134*4882a593Smuzhiyun 	struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len,
2135*4882a593Smuzhiyun 	enum dma_transfer_direction direction, unsigned long flags,
2136*4882a593Smuzhiyun 	void *context)
2137*4882a593Smuzhiyun {
2138*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2139*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *desc;
2140*4882a593Smuzhiyun 	struct xilinx_axidma_tx_segment *segment = NULL;
2141*4882a593Smuzhiyun 	u32 *app_w = (u32 *)context;
2142*4882a593Smuzhiyun 	struct scatterlist *sg;
2143*4882a593Smuzhiyun 	size_t copy;
2144*4882a593Smuzhiyun 	size_t sg_used;
2145*4882a593Smuzhiyun 	unsigned int i;
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun 	if (!is_slave_direction(direction))
2148*4882a593Smuzhiyun 		return NULL;
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	/* Allocate a transaction descriptor. */
2151*4882a593Smuzhiyun 	desc = xilinx_dma_alloc_tx_descriptor(chan);
2152*4882a593Smuzhiyun 	if (!desc)
2153*4882a593Smuzhiyun 		return NULL;
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
2156*4882a593Smuzhiyun 	desc->async_tx.tx_submit = xilinx_dma_tx_submit;
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	/* Build transactions using information in the scatter gather list */
2159*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sg_len, i) {
2160*4882a593Smuzhiyun 		sg_used = 0;
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 		/* Loop until the entire scatterlist entry is used */
2163*4882a593Smuzhiyun 		while (sg_used < sg_dma_len(sg)) {
2164*4882a593Smuzhiyun 			struct xilinx_axidma_desc_hw *hw;
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 			/* Get a free segment */
2167*4882a593Smuzhiyun 			segment = xilinx_axidma_alloc_tx_segment(chan);
2168*4882a593Smuzhiyun 			if (!segment)
2169*4882a593Smuzhiyun 				goto error;
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 			/*
2172*4882a593Smuzhiyun 			 * Calculate the maximum number of bytes to transfer,
2173*4882a593Smuzhiyun 			 * making sure it is less than the hw limit
2174*4882a593Smuzhiyun 			 */
2175*4882a593Smuzhiyun 			copy = xilinx_dma_calc_copysize(chan, sg_dma_len(sg),
2176*4882a593Smuzhiyun 							sg_used);
2177*4882a593Smuzhiyun 			hw = &segment->hw;
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun 			/* Fill in the descriptor */
2180*4882a593Smuzhiyun 			xilinx_axidma_buf(chan, hw, sg_dma_address(sg),
2181*4882a593Smuzhiyun 					  sg_used, 0);
2182*4882a593Smuzhiyun 
2183*4882a593Smuzhiyun 			hw->control = copy;
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 			if (chan->direction == DMA_MEM_TO_DEV) {
2186*4882a593Smuzhiyun 				if (app_w)
2187*4882a593Smuzhiyun 					memcpy(hw->app, app_w, sizeof(u32) *
2188*4882a593Smuzhiyun 					       XILINX_DMA_NUM_APP_WORDS);
2189*4882a593Smuzhiyun 			}
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 			sg_used += copy;
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 			/*
2194*4882a593Smuzhiyun 			 * Insert the segment into the descriptor segments
2195*4882a593Smuzhiyun 			 * list.
2196*4882a593Smuzhiyun 			 */
2197*4882a593Smuzhiyun 			list_add_tail(&segment->node, &desc->segments);
2198*4882a593Smuzhiyun 		}
2199*4882a593Smuzhiyun 	}
2200*4882a593Smuzhiyun 
2201*4882a593Smuzhiyun 	segment = list_first_entry(&desc->segments,
2202*4882a593Smuzhiyun 				   struct xilinx_axidma_tx_segment, node);
2203*4882a593Smuzhiyun 	desc->async_tx.phys = segment->phys;
2204*4882a593Smuzhiyun 
2205*4882a593Smuzhiyun 	/* For the last DMA_MEM_TO_DEV transfer, set EOP */
2206*4882a593Smuzhiyun 	if (chan->direction == DMA_MEM_TO_DEV) {
2207*4882a593Smuzhiyun 		segment->hw.control |= XILINX_DMA_BD_SOP;
2208*4882a593Smuzhiyun 		segment = list_last_entry(&desc->segments,
2209*4882a593Smuzhiyun 					  struct xilinx_axidma_tx_segment,
2210*4882a593Smuzhiyun 					  node);
2211*4882a593Smuzhiyun 		segment->hw.control |= XILINX_DMA_BD_EOP;
2212*4882a593Smuzhiyun 	}
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun 	return &desc->async_tx;
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun error:
2217*4882a593Smuzhiyun 	xilinx_dma_free_tx_descriptor(chan, desc);
2218*4882a593Smuzhiyun 	return NULL;
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun 
2221*4882a593Smuzhiyun /**
2222*4882a593Smuzhiyun  * xilinx_dma_prep_dma_cyclic - prepare descriptors for a DMA_SLAVE transaction
2223*4882a593Smuzhiyun  * @dchan: DMA channel
2224*4882a593Smuzhiyun  * @buf_addr: Physical address of the buffer
2225*4882a593Smuzhiyun  * @buf_len: Total length of the cyclic buffers
2226*4882a593Smuzhiyun  * @period_len: length of individual cyclic buffer
2227*4882a593Smuzhiyun  * @direction: DMA direction
2228*4882a593Smuzhiyun  * @flags: transfer ack flags
2229*4882a593Smuzhiyun  *
2230*4882a593Smuzhiyun  * Return: Async transaction descriptor on success and NULL on failure
2231*4882a593Smuzhiyun  */
xilinx_dma_prep_dma_cyclic(struct dma_chan * dchan,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)2232*4882a593Smuzhiyun static struct dma_async_tx_descriptor *xilinx_dma_prep_dma_cyclic(
2233*4882a593Smuzhiyun 	struct dma_chan *dchan, dma_addr_t buf_addr, size_t buf_len,
2234*4882a593Smuzhiyun 	size_t period_len, enum dma_transfer_direction direction,
2235*4882a593Smuzhiyun 	unsigned long flags)
2236*4882a593Smuzhiyun {
2237*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2238*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *desc;
2239*4882a593Smuzhiyun 	struct xilinx_axidma_tx_segment *segment, *head_segment, *prev = NULL;
2240*4882a593Smuzhiyun 	size_t copy, sg_used;
2241*4882a593Smuzhiyun 	unsigned int num_periods;
2242*4882a593Smuzhiyun 	int i;
2243*4882a593Smuzhiyun 	u32 reg;
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun 	if (!period_len)
2246*4882a593Smuzhiyun 		return NULL;
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun 	num_periods = buf_len / period_len;
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun 	if (!num_periods)
2251*4882a593Smuzhiyun 		return NULL;
2252*4882a593Smuzhiyun 
2253*4882a593Smuzhiyun 	if (!is_slave_direction(direction))
2254*4882a593Smuzhiyun 		return NULL;
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 	/* Allocate a transaction descriptor. */
2257*4882a593Smuzhiyun 	desc = xilinx_dma_alloc_tx_descriptor(chan);
2258*4882a593Smuzhiyun 	if (!desc)
2259*4882a593Smuzhiyun 		return NULL;
2260*4882a593Smuzhiyun 
2261*4882a593Smuzhiyun 	chan->direction = direction;
2262*4882a593Smuzhiyun 	dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
2263*4882a593Smuzhiyun 	desc->async_tx.tx_submit = xilinx_dma_tx_submit;
2264*4882a593Smuzhiyun 
2265*4882a593Smuzhiyun 	for (i = 0; i < num_periods; ++i) {
2266*4882a593Smuzhiyun 		sg_used = 0;
2267*4882a593Smuzhiyun 
2268*4882a593Smuzhiyun 		while (sg_used < period_len) {
2269*4882a593Smuzhiyun 			struct xilinx_axidma_desc_hw *hw;
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 			/* Get a free segment */
2272*4882a593Smuzhiyun 			segment = xilinx_axidma_alloc_tx_segment(chan);
2273*4882a593Smuzhiyun 			if (!segment)
2274*4882a593Smuzhiyun 				goto error;
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun 			/*
2277*4882a593Smuzhiyun 			 * Calculate the maximum number of bytes to transfer,
2278*4882a593Smuzhiyun 			 * making sure it is less than the hw limit
2279*4882a593Smuzhiyun 			 */
2280*4882a593Smuzhiyun 			copy = xilinx_dma_calc_copysize(chan, period_len,
2281*4882a593Smuzhiyun 							sg_used);
2282*4882a593Smuzhiyun 			hw = &segment->hw;
2283*4882a593Smuzhiyun 			xilinx_axidma_buf(chan, hw, buf_addr, sg_used,
2284*4882a593Smuzhiyun 					  period_len * i);
2285*4882a593Smuzhiyun 			hw->control = copy;
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun 			if (prev)
2288*4882a593Smuzhiyun 				prev->hw.next_desc = segment->phys;
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 			prev = segment;
2291*4882a593Smuzhiyun 			sg_used += copy;
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun 			/*
2294*4882a593Smuzhiyun 			 * Insert the segment into the descriptor segments
2295*4882a593Smuzhiyun 			 * list.
2296*4882a593Smuzhiyun 			 */
2297*4882a593Smuzhiyun 			list_add_tail(&segment->node, &desc->segments);
2298*4882a593Smuzhiyun 		}
2299*4882a593Smuzhiyun 	}
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 	head_segment = list_first_entry(&desc->segments,
2302*4882a593Smuzhiyun 				   struct xilinx_axidma_tx_segment, node);
2303*4882a593Smuzhiyun 	desc->async_tx.phys = head_segment->phys;
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun 	desc->cyclic = true;
2306*4882a593Smuzhiyun 	reg = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
2307*4882a593Smuzhiyun 	reg |= XILINX_DMA_CR_CYCLIC_BD_EN_MASK;
2308*4882a593Smuzhiyun 	dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, reg);
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 	segment = list_last_entry(&desc->segments,
2311*4882a593Smuzhiyun 				  struct xilinx_axidma_tx_segment,
2312*4882a593Smuzhiyun 				  node);
2313*4882a593Smuzhiyun 	segment->hw.next_desc = (u32) head_segment->phys;
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun 	/* For the last DMA_MEM_TO_DEV transfer, set EOP */
2316*4882a593Smuzhiyun 	if (direction == DMA_MEM_TO_DEV) {
2317*4882a593Smuzhiyun 		head_segment->hw.control |= XILINX_DMA_BD_SOP;
2318*4882a593Smuzhiyun 		segment->hw.control |= XILINX_DMA_BD_EOP;
2319*4882a593Smuzhiyun 	}
2320*4882a593Smuzhiyun 
2321*4882a593Smuzhiyun 	return &desc->async_tx;
2322*4882a593Smuzhiyun 
2323*4882a593Smuzhiyun error:
2324*4882a593Smuzhiyun 	xilinx_dma_free_tx_descriptor(chan, desc);
2325*4882a593Smuzhiyun 	return NULL;
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun /**
2329*4882a593Smuzhiyun  * xilinx_mcdma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
2330*4882a593Smuzhiyun  * @dchan: DMA channel
2331*4882a593Smuzhiyun  * @sgl: scatterlist to transfer to/from
2332*4882a593Smuzhiyun  * @sg_len: number of entries in @scatterlist
2333*4882a593Smuzhiyun  * @direction: DMA direction
2334*4882a593Smuzhiyun  * @flags: transfer ack flags
2335*4882a593Smuzhiyun  * @context: APP words of the descriptor
2336*4882a593Smuzhiyun  *
2337*4882a593Smuzhiyun  * Return: Async transaction descriptor on success and NULL on failure
2338*4882a593Smuzhiyun  */
2339*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
xilinx_mcdma_prep_slave_sg(struct dma_chan * dchan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)2340*4882a593Smuzhiyun xilinx_mcdma_prep_slave_sg(struct dma_chan *dchan, struct scatterlist *sgl,
2341*4882a593Smuzhiyun 			   unsigned int sg_len,
2342*4882a593Smuzhiyun 			   enum dma_transfer_direction direction,
2343*4882a593Smuzhiyun 			   unsigned long flags, void *context)
2344*4882a593Smuzhiyun {
2345*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2346*4882a593Smuzhiyun 	struct xilinx_dma_tx_descriptor *desc;
2347*4882a593Smuzhiyun 	struct xilinx_aximcdma_tx_segment *segment = NULL;
2348*4882a593Smuzhiyun 	u32 *app_w = (u32 *)context;
2349*4882a593Smuzhiyun 	struct scatterlist *sg;
2350*4882a593Smuzhiyun 	size_t copy;
2351*4882a593Smuzhiyun 	size_t sg_used;
2352*4882a593Smuzhiyun 	unsigned int i;
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 	if (!is_slave_direction(direction))
2355*4882a593Smuzhiyun 		return NULL;
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun 	/* Allocate a transaction descriptor. */
2358*4882a593Smuzhiyun 	desc = xilinx_dma_alloc_tx_descriptor(chan);
2359*4882a593Smuzhiyun 	if (!desc)
2360*4882a593Smuzhiyun 		return NULL;
2361*4882a593Smuzhiyun 
2362*4882a593Smuzhiyun 	dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
2363*4882a593Smuzhiyun 	desc->async_tx.tx_submit = xilinx_dma_tx_submit;
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun 	/* Build transactions using information in the scatter gather list */
2366*4882a593Smuzhiyun 	for_each_sg(sgl, sg, sg_len, i) {
2367*4882a593Smuzhiyun 		sg_used = 0;
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun 		/* Loop until the entire scatterlist entry is used */
2370*4882a593Smuzhiyun 		while (sg_used < sg_dma_len(sg)) {
2371*4882a593Smuzhiyun 			struct xilinx_aximcdma_desc_hw *hw;
2372*4882a593Smuzhiyun 
2373*4882a593Smuzhiyun 			/* Get a free segment */
2374*4882a593Smuzhiyun 			segment = xilinx_aximcdma_alloc_tx_segment(chan);
2375*4882a593Smuzhiyun 			if (!segment)
2376*4882a593Smuzhiyun 				goto error;
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 			/*
2379*4882a593Smuzhiyun 			 * Calculate the maximum number of bytes to transfer,
2380*4882a593Smuzhiyun 			 * making sure it is less than the hw limit
2381*4882a593Smuzhiyun 			 */
2382*4882a593Smuzhiyun 			copy = min_t(size_t, sg_dma_len(sg) - sg_used,
2383*4882a593Smuzhiyun 				     chan->xdev->max_buffer_len);
2384*4882a593Smuzhiyun 			hw = &segment->hw;
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 			/* Fill in the descriptor */
2387*4882a593Smuzhiyun 			xilinx_aximcdma_buf(chan, hw, sg_dma_address(sg),
2388*4882a593Smuzhiyun 					    sg_used);
2389*4882a593Smuzhiyun 			hw->control = copy;
2390*4882a593Smuzhiyun 
2391*4882a593Smuzhiyun 			if (chan->direction == DMA_MEM_TO_DEV && app_w) {
2392*4882a593Smuzhiyun 				memcpy(hw->app, app_w, sizeof(u32) *
2393*4882a593Smuzhiyun 				       XILINX_DMA_NUM_APP_WORDS);
2394*4882a593Smuzhiyun 			}
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 			sg_used += copy;
2397*4882a593Smuzhiyun 			/*
2398*4882a593Smuzhiyun 			 * Insert the segment into the descriptor segments
2399*4882a593Smuzhiyun 			 * list.
2400*4882a593Smuzhiyun 			 */
2401*4882a593Smuzhiyun 			list_add_tail(&segment->node, &desc->segments);
2402*4882a593Smuzhiyun 		}
2403*4882a593Smuzhiyun 	}
2404*4882a593Smuzhiyun 
2405*4882a593Smuzhiyun 	segment = list_first_entry(&desc->segments,
2406*4882a593Smuzhiyun 				   struct xilinx_aximcdma_tx_segment, node);
2407*4882a593Smuzhiyun 	desc->async_tx.phys = segment->phys;
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 	/* For the last DMA_MEM_TO_DEV transfer, set EOP */
2410*4882a593Smuzhiyun 	if (chan->direction == DMA_MEM_TO_DEV) {
2411*4882a593Smuzhiyun 		segment->hw.control |= XILINX_MCDMA_BD_SOP;
2412*4882a593Smuzhiyun 		segment = list_last_entry(&desc->segments,
2413*4882a593Smuzhiyun 					  struct xilinx_aximcdma_tx_segment,
2414*4882a593Smuzhiyun 					  node);
2415*4882a593Smuzhiyun 		segment->hw.control |= XILINX_MCDMA_BD_EOP;
2416*4882a593Smuzhiyun 	}
2417*4882a593Smuzhiyun 
2418*4882a593Smuzhiyun 	return &desc->async_tx;
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun error:
2421*4882a593Smuzhiyun 	xilinx_dma_free_tx_descriptor(chan, desc);
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	return NULL;
2424*4882a593Smuzhiyun }
2425*4882a593Smuzhiyun 
2426*4882a593Smuzhiyun /**
2427*4882a593Smuzhiyun  * xilinx_dma_terminate_all - Halt the channel and free descriptors
2428*4882a593Smuzhiyun  * @dchan: Driver specific DMA Channel pointer
2429*4882a593Smuzhiyun  *
2430*4882a593Smuzhiyun  * Return: '0' always.
2431*4882a593Smuzhiyun  */
xilinx_dma_terminate_all(struct dma_chan * dchan)2432*4882a593Smuzhiyun static int xilinx_dma_terminate_all(struct dma_chan *dchan)
2433*4882a593Smuzhiyun {
2434*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2435*4882a593Smuzhiyun 	u32 reg;
2436*4882a593Smuzhiyun 	int err;
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun 	if (!chan->cyclic) {
2439*4882a593Smuzhiyun 		err = chan->stop_transfer(chan);
2440*4882a593Smuzhiyun 		if (err) {
2441*4882a593Smuzhiyun 			dev_err(chan->dev, "Cannot stop channel %p: %x\n",
2442*4882a593Smuzhiyun 				chan, dma_ctrl_read(chan,
2443*4882a593Smuzhiyun 				XILINX_DMA_REG_DMASR));
2444*4882a593Smuzhiyun 			chan->err = true;
2445*4882a593Smuzhiyun 		}
2446*4882a593Smuzhiyun 	}
2447*4882a593Smuzhiyun 
2448*4882a593Smuzhiyun 	xilinx_dma_chan_reset(chan);
2449*4882a593Smuzhiyun 	/* Remove and free all of the descriptors in the lists */
2450*4882a593Smuzhiyun 	chan->terminating = true;
2451*4882a593Smuzhiyun 	xilinx_dma_free_descriptors(chan);
2452*4882a593Smuzhiyun 	chan->idle = true;
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun 	if (chan->cyclic) {
2455*4882a593Smuzhiyun 		reg = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
2456*4882a593Smuzhiyun 		reg &= ~XILINX_DMA_CR_CYCLIC_BD_EN_MASK;
2457*4882a593Smuzhiyun 		dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, reg);
2458*4882a593Smuzhiyun 		chan->cyclic = false;
2459*4882a593Smuzhiyun 	}
2460*4882a593Smuzhiyun 
2461*4882a593Smuzhiyun 	if ((chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) && chan->has_sg)
2462*4882a593Smuzhiyun 		dma_ctrl_clr(chan, XILINX_DMA_REG_DMACR,
2463*4882a593Smuzhiyun 			     XILINX_CDMA_CR_SGMODE);
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun 	return 0;
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun /**
2469*4882a593Smuzhiyun  * xilinx_dma_channel_set_config - Configure VDMA channel
2470*4882a593Smuzhiyun  * Run-time configuration for Axi VDMA, supports:
2471*4882a593Smuzhiyun  * . halt the channel
2472*4882a593Smuzhiyun  * . configure interrupt coalescing and inter-packet delay threshold
2473*4882a593Smuzhiyun  * . start/stop parking
2474*4882a593Smuzhiyun  * . enable genlock
2475*4882a593Smuzhiyun  *
2476*4882a593Smuzhiyun  * @dchan: DMA channel
2477*4882a593Smuzhiyun  * @cfg: VDMA device configuration pointer
2478*4882a593Smuzhiyun  *
2479*4882a593Smuzhiyun  * Return: '0' on success and failure value on error
2480*4882a593Smuzhiyun  */
xilinx_vdma_channel_set_config(struct dma_chan * dchan,struct xilinx_vdma_config * cfg)2481*4882a593Smuzhiyun int xilinx_vdma_channel_set_config(struct dma_chan *dchan,
2482*4882a593Smuzhiyun 					struct xilinx_vdma_config *cfg)
2483*4882a593Smuzhiyun {
2484*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2485*4882a593Smuzhiyun 	u32 dmacr;
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun 	if (cfg->reset)
2488*4882a593Smuzhiyun 		return xilinx_dma_chan_reset(chan);
2489*4882a593Smuzhiyun 
2490*4882a593Smuzhiyun 	dmacr = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun 	chan->config.frm_dly = cfg->frm_dly;
2493*4882a593Smuzhiyun 	chan->config.park = cfg->park;
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 	/* genlock settings */
2496*4882a593Smuzhiyun 	chan->config.gen_lock = cfg->gen_lock;
2497*4882a593Smuzhiyun 	chan->config.master = cfg->master;
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 	dmacr &= ~XILINX_DMA_DMACR_GENLOCK_EN;
2500*4882a593Smuzhiyun 	if (cfg->gen_lock && chan->genlock) {
2501*4882a593Smuzhiyun 		dmacr |= XILINX_DMA_DMACR_GENLOCK_EN;
2502*4882a593Smuzhiyun 		dmacr &= ~XILINX_DMA_DMACR_MASTER_MASK;
2503*4882a593Smuzhiyun 		dmacr |= cfg->master << XILINX_DMA_DMACR_MASTER_SHIFT;
2504*4882a593Smuzhiyun 	}
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	chan->config.frm_cnt_en = cfg->frm_cnt_en;
2507*4882a593Smuzhiyun 	chan->config.vflip_en = cfg->vflip_en;
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 	if (cfg->park)
2510*4882a593Smuzhiyun 		chan->config.park_frm = cfg->park_frm;
2511*4882a593Smuzhiyun 	else
2512*4882a593Smuzhiyun 		chan->config.park_frm = -1;
2513*4882a593Smuzhiyun 
2514*4882a593Smuzhiyun 	chan->config.coalesc = cfg->coalesc;
2515*4882a593Smuzhiyun 	chan->config.delay = cfg->delay;
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 	if (cfg->coalesc <= XILINX_DMA_DMACR_FRAME_COUNT_MAX) {
2518*4882a593Smuzhiyun 		dmacr &= ~XILINX_DMA_DMACR_FRAME_COUNT_MASK;
2519*4882a593Smuzhiyun 		dmacr |= cfg->coalesc << XILINX_DMA_DMACR_FRAME_COUNT_SHIFT;
2520*4882a593Smuzhiyun 		chan->config.coalesc = cfg->coalesc;
2521*4882a593Smuzhiyun 	}
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun 	if (cfg->delay <= XILINX_DMA_DMACR_DELAY_MAX) {
2524*4882a593Smuzhiyun 		dmacr &= ~XILINX_DMA_DMACR_DELAY_MASK;
2525*4882a593Smuzhiyun 		dmacr |= cfg->delay << XILINX_DMA_DMACR_DELAY_SHIFT;
2526*4882a593Smuzhiyun 		chan->config.delay = cfg->delay;
2527*4882a593Smuzhiyun 	}
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	/* FSync Source selection */
2530*4882a593Smuzhiyun 	dmacr &= ~XILINX_DMA_DMACR_FSYNCSRC_MASK;
2531*4882a593Smuzhiyun 	dmacr |= cfg->ext_fsync << XILINX_DMA_DMACR_FSYNCSRC_SHIFT;
2532*4882a593Smuzhiyun 
2533*4882a593Smuzhiyun 	dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, dmacr);
2534*4882a593Smuzhiyun 
2535*4882a593Smuzhiyun 	return 0;
2536*4882a593Smuzhiyun }
2537*4882a593Smuzhiyun EXPORT_SYMBOL(xilinx_vdma_channel_set_config);
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
2540*4882a593Smuzhiyun  * Probe and remove
2541*4882a593Smuzhiyun  */
2542*4882a593Smuzhiyun 
2543*4882a593Smuzhiyun /**
2544*4882a593Smuzhiyun  * xilinx_dma_chan_remove - Per Channel remove function
2545*4882a593Smuzhiyun  * @chan: Driver specific DMA channel
2546*4882a593Smuzhiyun  */
xilinx_dma_chan_remove(struct xilinx_dma_chan * chan)2547*4882a593Smuzhiyun static void xilinx_dma_chan_remove(struct xilinx_dma_chan *chan)
2548*4882a593Smuzhiyun {
2549*4882a593Smuzhiyun 	/* Disable all interrupts */
2550*4882a593Smuzhiyun 	dma_ctrl_clr(chan, XILINX_DMA_REG_DMACR,
2551*4882a593Smuzhiyun 		      XILINX_DMA_DMAXR_ALL_IRQ_MASK);
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun 	if (chan->irq > 0)
2554*4882a593Smuzhiyun 		free_irq(chan->irq, chan);
2555*4882a593Smuzhiyun 
2556*4882a593Smuzhiyun 	tasklet_kill(&chan->tasklet);
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun 	list_del(&chan->common.device_node);
2559*4882a593Smuzhiyun }
2560*4882a593Smuzhiyun 
axidma_clk_init(struct platform_device * pdev,struct clk ** axi_clk,struct clk ** tx_clk,struct clk ** rx_clk,struct clk ** sg_clk,struct clk ** tmp_clk)2561*4882a593Smuzhiyun static int axidma_clk_init(struct platform_device *pdev, struct clk **axi_clk,
2562*4882a593Smuzhiyun 			    struct clk **tx_clk, struct clk **rx_clk,
2563*4882a593Smuzhiyun 			    struct clk **sg_clk, struct clk **tmp_clk)
2564*4882a593Smuzhiyun {
2565*4882a593Smuzhiyun 	int err;
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	*tmp_clk = NULL;
2568*4882a593Smuzhiyun 
2569*4882a593Smuzhiyun 	*axi_clk = devm_clk_get(&pdev->dev, "s_axi_lite_aclk");
2570*4882a593Smuzhiyun 	if (IS_ERR(*axi_clk))
2571*4882a593Smuzhiyun 		return dev_err_probe(&pdev->dev, PTR_ERR(*axi_clk), "failed to get axi_aclk\n");
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun 	*tx_clk = devm_clk_get(&pdev->dev, "m_axi_mm2s_aclk");
2574*4882a593Smuzhiyun 	if (IS_ERR(*tx_clk))
2575*4882a593Smuzhiyun 		*tx_clk = NULL;
2576*4882a593Smuzhiyun 
2577*4882a593Smuzhiyun 	*rx_clk = devm_clk_get(&pdev->dev, "m_axi_s2mm_aclk");
2578*4882a593Smuzhiyun 	if (IS_ERR(*rx_clk))
2579*4882a593Smuzhiyun 		*rx_clk = NULL;
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun 	*sg_clk = devm_clk_get(&pdev->dev, "m_axi_sg_aclk");
2582*4882a593Smuzhiyun 	if (IS_ERR(*sg_clk))
2583*4882a593Smuzhiyun 		*sg_clk = NULL;
2584*4882a593Smuzhiyun 
2585*4882a593Smuzhiyun 	err = clk_prepare_enable(*axi_clk);
2586*4882a593Smuzhiyun 	if (err) {
2587*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable axi_clk (%d)\n", err);
2588*4882a593Smuzhiyun 		return err;
2589*4882a593Smuzhiyun 	}
2590*4882a593Smuzhiyun 
2591*4882a593Smuzhiyun 	err = clk_prepare_enable(*tx_clk);
2592*4882a593Smuzhiyun 	if (err) {
2593*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable tx_clk (%d)\n", err);
2594*4882a593Smuzhiyun 		goto err_disable_axiclk;
2595*4882a593Smuzhiyun 	}
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun 	err = clk_prepare_enable(*rx_clk);
2598*4882a593Smuzhiyun 	if (err) {
2599*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable rx_clk (%d)\n", err);
2600*4882a593Smuzhiyun 		goto err_disable_txclk;
2601*4882a593Smuzhiyun 	}
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun 	err = clk_prepare_enable(*sg_clk);
2604*4882a593Smuzhiyun 	if (err) {
2605*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable sg_clk (%d)\n", err);
2606*4882a593Smuzhiyun 		goto err_disable_rxclk;
2607*4882a593Smuzhiyun 	}
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	return 0;
2610*4882a593Smuzhiyun 
2611*4882a593Smuzhiyun err_disable_rxclk:
2612*4882a593Smuzhiyun 	clk_disable_unprepare(*rx_clk);
2613*4882a593Smuzhiyun err_disable_txclk:
2614*4882a593Smuzhiyun 	clk_disable_unprepare(*tx_clk);
2615*4882a593Smuzhiyun err_disable_axiclk:
2616*4882a593Smuzhiyun 	clk_disable_unprepare(*axi_clk);
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun 	return err;
2619*4882a593Smuzhiyun }
2620*4882a593Smuzhiyun 
axicdma_clk_init(struct platform_device * pdev,struct clk ** axi_clk,struct clk ** dev_clk,struct clk ** tmp_clk,struct clk ** tmp1_clk,struct clk ** tmp2_clk)2621*4882a593Smuzhiyun static int axicdma_clk_init(struct platform_device *pdev, struct clk **axi_clk,
2622*4882a593Smuzhiyun 			    struct clk **dev_clk, struct clk **tmp_clk,
2623*4882a593Smuzhiyun 			    struct clk **tmp1_clk, struct clk **tmp2_clk)
2624*4882a593Smuzhiyun {
2625*4882a593Smuzhiyun 	int err;
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun 	*tmp_clk = NULL;
2628*4882a593Smuzhiyun 	*tmp1_clk = NULL;
2629*4882a593Smuzhiyun 	*tmp2_clk = NULL;
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun 	*axi_clk = devm_clk_get(&pdev->dev, "s_axi_lite_aclk");
2632*4882a593Smuzhiyun 	if (IS_ERR(*axi_clk))
2633*4882a593Smuzhiyun 		return dev_err_probe(&pdev->dev, PTR_ERR(*axi_clk), "failed to get axi_aclk\n");
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun 	*dev_clk = devm_clk_get(&pdev->dev, "m_axi_aclk");
2636*4882a593Smuzhiyun 	if (IS_ERR(*dev_clk))
2637*4882a593Smuzhiyun 		return dev_err_probe(&pdev->dev, PTR_ERR(*dev_clk), "failed to get dev_clk\n");
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun 	err = clk_prepare_enable(*axi_clk);
2640*4882a593Smuzhiyun 	if (err) {
2641*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable axi_clk (%d)\n", err);
2642*4882a593Smuzhiyun 		return err;
2643*4882a593Smuzhiyun 	}
2644*4882a593Smuzhiyun 
2645*4882a593Smuzhiyun 	err = clk_prepare_enable(*dev_clk);
2646*4882a593Smuzhiyun 	if (err) {
2647*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable dev_clk (%d)\n", err);
2648*4882a593Smuzhiyun 		goto err_disable_axiclk;
2649*4882a593Smuzhiyun 	}
2650*4882a593Smuzhiyun 
2651*4882a593Smuzhiyun 	return 0;
2652*4882a593Smuzhiyun 
2653*4882a593Smuzhiyun err_disable_axiclk:
2654*4882a593Smuzhiyun 	clk_disable_unprepare(*axi_clk);
2655*4882a593Smuzhiyun 
2656*4882a593Smuzhiyun 	return err;
2657*4882a593Smuzhiyun }
2658*4882a593Smuzhiyun 
axivdma_clk_init(struct platform_device * pdev,struct clk ** axi_clk,struct clk ** tx_clk,struct clk ** txs_clk,struct clk ** rx_clk,struct clk ** rxs_clk)2659*4882a593Smuzhiyun static int axivdma_clk_init(struct platform_device *pdev, struct clk **axi_clk,
2660*4882a593Smuzhiyun 			    struct clk **tx_clk, struct clk **txs_clk,
2661*4882a593Smuzhiyun 			    struct clk **rx_clk, struct clk **rxs_clk)
2662*4882a593Smuzhiyun {
2663*4882a593Smuzhiyun 	int err;
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun 	*axi_clk = devm_clk_get(&pdev->dev, "s_axi_lite_aclk");
2666*4882a593Smuzhiyun 	if (IS_ERR(*axi_clk))
2667*4882a593Smuzhiyun 		return dev_err_probe(&pdev->dev, PTR_ERR(*axi_clk), "failed to get axi_aclk\n");
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun 	*tx_clk = devm_clk_get(&pdev->dev, "m_axi_mm2s_aclk");
2670*4882a593Smuzhiyun 	if (IS_ERR(*tx_clk))
2671*4882a593Smuzhiyun 		*tx_clk = NULL;
2672*4882a593Smuzhiyun 
2673*4882a593Smuzhiyun 	*txs_clk = devm_clk_get(&pdev->dev, "m_axis_mm2s_aclk");
2674*4882a593Smuzhiyun 	if (IS_ERR(*txs_clk))
2675*4882a593Smuzhiyun 		*txs_clk = NULL;
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun 	*rx_clk = devm_clk_get(&pdev->dev, "m_axi_s2mm_aclk");
2678*4882a593Smuzhiyun 	if (IS_ERR(*rx_clk))
2679*4882a593Smuzhiyun 		*rx_clk = NULL;
2680*4882a593Smuzhiyun 
2681*4882a593Smuzhiyun 	*rxs_clk = devm_clk_get(&pdev->dev, "s_axis_s2mm_aclk");
2682*4882a593Smuzhiyun 	if (IS_ERR(*rxs_clk))
2683*4882a593Smuzhiyun 		*rxs_clk = NULL;
2684*4882a593Smuzhiyun 
2685*4882a593Smuzhiyun 	err = clk_prepare_enable(*axi_clk);
2686*4882a593Smuzhiyun 	if (err) {
2687*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable axi_clk (%d)\n",
2688*4882a593Smuzhiyun 			err);
2689*4882a593Smuzhiyun 		return err;
2690*4882a593Smuzhiyun 	}
2691*4882a593Smuzhiyun 
2692*4882a593Smuzhiyun 	err = clk_prepare_enable(*tx_clk);
2693*4882a593Smuzhiyun 	if (err) {
2694*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable tx_clk (%d)\n", err);
2695*4882a593Smuzhiyun 		goto err_disable_axiclk;
2696*4882a593Smuzhiyun 	}
2697*4882a593Smuzhiyun 
2698*4882a593Smuzhiyun 	err = clk_prepare_enable(*txs_clk);
2699*4882a593Smuzhiyun 	if (err) {
2700*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable txs_clk (%d)\n", err);
2701*4882a593Smuzhiyun 		goto err_disable_txclk;
2702*4882a593Smuzhiyun 	}
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun 	err = clk_prepare_enable(*rx_clk);
2705*4882a593Smuzhiyun 	if (err) {
2706*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable rx_clk (%d)\n", err);
2707*4882a593Smuzhiyun 		goto err_disable_txsclk;
2708*4882a593Smuzhiyun 	}
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun 	err = clk_prepare_enable(*rxs_clk);
2711*4882a593Smuzhiyun 	if (err) {
2712*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable rxs_clk (%d)\n", err);
2713*4882a593Smuzhiyun 		goto err_disable_rxclk;
2714*4882a593Smuzhiyun 	}
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun 	return 0;
2717*4882a593Smuzhiyun 
2718*4882a593Smuzhiyun err_disable_rxclk:
2719*4882a593Smuzhiyun 	clk_disable_unprepare(*rx_clk);
2720*4882a593Smuzhiyun err_disable_txsclk:
2721*4882a593Smuzhiyun 	clk_disable_unprepare(*txs_clk);
2722*4882a593Smuzhiyun err_disable_txclk:
2723*4882a593Smuzhiyun 	clk_disable_unprepare(*tx_clk);
2724*4882a593Smuzhiyun err_disable_axiclk:
2725*4882a593Smuzhiyun 	clk_disable_unprepare(*axi_clk);
2726*4882a593Smuzhiyun 
2727*4882a593Smuzhiyun 	return err;
2728*4882a593Smuzhiyun }
2729*4882a593Smuzhiyun 
xdma_disable_allclks(struct xilinx_dma_device * xdev)2730*4882a593Smuzhiyun static void xdma_disable_allclks(struct xilinx_dma_device *xdev)
2731*4882a593Smuzhiyun {
2732*4882a593Smuzhiyun 	clk_disable_unprepare(xdev->rxs_clk);
2733*4882a593Smuzhiyun 	clk_disable_unprepare(xdev->rx_clk);
2734*4882a593Smuzhiyun 	clk_disable_unprepare(xdev->txs_clk);
2735*4882a593Smuzhiyun 	clk_disable_unprepare(xdev->tx_clk);
2736*4882a593Smuzhiyun 	clk_disable_unprepare(xdev->axi_clk);
2737*4882a593Smuzhiyun }
2738*4882a593Smuzhiyun 
2739*4882a593Smuzhiyun /**
2740*4882a593Smuzhiyun  * xilinx_dma_chan_probe - Per Channel Probing
2741*4882a593Smuzhiyun  * It get channel features from the device tree entry and
2742*4882a593Smuzhiyun  * initialize special channel handling routines
2743*4882a593Smuzhiyun  *
2744*4882a593Smuzhiyun  * @xdev: Driver specific device structure
2745*4882a593Smuzhiyun  * @node: Device node
2746*4882a593Smuzhiyun  *
2747*4882a593Smuzhiyun  * Return: '0' on success and failure value on error
2748*4882a593Smuzhiyun  */
xilinx_dma_chan_probe(struct xilinx_dma_device * xdev,struct device_node * node)2749*4882a593Smuzhiyun static int xilinx_dma_chan_probe(struct xilinx_dma_device *xdev,
2750*4882a593Smuzhiyun 				  struct device_node *node)
2751*4882a593Smuzhiyun {
2752*4882a593Smuzhiyun 	struct xilinx_dma_chan *chan;
2753*4882a593Smuzhiyun 	bool has_dre = false;
2754*4882a593Smuzhiyun 	u32 value, width;
2755*4882a593Smuzhiyun 	int err;
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun 	/* Allocate and initialize the channel structure */
2758*4882a593Smuzhiyun 	chan = devm_kzalloc(xdev->dev, sizeof(*chan), GFP_KERNEL);
2759*4882a593Smuzhiyun 	if (!chan)
2760*4882a593Smuzhiyun 		return -ENOMEM;
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun 	chan->dev = xdev->dev;
2763*4882a593Smuzhiyun 	chan->xdev = xdev;
2764*4882a593Smuzhiyun 	chan->desc_pendingcount = 0x0;
2765*4882a593Smuzhiyun 	chan->ext_addr = xdev->ext_addr;
2766*4882a593Smuzhiyun 	/* This variable ensures that descriptors are not
2767*4882a593Smuzhiyun 	 * Submitted when dma engine is in progress. This variable is
2768*4882a593Smuzhiyun 	 * Added to avoid polling for a bit in the status register to
2769*4882a593Smuzhiyun 	 * Know dma state in the driver hot path.
2770*4882a593Smuzhiyun 	 */
2771*4882a593Smuzhiyun 	chan->idle = true;
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun 	spin_lock_init(&chan->lock);
2774*4882a593Smuzhiyun 	INIT_LIST_HEAD(&chan->pending_list);
2775*4882a593Smuzhiyun 	INIT_LIST_HEAD(&chan->done_list);
2776*4882a593Smuzhiyun 	INIT_LIST_HEAD(&chan->active_list);
2777*4882a593Smuzhiyun 	INIT_LIST_HEAD(&chan->free_seg_list);
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 	/* Retrieve the channel properties from the device tree */
2780*4882a593Smuzhiyun 	has_dre = of_property_read_bool(node, "xlnx,include-dre");
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun 	chan->genlock = of_property_read_bool(node, "xlnx,genlock-mode");
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun 	err = of_property_read_u32(node, "xlnx,datawidth", &value);
2785*4882a593Smuzhiyun 	if (err) {
2786*4882a593Smuzhiyun 		dev_err(xdev->dev, "missing xlnx,datawidth property\n");
2787*4882a593Smuzhiyun 		return err;
2788*4882a593Smuzhiyun 	}
2789*4882a593Smuzhiyun 	width = value >> 3; /* Convert bits to bytes */
2790*4882a593Smuzhiyun 
2791*4882a593Smuzhiyun 	/* If data width is greater than 8 bytes, DRE is not in hw */
2792*4882a593Smuzhiyun 	if (width > 8)
2793*4882a593Smuzhiyun 		has_dre = false;
2794*4882a593Smuzhiyun 
2795*4882a593Smuzhiyun 	if (!has_dre)
2796*4882a593Smuzhiyun 		xdev->common.copy_align = (enum dmaengine_alignment)fls(width - 1);
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun 	if (of_device_is_compatible(node, "xlnx,axi-vdma-mm2s-channel") ||
2799*4882a593Smuzhiyun 	    of_device_is_compatible(node, "xlnx,axi-dma-mm2s-channel") ||
2800*4882a593Smuzhiyun 	    of_device_is_compatible(node, "xlnx,axi-cdma-channel")) {
2801*4882a593Smuzhiyun 		chan->direction = DMA_MEM_TO_DEV;
2802*4882a593Smuzhiyun 		chan->id = xdev->mm2s_chan_id++;
2803*4882a593Smuzhiyun 		chan->tdest = chan->id;
2804*4882a593Smuzhiyun 
2805*4882a593Smuzhiyun 		chan->ctrl_offset = XILINX_DMA_MM2S_CTRL_OFFSET;
2806*4882a593Smuzhiyun 		if (xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
2807*4882a593Smuzhiyun 			chan->desc_offset = XILINX_VDMA_MM2S_DESC_OFFSET;
2808*4882a593Smuzhiyun 			chan->config.park = 1;
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun 			if (xdev->flush_on_fsync == XILINX_DMA_FLUSH_BOTH ||
2811*4882a593Smuzhiyun 			    xdev->flush_on_fsync == XILINX_DMA_FLUSH_MM2S)
2812*4882a593Smuzhiyun 				chan->flush_on_fsync = true;
2813*4882a593Smuzhiyun 		}
2814*4882a593Smuzhiyun 	} else if (of_device_is_compatible(node,
2815*4882a593Smuzhiyun 					   "xlnx,axi-vdma-s2mm-channel") ||
2816*4882a593Smuzhiyun 		   of_device_is_compatible(node,
2817*4882a593Smuzhiyun 					   "xlnx,axi-dma-s2mm-channel")) {
2818*4882a593Smuzhiyun 		chan->direction = DMA_DEV_TO_MEM;
2819*4882a593Smuzhiyun 		chan->id = xdev->s2mm_chan_id++;
2820*4882a593Smuzhiyun 		chan->tdest = chan->id - xdev->dma_config->max_channels / 2;
2821*4882a593Smuzhiyun 		chan->has_vflip = of_property_read_bool(node,
2822*4882a593Smuzhiyun 					"xlnx,enable-vert-flip");
2823*4882a593Smuzhiyun 		if (chan->has_vflip) {
2824*4882a593Smuzhiyun 			chan->config.vflip_en = dma_read(chan,
2825*4882a593Smuzhiyun 				XILINX_VDMA_REG_ENABLE_VERTICAL_FLIP) &
2826*4882a593Smuzhiyun 				XILINX_VDMA_ENABLE_VERTICAL_FLIP;
2827*4882a593Smuzhiyun 		}
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun 		if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA)
2830*4882a593Smuzhiyun 			chan->ctrl_offset = XILINX_MCDMA_S2MM_CTRL_OFFSET;
2831*4882a593Smuzhiyun 		else
2832*4882a593Smuzhiyun 			chan->ctrl_offset = XILINX_DMA_S2MM_CTRL_OFFSET;
2833*4882a593Smuzhiyun 
2834*4882a593Smuzhiyun 		if (xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
2835*4882a593Smuzhiyun 			chan->desc_offset = XILINX_VDMA_S2MM_DESC_OFFSET;
2836*4882a593Smuzhiyun 			chan->config.park = 1;
2837*4882a593Smuzhiyun 
2838*4882a593Smuzhiyun 			if (xdev->flush_on_fsync == XILINX_DMA_FLUSH_BOTH ||
2839*4882a593Smuzhiyun 			    xdev->flush_on_fsync == XILINX_DMA_FLUSH_S2MM)
2840*4882a593Smuzhiyun 				chan->flush_on_fsync = true;
2841*4882a593Smuzhiyun 		}
2842*4882a593Smuzhiyun 	} else {
2843*4882a593Smuzhiyun 		dev_err(xdev->dev, "Invalid channel compatible node\n");
2844*4882a593Smuzhiyun 		return -EINVAL;
2845*4882a593Smuzhiyun 	}
2846*4882a593Smuzhiyun 
2847*4882a593Smuzhiyun 	/* Request the interrupt */
2848*4882a593Smuzhiyun 	chan->irq = irq_of_parse_and_map(node, chan->tdest);
2849*4882a593Smuzhiyun 	err = request_irq(chan->irq, xdev->dma_config->irq_handler,
2850*4882a593Smuzhiyun 			  IRQF_SHARED, "xilinx-dma-controller", chan);
2851*4882a593Smuzhiyun 	if (err) {
2852*4882a593Smuzhiyun 		dev_err(xdev->dev, "unable to request IRQ %d\n", chan->irq);
2853*4882a593Smuzhiyun 		return err;
2854*4882a593Smuzhiyun 	}
2855*4882a593Smuzhiyun 
2856*4882a593Smuzhiyun 	if (xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
2857*4882a593Smuzhiyun 		chan->start_transfer = xilinx_dma_start_transfer;
2858*4882a593Smuzhiyun 		chan->stop_transfer = xilinx_dma_stop_transfer;
2859*4882a593Smuzhiyun 	} else if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
2860*4882a593Smuzhiyun 		chan->start_transfer = xilinx_mcdma_start_transfer;
2861*4882a593Smuzhiyun 		chan->stop_transfer = xilinx_dma_stop_transfer;
2862*4882a593Smuzhiyun 	} else if (xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
2863*4882a593Smuzhiyun 		chan->start_transfer = xilinx_cdma_start_transfer;
2864*4882a593Smuzhiyun 		chan->stop_transfer = xilinx_cdma_stop_transfer;
2865*4882a593Smuzhiyun 	} else {
2866*4882a593Smuzhiyun 		chan->start_transfer = xilinx_vdma_start_transfer;
2867*4882a593Smuzhiyun 		chan->stop_transfer = xilinx_dma_stop_transfer;
2868*4882a593Smuzhiyun 	}
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun 	/* check if SG is enabled (only for AXIDMA, AXIMCDMA, and CDMA) */
2871*4882a593Smuzhiyun 	if (xdev->dma_config->dmatype != XDMA_TYPE_VDMA) {
2872*4882a593Smuzhiyun 		if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA ||
2873*4882a593Smuzhiyun 		    dma_ctrl_read(chan, XILINX_DMA_REG_DMASR) &
2874*4882a593Smuzhiyun 			    XILINX_DMA_DMASR_SG_MASK)
2875*4882a593Smuzhiyun 			chan->has_sg = true;
2876*4882a593Smuzhiyun 		dev_dbg(chan->dev, "ch %d: SG %s\n", chan->id,
2877*4882a593Smuzhiyun 			chan->has_sg ? "enabled" : "disabled");
2878*4882a593Smuzhiyun 	}
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun 	/* Initialize the tasklet */
2881*4882a593Smuzhiyun 	tasklet_setup(&chan->tasklet, xilinx_dma_do_tasklet);
2882*4882a593Smuzhiyun 
2883*4882a593Smuzhiyun 	/*
2884*4882a593Smuzhiyun 	 * Initialize the DMA channel and add it to the DMA engine channels
2885*4882a593Smuzhiyun 	 * list.
2886*4882a593Smuzhiyun 	 */
2887*4882a593Smuzhiyun 	chan->common.device = &xdev->common;
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun 	list_add_tail(&chan->common.device_node, &xdev->common.channels);
2890*4882a593Smuzhiyun 	xdev->chan[chan->id] = chan;
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun 	/* Reset the channel */
2893*4882a593Smuzhiyun 	err = xilinx_dma_chan_reset(chan);
2894*4882a593Smuzhiyun 	if (err < 0) {
2895*4882a593Smuzhiyun 		dev_err(xdev->dev, "Reset channel failed\n");
2896*4882a593Smuzhiyun 		return err;
2897*4882a593Smuzhiyun 	}
2898*4882a593Smuzhiyun 
2899*4882a593Smuzhiyun 	return 0;
2900*4882a593Smuzhiyun }
2901*4882a593Smuzhiyun 
2902*4882a593Smuzhiyun /**
2903*4882a593Smuzhiyun  * xilinx_dma_child_probe - Per child node probe
2904*4882a593Smuzhiyun  * It get number of dma-channels per child node from
2905*4882a593Smuzhiyun  * device-tree and initializes all the channels.
2906*4882a593Smuzhiyun  *
2907*4882a593Smuzhiyun  * @xdev: Driver specific device structure
2908*4882a593Smuzhiyun  * @node: Device node
2909*4882a593Smuzhiyun  *
2910*4882a593Smuzhiyun  * Return: 0 always.
2911*4882a593Smuzhiyun  */
xilinx_dma_child_probe(struct xilinx_dma_device * xdev,struct device_node * node)2912*4882a593Smuzhiyun static int xilinx_dma_child_probe(struct xilinx_dma_device *xdev,
2913*4882a593Smuzhiyun 				    struct device_node *node)
2914*4882a593Smuzhiyun {
2915*4882a593Smuzhiyun 	int ret, i;
2916*4882a593Smuzhiyun 	u32 nr_channels = 1;
2917*4882a593Smuzhiyun 
2918*4882a593Smuzhiyun 	ret = of_property_read_u32(node, "dma-channels", &nr_channels);
2919*4882a593Smuzhiyun 	if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA && ret < 0)
2920*4882a593Smuzhiyun 		dev_warn(xdev->dev, "missing dma-channels property\n");
2921*4882a593Smuzhiyun 
2922*4882a593Smuzhiyun 	for (i = 0; i < nr_channels; i++)
2923*4882a593Smuzhiyun 		xilinx_dma_chan_probe(xdev, node);
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun 	return 0;
2926*4882a593Smuzhiyun }
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun /**
2929*4882a593Smuzhiyun  * of_dma_xilinx_xlate - Translation function
2930*4882a593Smuzhiyun  * @dma_spec: Pointer to DMA specifier as found in the device tree
2931*4882a593Smuzhiyun  * @ofdma: Pointer to DMA controller data
2932*4882a593Smuzhiyun  *
2933*4882a593Smuzhiyun  * Return: DMA channel pointer on success and NULL on error
2934*4882a593Smuzhiyun  */
of_dma_xilinx_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)2935*4882a593Smuzhiyun static struct dma_chan *of_dma_xilinx_xlate(struct of_phandle_args *dma_spec,
2936*4882a593Smuzhiyun 						struct of_dma *ofdma)
2937*4882a593Smuzhiyun {
2938*4882a593Smuzhiyun 	struct xilinx_dma_device *xdev = ofdma->of_dma_data;
2939*4882a593Smuzhiyun 	int chan_id = dma_spec->args[0];
2940*4882a593Smuzhiyun 
2941*4882a593Smuzhiyun 	if (chan_id >= xdev->dma_config->max_channels || !xdev->chan[chan_id])
2942*4882a593Smuzhiyun 		return NULL;
2943*4882a593Smuzhiyun 
2944*4882a593Smuzhiyun 	return dma_get_slave_channel(&xdev->chan[chan_id]->common);
2945*4882a593Smuzhiyun }
2946*4882a593Smuzhiyun 
2947*4882a593Smuzhiyun static const struct xilinx_dma_config axidma_config = {
2948*4882a593Smuzhiyun 	.dmatype = XDMA_TYPE_AXIDMA,
2949*4882a593Smuzhiyun 	.clk_init = axidma_clk_init,
2950*4882a593Smuzhiyun 	.irq_handler = xilinx_dma_irq_handler,
2951*4882a593Smuzhiyun 	.max_channels = XILINX_DMA_MAX_CHANS_PER_DEVICE,
2952*4882a593Smuzhiyun };
2953*4882a593Smuzhiyun 
2954*4882a593Smuzhiyun static const struct xilinx_dma_config aximcdma_config = {
2955*4882a593Smuzhiyun 	.dmatype = XDMA_TYPE_AXIMCDMA,
2956*4882a593Smuzhiyun 	.clk_init = axidma_clk_init,
2957*4882a593Smuzhiyun 	.irq_handler = xilinx_mcdma_irq_handler,
2958*4882a593Smuzhiyun 	.max_channels = XILINX_MCDMA_MAX_CHANS_PER_DEVICE,
2959*4882a593Smuzhiyun };
2960*4882a593Smuzhiyun static const struct xilinx_dma_config axicdma_config = {
2961*4882a593Smuzhiyun 	.dmatype = XDMA_TYPE_CDMA,
2962*4882a593Smuzhiyun 	.clk_init = axicdma_clk_init,
2963*4882a593Smuzhiyun 	.irq_handler = xilinx_dma_irq_handler,
2964*4882a593Smuzhiyun 	.max_channels = XILINX_CDMA_MAX_CHANS_PER_DEVICE,
2965*4882a593Smuzhiyun };
2966*4882a593Smuzhiyun 
2967*4882a593Smuzhiyun static const struct xilinx_dma_config axivdma_config = {
2968*4882a593Smuzhiyun 	.dmatype = XDMA_TYPE_VDMA,
2969*4882a593Smuzhiyun 	.clk_init = axivdma_clk_init,
2970*4882a593Smuzhiyun 	.irq_handler = xilinx_dma_irq_handler,
2971*4882a593Smuzhiyun 	.max_channels = XILINX_DMA_MAX_CHANS_PER_DEVICE,
2972*4882a593Smuzhiyun };
2973*4882a593Smuzhiyun 
2974*4882a593Smuzhiyun static const struct of_device_id xilinx_dma_of_ids[] = {
2975*4882a593Smuzhiyun 	{ .compatible = "xlnx,axi-dma-1.00.a", .data = &axidma_config },
2976*4882a593Smuzhiyun 	{ .compatible = "xlnx,axi-cdma-1.00.a", .data = &axicdma_config },
2977*4882a593Smuzhiyun 	{ .compatible = "xlnx,axi-vdma-1.00.a", .data = &axivdma_config },
2978*4882a593Smuzhiyun 	{ .compatible = "xlnx,axi-mcdma-1.00.a", .data = &aximcdma_config },
2979*4882a593Smuzhiyun 	{}
2980*4882a593Smuzhiyun };
2981*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xilinx_dma_of_ids);
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun /**
2984*4882a593Smuzhiyun  * xilinx_dma_probe - Driver probe function
2985*4882a593Smuzhiyun  * @pdev: Pointer to the platform_device structure
2986*4882a593Smuzhiyun  *
2987*4882a593Smuzhiyun  * Return: '0' on success and failure value on error
2988*4882a593Smuzhiyun  */
xilinx_dma_probe(struct platform_device * pdev)2989*4882a593Smuzhiyun static int xilinx_dma_probe(struct platform_device *pdev)
2990*4882a593Smuzhiyun {
2991*4882a593Smuzhiyun 	int (*clk_init)(struct platform_device *, struct clk **, struct clk **,
2992*4882a593Smuzhiyun 			struct clk **, struct clk **, struct clk **)
2993*4882a593Smuzhiyun 					= axivdma_clk_init;
2994*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
2995*4882a593Smuzhiyun 	struct xilinx_dma_device *xdev;
2996*4882a593Smuzhiyun 	struct device_node *child, *np = pdev->dev.of_node;
2997*4882a593Smuzhiyun 	u32 num_frames, addr_width, len_width;
2998*4882a593Smuzhiyun 	int i, err;
2999*4882a593Smuzhiyun 
3000*4882a593Smuzhiyun 	/* Allocate and initialize the DMA engine structure */
3001*4882a593Smuzhiyun 	xdev = devm_kzalloc(&pdev->dev, sizeof(*xdev), GFP_KERNEL);
3002*4882a593Smuzhiyun 	if (!xdev)
3003*4882a593Smuzhiyun 		return -ENOMEM;
3004*4882a593Smuzhiyun 
3005*4882a593Smuzhiyun 	xdev->dev = &pdev->dev;
3006*4882a593Smuzhiyun 	if (np) {
3007*4882a593Smuzhiyun 		const struct of_device_id *match;
3008*4882a593Smuzhiyun 
3009*4882a593Smuzhiyun 		match = of_match_node(xilinx_dma_of_ids, np);
3010*4882a593Smuzhiyun 		if (match && match->data) {
3011*4882a593Smuzhiyun 			xdev->dma_config = match->data;
3012*4882a593Smuzhiyun 			clk_init = xdev->dma_config->clk_init;
3013*4882a593Smuzhiyun 		}
3014*4882a593Smuzhiyun 	}
3015*4882a593Smuzhiyun 
3016*4882a593Smuzhiyun 	err = clk_init(pdev, &xdev->axi_clk, &xdev->tx_clk, &xdev->txs_clk,
3017*4882a593Smuzhiyun 		       &xdev->rx_clk, &xdev->rxs_clk);
3018*4882a593Smuzhiyun 	if (err)
3019*4882a593Smuzhiyun 		return err;
3020*4882a593Smuzhiyun 
3021*4882a593Smuzhiyun 	/* Request and map I/O memory */
3022*4882a593Smuzhiyun 	xdev->regs = devm_platform_ioremap_resource(pdev, 0);
3023*4882a593Smuzhiyun 	if (IS_ERR(xdev->regs)) {
3024*4882a593Smuzhiyun 		err = PTR_ERR(xdev->regs);
3025*4882a593Smuzhiyun 		goto disable_clks;
3026*4882a593Smuzhiyun 	}
3027*4882a593Smuzhiyun 	/* Retrieve the DMA engine properties from the device tree */
3028*4882a593Smuzhiyun 	xdev->max_buffer_len = GENMASK(XILINX_DMA_MAX_TRANS_LEN_MAX - 1, 0);
3029*4882a593Smuzhiyun 	xdev->s2mm_chan_id = xdev->dma_config->max_channels / 2;
3030*4882a593Smuzhiyun 
3031*4882a593Smuzhiyun 	if (xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA ||
3032*4882a593Smuzhiyun 	    xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
3033*4882a593Smuzhiyun 		if (!of_property_read_u32(node, "xlnx,sg-length-width",
3034*4882a593Smuzhiyun 					  &len_width)) {
3035*4882a593Smuzhiyun 			if (len_width < XILINX_DMA_MAX_TRANS_LEN_MIN ||
3036*4882a593Smuzhiyun 			    len_width > XILINX_DMA_V2_MAX_TRANS_LEN_MAX) {
3037*4882a593Smuzhiyun 				dev_warn(xdev->dev,
3038*4882a593Smuzhiyun 					 "invalid xlnx,sg-length-width property value. Using default width\n");
3039*4882a593Smuzhiyun 			} else {
3040*4882a593Smuzhiyun 				if (len_width > XILINX_DMA_MAX_TRANS_LEN_MAX)
3041*4882a593Smuzhiyun 					dev_warn(xdev->dev, "Please ensure that IP supports buffer length > 23 bits\n");
3042*4882a593Smuzhiyun 				xdev->max_buffer_len =
3043*4882a593Smuzhiyun 					GENMASK(len_width - 1, 0);
3044*4882a593Smuzhiyun 			}
3045*4882a593Smuzhiyun 		}
3046*4882a593Smuzhiyun 	}
3047*4882a593Smuzhiyun 
3048*4882a593Smuzhiyun 	if (xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
3049*4882a593Smuzhiyun 		err = of_property_read_u32(node, "xlnx,num-fstores",
3050*4882a593Smuzhiyun 					   &num_frames);
3051*4882a593Smuzhiyun 		if (err < 0) {
3052*4882a593Smuzhiyun 			dev_err(xdev->dev,
3053*4882a593Smuzhiyun 				"missing xlnx,num-fstores property\n");
3054*4882a593Smuzhiyun 			goto disable_clks;
3055*4882a593Smuzhiyun 		}
3056*4882a593Smuzhiyun 
3057*4882a593Smuzhiyun 		err = of_property_read_u32(node, "xlnx,flush-fsync",
3058*4882a593Smuzhiyun 					   &xdev->flush_on_fsync);
3059*4882a593Smuzhiyun 		if (err < 0)
3060*4882a593Smuzhiyun 			dev_warn(xdev->dev,
3061*4882a593Smuzhiyun 				 "missing xlnx,flush-fsync property\n");
3062*4882a593Smuzhiyun 	}
3063*4882a593Smuzhiyun 
3064*4882a593Smuzhiyun 	err = of_property_read_u32(node, "xlnx,addrwidth", &addr_width);
3065*4882a593Smuzhiyun 	if (err < 0)
3066*4882a593Smuzhiyun 		dev_warn(xdev->dev, "missing xlnx,addrwidth property\n");
3067*4882a593Smuzhiyun 
3068*4882a593Smuzhiyun 	if (addr_width > 32)
3069*4882a593Smuzhiyun 		xdev->ext_addr = true;
3070*4882a593Smuzhiyun 	else
3071*4882a593Smuzhiyun 		xdev->ext_addr = false;
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun 	/* Set the dma mask bits */
3074*4882a593Smuzhiyun 	err = dma_set_mask_and_coherent(xdev->dev, DMA_BIT_MASK(addr_width));
3075*4882a593Smuzhiyun 	if (err < 0) {
3076*4882a593Smuzhiyun 		dev_err(xdev->dev, "DMA mask error %d\n", err);
3077*4882a593Smuzhiyun 		goto disable_clks;
3078*4882a593Smuzhiyun 	}
3079*4882a593Smuzhiyun 
3080*4882a593Smuzhiyun 	/* Initialize the DMA engine */
3081*4882a593Smuzhiyun 	xdev->common.dev = &pdev->dev;
3082*4882a593Smuzhiyun 
3083*4882a593Smuzhiyun 	INIT_LIST_HEAD(&xdev->common.channels);
3084*4882a593Smuzhiyun 	if (!(xdev->dma_config->dmatype == XDMA_TYPE_CDMA)) {
3085*4882a593Smuzhiyun 		dma_cap_set(DMA_SLAVE, xdev->common.cap_mask);
3086*4882a593Smuzhiyun 		dma_cap_set(DMA_PRIVATE, xdev->common.cap_mask);
3087*4882a593Smuzhiyun 	}
3088*4882a593Smuzhiyun 
3089*4882a593Smuzhiyun 	xdev->common.device_alloc_chan_resources =
3090*4882a593Smuzhiyun 				xilinx_dma_alloc_chan_resources;
3091*4882a593Smuzhiyun 	xdev->common.device_free_chan_resources =
3092*4882a593Smuzhiyun 				xilinx_dma_free_chan_resources;
3093*4882a593Smuzhiyun 	xdev->common.device_terminate_all = xilinx_dma_terminate_all;
3094*4882a593Smuzhiyun 	xdev->common.device_tx_status = xilinx_dma_tx_status;
3095*4882a593Smuzhiyun 	xdev->common.device_issue_pending = xilinx_dma_issue_pending;
3096*4882a593Smuzhiyun 	if (xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
3097*4882a593Smuzhiyun 		dma_cap_set(DMA_CYCLIC, xdev->common.cap_mask);
3098*4882a593Smuzhiyun 		xdev->common.device_prep_slave_sg = xilinx_dma_prep_slave_sg;
3099*4882a593Smuzhiyun 		xdev->common.device_prep_dma_cyclic =
3100*4882a593Smuzhiyun 					  xilinx_dma_prep_dma_cyclic;
3101*4882a593Smuzhiyun 		/* Residue calculation is supported by only AXI DMA and CDMA */
3102*4882a593Smuzhiyun 		xdev->common.residue_granularity =
3103*4882a593Smuzhiyun 					  DMA_RESIDUE_GRANULARITY_SEGMENT;
3104*4882a593Smuzhiyun 	} else if (xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
3105*4882a593Smuzhiyun 		dma_cap_set(DMA_MEMCPY, xdev->common.cap_mask);
3106*4882a593Smuzhiyun 		xdev->common.device_prep_dma_memcpy = xilinx_cdma_prep_memcpy;
3107*4882a593Smuzhiyun 		/* Residue calculation is supported by only AXI DMA and CDMA */
3108*4882a593Smuzhiyun 		xdev->common.residue_granularity =
3109*4882a593Smuzhiyun 					  DMA_RESIDUE_GRANULARITY_SEGMENT;
3110*4882a593Smuzhiyun 	} else if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
3111*4882a593Smuzhiyun 		xdev->common.device_prep_slave_sg = xilinx_mcdma_prep_slave_sg;
3112*4882a593Smuzhiyun 	} else {
3113*4882a593Smuzhiyun 		xdev->common.device_prep_interleaved_dma =
3114*4882a593Smuzhiyun 				xilinx_vdma_dma_prep_interleaved;
3115*4882a593Smuzhiyun 	}
3116*4882a593Smuzhiyun 
3117*4882a593Smuzhiyun 	platform_set_drvdata(pdev, xdev);
3118*4882a593Smuzhiyun 
3119*4882a593Smuzhiyun 	/* Initialize the channels */
3120*4882a593Smuzhiyun 	for_each_child_of_node(node, child) {
3121*4882a593Smuzhiyun 		err = xilinx_dma_child_probe(xdev, child);
3122*4882a593Smuzhiyun 		if (err < 0)
3123*4882a593Smuzhiyun 			goto error;
3124*4882a593Smuzhiyun 	}
3125*4882a593Smuzhiyun 
3126*4882a593Smuzhiyun 	if (xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
3127*4882a593Smuzhiyun 		for (i = 0; i < xdev->dma_config->max_channels; i++)
3128*4882a593Smuzhiyun 			if (xdev->chan[i])
3129*4882a593Smuzhiyun 				xdev->chan[i]->num_frms = num_frames;
3130*4882a593Smuzhiyun 	}
3131*4882a593Smuzhiyun 
3132*4882a593Smuzhiyun 	/* Register the DMA engine with the core */
3133*4882a593Smuzhiyun 	err = dma_async_device_register(&xdev->common);
3134*4882a593Smuzhiyun 	if (err) {
3135*4882a593Smuzhiyun 		dev_err(xdev->dev, "failed to register the dma device\n");
3136*4882a593Smuzhiyun 		goto error;
3137*4882a593Smuzhiyun 	}
3138*4882a593Smuzhiyun 
3139*4882a593Smuzhiyun 	err = of_dma_controller_register(node, of_dma_xilinx_xlate,
3140*4882a593Smuzhiyun 					 xdev);
3141*4882a593Smuzhiyun 	if (err < 0) {
3142*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to register DMA to DT\n");
3143*4882a593Smuzhiyun 		dma_async_device_unregister(&xdev->common);
3144*4882a593Smuzhiyun 		goto error;
3145*4882a593Smuzhiyun 	}
3146*4882a593Smuzhiyun 
3147*4882a593Smuzhiyun 	if (xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA)
3148*4882a593Smuzhiyun 		dev_info(&pdev->dev, "Xilinx AXI DMA Engine Driver Probed!!\n");
3149*4882a593Smuzhiyun 	else if (xdev->dma_config->dmatype == XDMA_TYPE_CDMA)
3150*4882a593Smuzhiyun 		dev_info(&pdev->dev, "Xilinx AXI CDMA Engine Driver Probed!!\n");
3151*4882a593Smuzhiyun 	else if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA)
3152*4882a593Smuzhiyun 		dev_info(&pdev->dev, "Xilinx AXI MCDMA Engine Driver Probed!!\n");
3153*4882a593Smuzhiyun 	else
3154*4882a593Smuzhiyun 		dev_info(&pdev->dev, "Xilinx AXI VDMA Engine Driver Probed!!\n");
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun 	return 0;
3157*4882a593Smuzhiyun 
3158*4882a593Smuzhiyun error:
3159*4882a593Smuzhiyun 	for (i = 0; i < xdev->dma_config->max_channels; i++)
3160*4882a593Smuzhiyun 		if (xdev->chan[i])
3161*4882a593Smuzhiyun 			xilinx_dma_chan_remove(xdev->chan[i]);
3162*4882a593Smuzhiyun disable_clks:
3163*4882a593Smuzhiyun 	xdma_disable_allclks(xdev);
3164*4882a593Smuzhiyun 
3165*4882a593Smuzhiyun 	return err;
3166*4882a593Smuzhiyun }
3167*4882a593Smuzhiyun 
3168*4882a593Smuzhiyun /**
3169*4882a593Smuzhiyun  * xilinx_dma_remove - Driver remove function
3170*4882a593Smuzhiyun  * @pdev: Pointer to the platform_device structure
3171*4882a593Smuzhiyun  *
3172*4882a593Smuzhiyun  * Return: Always '0'
3173*4882a593Smuzhiyun  */
xilinx_dma_remove(struct platform_device * pdev)3174*4882a593Smuzhiyun static int xilinx_dma_remove(struct platform_device *pdev)
3175*4882a593Smuzhiyun {
3176*4882a593Smuzhiyun 	struct xilinx_dma_device *xdev = platform_get_drvdata(pdev);
3177*4882a593Smuzhiyun 	int i;
3178*4882a593Smuzhiyun 
3179*4882a593Smuzhiyun 	of_dma_controller_free(pdev->dev.of_node);
3180*4882a593Smuzhiyun 
3181*4882a593Smuzhiyun 	dma_async_device_unregister(&xdev->common);
3182*4882a593Smuzhiyun 
3183*4882a593Smuzhiyun 	for (i = 0; i < xdev->dma_config->max_channels; i++)
3184*4882a593Smuzhiyun 		if (xdev->chan[i])
3185*4882a593Smuzhiyun 			xilinx_dma_chan_remove(xdev->chan[i]);
3186*4882a593Smuzhiyun 
3187*4882a593Smuzhiyun 	xdma_disable_allclks(xdev);
3188*4882a593Smuzhiyun 
3189*4882a593Smuzhiyun 	return 0;
3190*4882a593Smuzhiyun }
3191*4882a593Smuzhiyun 
3192*4882a593Smuzhiyun static struct platform_driver xilinx_vdma_driver = {
3193*4882a593Smuzhiyun 	.driver = {
3194*4882a593Smuzhiyun 		.name = "xilinx-vdma",
3195*4882a593Smuzhiyun 		.of_match_table = xilinx_dma_of_ids,
3196*4882a593Smuzhiyun 	},
3197*4882a593Smuzhiyun 	.probe = xilinx_dma_probe,
3198*4882a593Smuzhiyun 	.remove = xilinx_dma_remove,
3199*4882a593Smuzhiyun };
3200*4882a593Smuzhiyun 
3201*4882a593Smuzhiyun module_platform_driver(xilinx_vdma_driver);
3202*4882a593Smuzhiyun 
3203*4882a593Smuzhiyun MODULE_AUTHOR("Xilinx, Inc.");
3204*4882a593Smuzhiyun MODULE_DESCRIPTION("Xilinx VDMA driver");
3205*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3206