1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Applied Micro X-Gene SoC DMA engine Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2015, Applied Micro Circuits Corporation
6*4882a593Smuzhiyun * Authors: Rameshwar Prasad Sahu <rsahu@apm.com>
7*4882a593Smuzhiyun * Loc Ho <lho@apm.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * NOTE: PM support is currently not available.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/acpi.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/dmaengine.h>
17*4882a593Smuzhiyun #include <linux/dmapool.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/irq.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "dmaengine.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* X-Gene DMA ring csr registers and bit definations */
27*4882a593Smuzhiyun #define XGENE_DMA_RING_CONFIG 0x04
28*4882a593Smuzhiyun #define XGENE_DMA_RING_ENABLE BIT(31)
29*4882a593Smuzhiyun #define XGENE_DMA_RING_ID 0x08
30*4882a593Smuzhiyun #define XGENE_DMA_RING_ID_SETUP(v) ((v) | BIT(31))
31*4882a593Smuzhiyun #define XGENE_DMA_RING_ID_BUF 0x0C
32*4882a593Smuzhiyun #define XGENE_DMA_RING_ID_BUF_SETUP(v) (((v) << 9) | BIT(21))
33*4882a593Smuzhiyun #define XGENE_DMA_RING_THRESLD0_SET1 0x30
34*4882a593Smuzhiyun #define XGENE_DMA_RING_THRESLD0_SET1_VAL 0X64
35*4882a593Smuzhiyun #define XGENE_DMA_RING_THRESLD1_SET1 0x34
36*4882a593Smuzhiyun #define XGENE_DMA_RING_THRESLD1_SET1_VAL 0xC8
37*4882a593Smuzhiyun #define XGENE_DMA_RING_HYSTERESIS 0x68
38*4882a593Smuzhiyun #define XGENE_DMA_RING_HYSTERESIS_VAL 0xFFFFFFFF
39*4882a593Smuzhiyun #define XGENE_DMA_RING_STATE 0x6C
40*4882a593Smuzhiyun #define XGENE_DMA_RING_STATE_WR_BASE 0x70
41*4882a593Smuzhiyun #define XGENE_DMA_RING_NE_INT_MODE 0x017C
42*4882a593Smuzhiyun #define XGENE_DMA_RING_NE_INT_MODE_SET(m, v) \
43*4882a593Smuzhiyun ((m) = ((m) & ~BIT(31 - (v))) | BIT(31 - (v)))
44*4882a593Smuzhiyun #define XGENE_DMA_RING_NE_INT_MODE_RESET(m, v) \
45*4882a593Smuzhiyun ((m) &= (~BIT(31 - (v))))
46*4882a593Smuzhiyun #define XGENE_DMA_RING_CLKEN 0xC208
47*4882a593Smuzhiyun #define XGENE_DMA_RING_SRST 0xC200
48*4882a593Smuzhiyun #define XGENE_DMA_RING_MEM_RAM_SHUTDOWN 0xD070
49*4882a593Smuzhiyun #define XGENE_DMA_RING_BLK_MEM_RDY 0xD074
50*4882a593Smuzhiyun #define XGENE_DMA_RING_BLK_MEM_RDY_VAL 0xFFFFFFFF
51*4882a593Smuzhiyun #define XGENE_DMA_RING_ID_GET(owner, num) (((owner) << 6) | (num))
52*4882a593Smuzhiyun #define XGENE_DMA_RING_DST_ID(v) ((1 << 10) | (v))
53*4882a593Smuzhiyun #define XGENE_DMA_RING_CMD_OFFSET 0x2C
54*4882a593Smuzhiyun #define XGENE_DMA_RING_CMD_BASE_OFFSET(v) ((v) << 6)
55*4882a593Smuzhiyun #define XGENE_DMA_RING_COHERENT_SET(m) \
56*4882a593Smuzhiyun (((u32 *)(m))[2] |= BIT(4))
57*4882a593Smuzhiyun #define XGENE_DMA_RING_ADDRL_SET(m, v) \
58*4882a593Smuzhiyun (((u32 *)(m))[2] |= (((v) >> 8) << 5))
59*4882a593Smuzhiyun #define XGENE_DMA_RING_ADDRH_SET(m, v) \
60*4882a593Smuzhiyun (((u32 *)(m))[3] |= ((v) >> 35))
61*4882a593Smuzhiyun #define XGENE_DMA_RING_ACCEPTLERR_SET(m) \
62*4882a593Smuzhiyun (((u32 *)(m))[3] |= BIT(19))
63*4882a593Smuzhiyun #define XGENE_DMA_RING_SIZE_SET(m, v) \
64*4882a593Smuzhiyun (((u32 *)(m))[3] |= ((v) << 23))
65*4882a593Smuzhiyun #define XGENE_DMA_RING_RECOMBBUF_SET(m) \
66*4882a593Smuzhiyun (((u32 *)(m))[3] |= BIT(27))
67*4882a593Smuzhiyun #define XGENE_DMA_RING_RECOMTIMEOUTL_SET(m) \
68*4882a593Smuzhiyun (((u32 *)(m))[3] |= (0x7 << 28))
69*4882a593Smuzhiyun #define XGENE_DMA_RING_RECOMTIMEOUTH_SET(m) \
70*4882a593Smuzhiyun (((u32 *)(m))[4] |= 0x3)
71*4882a593Smuzhiyun #define XGENE_DMA_RING_SELTHRSH_SET(m) \
72*4882a593Smuzhiyun (((u32 *)(m))[4] |= BIT(3))
73*4882a593Smuzhiyun #define XGENE_DMA_RING_TYPE_SET(m, v) \
74*4882a593Smuzhiyun (((u32 *)(m))[4] |= ((v) << 19))
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* X-Gene DMA device csr registers and bit definitions */
77*4882a593Smuzhiyun #define XGENE_DMA_IPBRR 0x0
78*4882a593Smuzhiyun #define XGENE_DMA_DEV_ID_RD(v) ((v) & 0x00000FFF)
79*4882a593Smuzhiyun #define XGENE_DMA_BUS_ID_RD(v) (((v) >> 12) & 3)
80*4882a593Smuzhiyun #define XGENE_DMA_REV_NO_RD(v) (((v) >> 14) & 3)
81*4882a593Smuzhiyun #define XGENE_DMA_GCR 0x10
82*4882a593Smuzhiyun #define XGENE_DMA_CH_SETUP(v) \
83*4882a593Smuzhiyun ((v) = ((v) & ~0x000FFFFF) | 0x000AAFFF)
84*4882a593Smuzhiyun #define XGENE_DMA_ENABLE(v) ((v) |= BIT(31))
85*4882a593Smuzhiyun #define XGENE_DMA_DISABLE(v) ((v) &= ~BIT(31))
86*4882a593Smuzhiyun #define XGENE_DMA_RAID6_CONT 0x14
87*4882a593Smuzhiyun #define XGENE_DMA_RAID6_MULTI_CTRL(v) ((v) << 24)
88*4882a593Smuzhiyun #define XGENE_DMA_INT 0x70
89*4882a593Smuzhiyun #define XGENE_DMA_INT_MASK 0x74
90*4882a593Smuzhiyun #define XGENE_DMA_INT_ALL_MASK 0xFFFFFFFF
91*4882a593Smuzhiyun #define XGENE_DMA_INT_ALL_UNMASK 0x0
92*4882a593Smuzhiyun #define XGENE_DMA_INT_MASK_SHIFT 0x14
93*4882a593Smuzhiyun #define XGENE_DMA_RING_INT0_MASK 0x90A0
94*4882a593Smuzhiyun #define XGENE_DMA_RING_INT1_MASK 0x90A8
95*4882a593Smuzhiyun #define XGENE_DMA_RING_INT2_MASK 0x90B0
96*4882a593Smuzhiyun #define XGENE_DMA_RING_INT3_MASK 0x90B8
97*4882a593Smuzhiyun #define XGENE_DMA_RING_INT4_MASK 0x90C0
98*4882a593Smuzhiyun #define XGENE_DMA_CFG_RING_WQ_ASSOC 0x90E0
99*4882a593Smuzhiyun #define XGENE_DMA_ASSOC_RING_MNGR1 0xFFFFFFFF
100*4882a593Smuzhiyun #define XGENE_DMA_MEM_RAM_SHUTDOWN 0xD070
101*4882a593Smuzhiyun #define XGENE_DMA_BLK_MEM_RDY 0xD074
102*4882a593Smuzhiyun #define XGENE_DMA_BLK_MEM_RDY_VAL 0xFFFFFFFF
103*4882a593Smuzhiyun #define XGENE_DMA_RING_CMD_SM_OFFSET 0x8000
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* X-Gene SoC EFUSE csr register and bit defination */
106*4882a593Smuzhiyun #define XGENE_SOC_JTAG1_SHADOW 0x18
107*4882a593Smuzhiyun #define XGENE_DMA_PQ_DISABLE_MASK BIT(13)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* X-Gene DMA Descriptor format */
110*4882a593Smuzhiyun #define XGENE_DMA_DESC_NV_BIT BIT_ULL(50)
111*4882a593Smuzhiyun #define XGENE_DMA_DESC_IN_BIT BIT_ULL(55)
112*4882a593Smuzhiyun #define XGENE_DMA_DESC_C_BIT BIT_ULL(63)
113*4882a593Smuzhiyun #define XGENE_DMA_DESC_DR_BIT BIT_ULL(61)
114*4882a593Smuzhiyun #define XGENE_DMA_DESC_ELERR_POS 46
115*4882a593Smuzhiyun #define XGENE_DMA_DESC_RTYPE_POS 56
116*4882a593Smuzhiyun #define XGENE_DMA_DESC_LERR_POS 60
117*4882a593Smuzhiyun #define XGENE_DMA_DESC_BUFLEN_POS 48
118*4882a593Smuzhiyun #define XGENE_DMA_DESC_HOENQ_NUM_POS 48
119*4882a593Smuzhiyun #define XGENE_DMA_DESC_ELERR_RD(m) \
120*4882a593Smuzhiyun (((m) >> XGENE_DMA_DESC_ELERR_POS) & 0x3)
121*4882a593Smuzhiyun #define XGENE_DMA_DESC_LERR_RD(m) \
122*4882a593Smuzhiyun (((m) >> XGENE_DMA_DESC_LERR_POS) & 0x7)
123*4882a593Smuzhiyun #define XGENE_DMA_DESC_STATUS(elerr, lerr) \
124*4882a593Smuzhiyun (((elerr) << 4) | (lerr))
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* X-Gene DMA descriptor empty s/w signature */
127*4882a593Smuzhiyun #define XGENE_DMA_DESC_EMPTY_SIGNATURE ~0ULL
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* X-Gene DMA configurable parameters defines */
130*4882a593Smuzhiyun #define XGENE_DMA_RING_NUM 512
131*4882a593Smuzhiyun #define XGENE_DMA_BUFNUM 0x0
132*4882a593Smuzhiyun #define XGENE_DMA_CPU_BUFNUM 0x18
133*4882a593Smuzhiyun #define XGENE_DMA_RING_OWNER_DMA 0x03
134*4882a593Smuzhiyun #define XGENE_DMA_RING_OWNER_CPU 0x0F
135*4882a593Smuzhiyun #define XGENE_DMA_RING_TYPE_REGULAR 0x01
136*4882a593Smuzhiyun #define XGENE_DMA_RING_WQ_DESC_SIZE 32 /* 32 Bytes */
137*4882a593Smuzhiyun #define XGENE_DMA_RING_NUM_CONFIG 5
138*4882a593Smuzhiyun #define XGENE_DMA_MAX_CHANNEL 4
139*4882a593Smuzhiyun #define XGENE_DMA_XOR_CHANNEL 0
140*4882a593Smuzhiyun #define XGENE_DMA_PQ_CHANNEL 1
141*4882a593Smuzhiyun #define XGENE_DMA_MAX_BYTE_CNT 0x4000 /* 16 KB */
142*4882a593Smuzhiyun #define XGENE_DMA_MAX_64B_DESC_BYTE_CNT 0x14000 /* 80 KB */
143*4882a593Smuzhiyun #define XGENE_DMA_MAX_XOR_SRC 5
144*4882a593Smuzhiyun #define XGENE_DMA_16K_BUFFER_LEN_CODE 0x0
145*4882a593Smuzhiyun #define XGENE_DMA_INVALID_LEN_CODE 0x7800000000000000ULL
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* X-Gene DMA descriptor error codes */
148*4882a593Smuzhiyun #define ERR_DESC_AXI 0x01
149*4882a593Smuzhiyun #define ERR_BAD_DESC 0x02
150*4882a593Smuzhiyun #define ERR_READ_DATA_AXI 0x03
151*4882a593Smuzhiyun #define ERR_WRITE_DATA_AXI 0x04
152*4882a593Smuzhiyun #define ERR_FBP_TIMEOUT 0x05
153*4882a593Smuzhiyun #define ERR_ECC 0x06
154*4882a593Smuzhiyun #define ERR_DIFF_SIZE 0x08
155*4882a593Smuzhiyun #define ERR_SCT_GAT_LEN 0x09
156*4882a593Smuzhiyun #define ERR_CRC_ERR 0x11
157*4882a593Smuzhiyun #define ERR_CHKSUM 0x12
158*4882a593Smuzhiyun #define ERR_DIF 0x13
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* X-Gene DMA error interrupt codes */
161*4882a593Smuzhiyun #define ERR_DIF_SIZE_INT 0x0
162*4882a593Smuzhiyun #define ERR_GS_ERR_INT 0x1
163*4882a593Smuzhiyun #define ERR_FPB_TIMEO_INT 0x2
164*4882a593Smuzhiyun #define ERR_WFIFO_OVF_INT 0x3
165*4882a593Smuzhiyun #define ERR_RFIFO_OVF_INT 0x4
166*4882a593Smuzhiyun #define ERR_WR_TIMEO_INT 0x5
167*4882a593Smuzhiyun #define ERR_RD_TIMEO_INT 0x6
168*4882a593Smuzhiyun #define ERR_WR_ERR_INT 0x7
169*4882a593Smuzhiyun #define ERR_RD_ERR_INT 0x8
170*4882a593Smuzhiyun #define ERR_BAD_DESC_INT 0x9
171*4882a593Smuzhiyun #define ERR_DESC_DST_INT 0xA
172*4882a593Smuzhiyun #define ERR_DESC_SRC_INT 0xB
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* X-Gene DMA flyby operation code */
175*4882a593Smuzhiyun #define FLYBY_2SRC_XOR 0x80
176*4882a593Smuzhiyun #define FLYBY_3SRC_XOR 0x90
177*4882a593Smuzhiyun #define FLYBY_4SRC_XOR 0xA0
178*4882a593Smuzhiyun #define FLYBY_5SRC_XOR 0xB0
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* X-Gene DMA SW descriptor flags */
181*4882a593Smuzhiyun #define XGENE_DMA_FLAG_64B_DESC BIT(0)
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* Define to dump X-Gene DMA descriptor */
184*4882a593Smuzhiyun #define XGENE_DMA_DESC_DUMP(desc, m) \
185*4882a593Smuzhiyun print_hex_dump(KERN_ERR, (m), \
186*4882a593Smuzhiyun DUMP_PREFIX_ADDRESS, 16, 8, (desc), 32, 0)
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #define to_dma_desc_sw(tx) \
189*4882a593Smuzhiyun container_of(tx, struct xgene_dma_desc_sw, tx)
190*4882a593Smuzhiyun #define to_dma_chan(dchan) \
191*4882a593Smuzhiyun container_of(dchan, struct xgene_dma_chan, dma_chan)
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #define chan_dbg(chan, fmt, arg...) \
194*4882a593Smuzhiyun dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
195*4882a593Smuzhiyun #define chan_err(chan, fmt, arg...) \
196*4882a593Smuzhiyun dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun struct xgene_dma_desc_hw {
199*4882a593Smuzhiyun __le64 m0;
200*4882a593Smuzhiyun __le64 m1;
201*4882a593Smuzhiyun __le64 m2;
202*4882a593Smuzhiyun __le64 m3;
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun enum xgene_dma_ring_cfgsize {
206*4882a593Smuzhiyun XGENE_DMA_RING_CFG_SIZE_512B,
207*4882a593Smuzhiyun XGENE_DMA_RING_CFG_SIZE_2KB,
208*4882a593Smuzhiyun XGENE_DMA_RING_CFG_SIZE_16KB,
209*4882a593Smuzhiyun XGENE_DMA_RING_CFG_SIZE_64KB,
210*4882a593Smuzhiyun XGENE_DMA_RING_CFG_SIZE_512KB,
211*4882a593Smuzhiyun XGENE_DMA_RING_CFG_SIZE_INVALID
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun struct xgene_dma_ring {
215*4882a593Smuzhiyun struct xgene_dma *pdma;
216*4882a593Smuzhiyun u8 buf_num;
217*4882a593Smuzhiyun u16 id;
218*4882a593Smuzhiyun u16 num;
219*4882a593Smuzhiyun u16 head;
220*4882a593Smuzhiyun u16 owner;
221*4882a593Smuzhiyun u16 slots;
222*4882a593Smuzhiyun u16 dst_ring_num;
223*4882a593Smuzhiyun u32 size;
224*4882a593Smuzhiyun void __iomem *cmd;
225*4882a593Smuzhiyun void __iomem *cmd_base;
226*4882a593Smuzhiyun dma_addr_t desc_paddr;
227*4882a593Smuzhiyun u32 state[XGENE_DMA_RING_NUM_CONFIG];
228*4882a593Smuzhiyun enum xgene_dma_ring_cfgsize cfgsize;
229*4882a593Smuzhiyun union {
230*4882a593Smuzhiyun void *desc_vaddr;
231*4882a593Smuzhiyun struct xgene_dma_desc_hw *desc_hw;
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun struct xgene_dma_desc_sw {
236*4882a593Smuzhiyun struct xgene_dma_desc_hw desc1;
237*4882a593Smuzhiyun struct xgene_dma_desc_hw desc2;
238*4882a593Smuzhiyun u32 flags;
239*4882a593Smuzhiyun struct list_head node;
240*4882a593Smuzhiyun struct list_head tx_list;
241*4882a593Smuzhiyun struct dma_async_tx_descriptor tx;
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /**
245*4882a593Smuzhiyun * struct xgene_dma_chan - internal representation of an X-Gene DMA channel
246*4882a593Smuzhiyun * @dma_chan: dmaengine channel object member
247*4882a593Smuzhiyun * @pdma: X-Gene DMA device structure reference
248*4882a593Smuzhiyun * @dev: struct device reference for dma mapping api
249*4882a593Smuzhiyun * @id: raw id of this channel
250*4882a593Smuzhiyun * @rx_irq: channel IRQ
251*4882a593Smuzhiyun * @name: name of X-Gene DMA channel
252*4882a593Smuzhiyun * @lock: serializes enqueue/dequeue operations to the descriptor pool
253*4882a593Smuzhiyun * @pending: number of transaction request pushed to DMA controller for
254*4882a593Smuzhiyun * execution, but still waiting for completion,
255*4882a593Smuzhiyun * @max_outstanding: max number of outstanding request we can push to channel
256*4882a593Smuzhiyun * @ld_pending: descriptors which are queued to run, but have not yet been
257*4882a593Smuzhiyun * submitted to the hardware for execution
258*4882a593Smuzhiyun * @ld_running: descriptors which are currently being executing by the hardware
259*4882a593Smuzhiyun * @ld_completed: descriptors which have finished execution by the hardware.
260*4882a593Smuzhiyun * These descriptors have already had their cleanup actions run. They
261*4882a593Smuzhiyun * are waiting for the ACK bit to be set by the async tx API.
262*4882a593Smuzhiyun * @desc_pool: descriptor pool for DMA operations
263*4882a593Smuzhiyun * @tasklet: bottom half where all completed descriptors cleans
264*4882a593Smuzhiyun * @tx_ring: transmit ring descriptor that we use to prepare actual
265*4882a593Smuzhiyun * descriptors for further executions
266*4882a593Smuzhiyun * @rx_ring: receive ring descriptor that we use to get completed DMA
267*4882a593Smuzhiyun * descriptors during cleanup time
268*4882a593Smuzhiyun */
269*4882a593Smuzhiyun struct xgene_dma_chan {
270*4882a593Smuzhiyun struct dma_chan dma_chan;
271*4882a593Smuzhiyun struct xgene_dma *pdma;
272*4882a593Smuzhiyun struct device *dev;
273*4882a593Smuzhiyun int id;
274*4882a593Smuzhiyun int rx_irq;
275*4882a593Smuzhiyun char name[10];
276*4882a593Smuzhiyun spinlock_t lock;
277*4882a593Smuzhiyun int pending;
278*4882a593Smuzhiyun int max_outstanding;
279*4882a593Smuzhiyun struct list_head ld_pending;
280*4882a593Smuzhiyun struct list_head ld_running;
281*4882a593Smuzhiyun struct list_head ld_completed;
282*4882a593Smuzhiyun struct dma_pool *desc_pool;
283*4882a593Smuzhiyun struct tasklet_struct tasklet;
284*4882a593Smuzhiyun struct xgene_dma_ring tx_ring;
285*4882a593Smuzhiyun struct xgene_dma_ring rx_ring;
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /**
289*4882a593Smuzhiyun * struct xgene_dma - internal representation of an X-Gene DMA device
290*4882a593Smuzhiyun * @dev: reference to this device's struct device
291*4882a593Smuzhiyun * @clk: reference to this device's clock
292*4882a593Smuzhiyun * @err_irq: DMA error irq number
293*4882a593Smuzhiyun * @ring_num: start id number for DMA ring
294*4882a593Smuzhiyun * @csr_dma: base for DMA register access
295*4882a593Smuzhiyun * @csr_ring: base for DMA ring register access
296*4882a593Smuzhiyun * @csr_ring_cmd: base for DMA ring command register access
297*4882a593Smuzhiyun * @csr_efuse: base for efuse register access
298*4882a593Smuzhiyun * @dma_dev: embedded struct dma_device
299*4882a593Smuzhiyun * @chan: reference to X-Gene DMA channels
300*4882a593Smuzhiyun */
301*4882a593Smuzhiyun struct xgene_dma {
302*4882a593Smuzhiyun struct device *dev;
303*4882a593Smuzhiyun struct clk *clk;
304*4882a593Smuzhiyun int err_irq;
305*4882a593Smuzhiyun int ring_num;
306*4882a593Smuzhiyun void __iomem *csr_dma;
307*4882a593Smuzhiyun void __iomem *csr_ring;
308*4882a593Smuzhiyun void __iomem *csr_ring_cmd;
309*4882a593Smuzhiyun void __iomem *csr_efuse;
310*4882a593Smuzhiyun struct dma_device dma_dev[XGENE_DMA_MAX_CHANNEL];
311*4882a593Smuzhiyun struct xgene_dma_chan chan[XGENE_DMA_MAX_CHANNEL];
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static const char * const xgene_dma_desc_err[] = {
315*4882a593Smuzhiyun [ERR_DESC_AXI] = "AXI error when reading src/dst link list",
316*4882a593Smuzhiyun [ERR_BAD_DESC] = "ERR or El_ERR fields not set to zero in desc",
317*4882a593Smuzhiyun [ERR_READ_DATA_AXI] = "AXI error when reading data",
318*4882a593Smuzhiyun [ERR_WRITE_DATA_AXI] = "AXI error when writing data",
319*4882a593Smuzhiyun [ERR_FBP_TIMEOUT] = "Timeout on bufpool fetch",
320*4882a593Smuzhiyun [ERR_ECC] = "ECC double bit error",
321*4882a593Smuzhiyun [ERR_DIFF_SIZE] = "Bufpool too small to hold all the DIF result",
322*4882a593Smuzhiyun [ERR_SCT_GAT_LEN] = "Gather and scatter data length not same",
323*4882a593Smuzhiyun [ERR_CRC_ERR] = "CRC error",
324*4882a593Smuzhiyun [ERR_CHKSUM] = "Checksum error",
325*4882a593Smuzhiyun [ERR_DIF] = "DIF error",
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static const char * const xgene_dma_err[] = {
329*4882a593Smuzhiyun [ERR_DIF_SIZE_INT] = "DIF size error",
330*4882a593Smuzhiyun [ERR_GS_ERR_INT] = "Gather scatter not same size error",
331*4882a593Smuzhiyun [ERR_FPB_TIMEO_INT] = "Free pool time out error",
332*4882a593Smuzhiyun [ERR_WFIFO_OVF_INT] = "Write FIFO over flow error",
333*4882a593Smuzhiyun [ERR_RFIFO_OVF_INT] = "Read FIFO over flow error",
334*4882a593Smuzhiyun [ERR_WR_TIMEO_INT] = "Write time out error",
335*4882a593Smuzhiyun [ERR_RD_TIMEO_INT] = "Read time out error",
336*4882a593Smuzhiyun [ERR_WR_ERR_INT] = "HBF bus write error",
337*4882a593Smuzhiyun [ERR_RD_ERR_INT] = "HBF bus read error",
338*4882a593Smuzhiyun [ERR_BAD_DESC_INT] = "Ring descriptor HE0 not set error",
339*4882a593Smuzhiyun [ERR_DESC_DST_INT] = "HFB reading dst link address error",
340*4882a593Smuzhiyun [ERR_DESC_SRC_INT] = "HFB reading src link address error",
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun
is_pq_enabled(struct xgene_dma * pdma)343*4882a593Smuzhiyun static bool is_pq_enabled(struct xgene_dma *pdma)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun u32 val;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun val = ioread32(pdma->csr_efuse + XGENE_SOC_JTAG1_SHADOW);
348*4882a593Smuzhiyun return !(val & XGENE_DMA_PQ_DISABLE_MASK);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
xgene_dma_encode_len(size_t len)351*4882a593Smuzhiyun static u64 xgene_dma_encode_len(size_t len)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun return (len < XGENE_DMA_MAX_BYTE_CNT) ?
354*4882a593Smuzhiyun ((u64)len << XGENE_DMA_DESC_BUFLEN_POS) :
355*4882a593Smuzhiyun XGENE_DMA_16K_BUFFER_LEN_CODE;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
xgene_dma_encode_xor_flyby(u32 src_cnt)358*4882a593Smuzhiyun static u8 xgene_dma_encode_xor_flyby(u32 src_cnt)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun static u8 flyby_type[] = {
361*4882a593Smuzhiyun FLYBY_2SRC_XOR, /* Dummy */
362*4882a593Smuzhiyun FLYBY_2SRC_XOR, /* Dummy */
363*4882a593Smuzhiyun FLYBY_2SRC_XOR,
364*4882a593Smuzhiyun FLYBY_3SRC_XOR,
365*4882a593Smuzhiyun FLYBY_4SRC_XOR,
366*4882a593Smuzhiyun FLYBY_5SRC_XOR
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun return flyby_type[src_cnt];
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
xgene_dma_set_src_buffer(__le64 * ext8,size_t * len,dma_addr_t * paddr)372*4882a593Smuzhiyun static void xgene_dma_set_src_buffer(__le64 *ext8, size_t *len,
373*4882a593Smuzhiyun dma_addr_t *paddr)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun size_t nbytes = (*len < XGENE_DMA_MAX_BYTE_CNT) ?
376*4882a593Smuzhiyun *len : XGENE_DMA_MAX_BYTE_CNT;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun *ext8 |= cpu_to_le64(*paddr);
379*4882a593Smuzhiyun *ext8 |= cpu_to_le64(xgene_dma_encode_len(nbytes));
380*4882a593Smuzhiyun *len -= nbytes;
381*4882a593Smuzhiyun *paddr += nbytes;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
xgene_dma_lookup_ext8(struct xgene_dma_desc_hw * desc,int idx)384*4882a593Smuzhiyun static __le64 *xgene_dma_lookup_ext8(struct xgene_dma_desc_hw *desc, int idx)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun switch (idx) {
387*4882a593Smuzhiyun case 0:
388*4882a593Smuzhiyun return &desc->m1;
389*4882a593Smuzhiyun case 1:
390*4882a593Smuzhiyun return &desc->m0;
391*4882a593Smuzhiyun case 2:
392*4882a593Smuzhiyun return &desc->m3;
393*4882a593Smuzhiyun case 3:
394*4882a593Smuzhiyun return &desc->m2;
395*4882a593Smuzhiyun default:
396*4882a593Smuzhiyun pr_err("Invalid dma descriptor index\n");
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun return NULL;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
xgene_dma_init_desc(struct xgene_dma_desc_hw * desc,u16 dst_ring_num)402*4882a593Smuzhiyun static void xgene_dma_init_desc(struct xgene_dma_desc_hw *desc,
403*4882a593Smuzhiyun u16 dst_ring_num)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun desc->m0 |= cpu_to_le64(XGENE_DMA_DESC_IN_BIT);
406*4882a593Smuzhiyun desc->m0 |= cpu_to_le64((u64)XGENE_DMA_RING_OWNER_DMA <<
407*4882a593Smuzhiyun XGENE_DMA_DESC_RTYPE_POS);
408*4882a593Smuzhiyun desc->m1 |= cpu_to_le64(XGENE_DMA_DESC_C_BIT);
409*4882a593Smuzhiyun desc->m3 |= cpu_to_le64((u64)dst_ring_num <<
410*4882a593Smuzhiyun XGENE_DMA_DESC_HOENQ_NUM_POS);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
xgene_dma_prep_xor_desc(struct xgene_dma_chan * chan,struct xgene_dma_desc_sw * desc_sw,dma_addr_t * dst,dma_addr_t * src,u32 src_cnt,size_t * nbytes,const u8 * scf)413*4882a593Smuzhiyun static void xgene_dma_prep_xor_desc(struct xgene_dma_chan *chan,
414*4882a593Smuzhiyun struct xgene_dma_desc_sw *desc_sw,
415*4882a593Smuzhiyun dma_addr_t *dst, dma_addr_t *src,
416*4882a593Smuzhiyun u32 src_cnt, size_t *nbytes,
417*4882a593Smuzhiyun const u8 *scf)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun struct xgene_dma_desc_hw *desc1, *desc2;
420*4882a593Smuzhiyun size_t len = *nbytes;
421*4882a593Smuzhiyun int i;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun desc1 = &desc_sw->desc1;
424*4882a593Smuzhiyun desc2 = &desc_sw->desc2;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* Initialize DMA descriptor */
427*4882a593Smuzhiyun xgene_dma_init_desc(desc1, chan->tx_ring.dst_ring_num);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* Set destination address */
430*4882a593Smuzhiyun desc1->m2 |= cpu_to_le64(XGENE_DMA_DESC_DR_BIT);
431*4882a593Smuzhiyun desc1->m3 |= cpu_to_le64(*dst);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* We have multiple source addresses, so need to set NV bit*/
434*4882a593Smuzhiyun desc1->m0 |= cpu_to_le64(XGENE_DMA_DESC_NV_BIT);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* Set flyby opcode */
437*4882a593Smuzhiyun desc1->m2 |= cpu_to_le64(xgene_dma_encode_xor_flyby(src_cnt));
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* Set 1st to 5th source addresses */
440*4882a593Smuzhiyun for (i = 0; i < src_cnt; i++) {
441*4882a593Smuzhiyun len = *nbytes;
442*4882a593Smuzhiyun xgene_dma_set_src_buffer((i == 0) ? &desc1->m1 :
443*4882a593Smuzhiyun xgene_dma_lookup_ext8(desc2, i - 1),
444*4882a593Smuzhiyun &len, &src[i]);
445*4882a593Smuzhiyun desc1->m2 |= cpu_to_le64((scf[i] << ((i + 1) * 8)));
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* Update meta data */
449*4882a593Smuzhiyun *nbytes = len;
450*4882a593Smuzhiyun *dst += XGENE_DMA_MAX_BYTE_CNT;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* We need always 64B descriptor to perform xor or pq operations */
453*4882a593Smuzhiyun desc_sw->flags |= XGENE_DMA_FLAG_64B_DESC;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
xgene_dma_tx_submit(struct dma_async_tx_descriptor * tx)456*4882a593Smuzhiyun static dma_cookie_t xgene_dma_tx_submit(struct dma_async_tx_descriptor *tx)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun struct xgene_dma_desc_sw *desc;
459*4882a593Smuzhiyun struct xgene_dma_chan *chan;
460*4882a593Smuzhiyun dma_cookie_t cookie;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun if (unlikely(!tx))
463*4882a593Smuzhiyun return -EINVAL;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun chan = to_dma_chan(tx->chan);
466*4882a593Smuzhiyun desc = to_dma_desc_sw(tx);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun spin_lock_bh(&chan->lock);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun cookie = dma_cookie_assign(tx);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* Add this transaction list onto the tail of the pending queue */
473*4882a593Smuzhiyun list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun spin_unlock_bh(&chan->lock);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun return cookie;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
xgene_dma_clean_descriptor(struct xgene_dma_chan * chan,struct xgene_dma_desc_sw * desc)480*4882a593Smuzhiyun static void xgene_dma_clean_descriptor(struct xgene_dma_chan *chan,
481*4882a593Smuzhiyun struct xgene_dma_desc_sw *desc)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun list_del(&desc->node);
484*4882a593Smuzhiyun chan_dbg(chan, "LD %p free\n", desc);
485*4882a593Smuzhiyun dma_pool_free(chan->desc_pool, desc, desc->tx.phys);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
xgene_dma_alloc_descriptor(struct xgene_dma_chan * chan)488*4882a593Smuzhiyun static struct xgene_dma_desc_sw *xgene_dma_alloc_descriptor(
489*4882a593Smuzhiyun struct xgene_dma_chan *chan)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun struct xgene_dma_desc_sw *desc;
492*4882a593Smuzhiyun dma_addr_t phys;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun desc = dma_pool_zalloc(chan->desc_pool, GFP_NOWAIT, &phys);
495*4882a593Smuzhiyun if (!desc) {
496*4882a593Smuzhiyun chan_err(chan, "Failed to allocate LDs\n");
497*4882a593Smuzhiyun return NULL;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun INIT_LIST_HEAD(&desc->tx_list);
501*4882a593Smuzhiyun desc->tx.phys = phys;
502*4882a593Smuzhiyun desc->tx.tx_submit = xgene_dma_tx_submit;
503*4882a593Smuzhiyun dma_async_tx_descriptor_init(&desc->tx, &chan->dma_chan);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun chan_dbg(chan, "LD %p allocated\n", desc);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun return desc;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /**
511*4882a593Smuzhiyun * xgene_dma_clean_completed_descriptor - free all descriptors which
512*4882a593Smuzhiyun * has been completed and acked
513*4882a593Smuzhiyun * @chan: X-Gene DMA channel
514*4882a593Smuzhiyun *
515*4882a593Smuzhiyun * This function is used on all completed and acked descriptors.
516*4882a593Smuzhiyun */
xgene_dma_clean_completed_descriptor(struct xgene_dma_chan * chan)517*4882a593Smuzhiyun static void xgene_dma_clean_completed_descriptor(struct xgene_dma_chan *chan)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun struct xgene_dma_desc_sw *desc, *_desc;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* Run the callback for each descriptor, in order */
522*4882a593Smuzhiyun list_for_each_entry_safe(desc, _desc, &chan->ld_completed, node) {
523*4882a593Smuzhiyun if (async_tx_test_ack(&desc->tx))
524*4882a593Smuzhiyun xgene_dma_clean_descriptor(chan, desc);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /**
529*4882a593Smuzhiyun * xgene_dma_run_tx_complete_actions - cleanup a single link descriptor
530*4882a593Smuzhiyun * @chan: X-Gene DMA channel
531*4882a593Smuzhiyun * @desc: descriptor to cleanup and free
532*4882a593Smuzhiyun *
533*4882a593Smuzhiyun * This function is used on a descriptor which has been executed by the DMA
534*4882a593Smuzhiyun * controller. It will run any callbacks, submit any dependencies.
535*4882a593Smuzhiyun */
xgene_dma_run_tx_complete_actions(struct xgene_dma_chan * chan,struct xgene_dma_desc_sw * desc)536*4882a593Smuzhiyun static void xgene_dma_run_tx_complete_actions(struct xgene_dma_chan *chan,
537*4882a593Smuzhiyun struct xgene_dma_desc_sw *desc)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx = &desc->tx;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /*
542*4882a593Smuzhiyun * If this is not the last transaction in the group,
543*4882a593Smuzhiyun * then no need to complete cookie and run any callback as
544*4882a593Smuzhiyun * this is not the tx_descriptor which had been sent to caller
545*4882a593Smuzhiyun * of this DMA request
546*4882a593Smuzhiyun */
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun if (tx->cookie == 0)
549*4882a593Smuzhiyun return;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun dma_cookie_complete(tx);
552*4882a593Smuzhiyun dma_descriptor_unmap(tx);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* Run the link descriptor callback function */
555*4882a593Smuzhiyun dmaengine_desc_get_callback_invoke(tx, NULL);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* Run any dependencies */
558*4882a593Smuzhiyun dma_run_dependencies(tx);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /**
562*4882a593Smuzhiyun * xgene_dma_clean_running_descriptor - move the completed descriptor from
563*4882a593Smuzhiyun * ld_running to ld_completed
564*4882a593Smuzhiyun * @chan: X-Gene DMA channel
565*4882a593Smuzhiyun * @desc: the descriptor which is completed
566*4882a593Smuzhiyun *
567*4882a593Smuzhiyun * Free the descriptor directly if acked by async_tx api,
568*4882a593Smuzhiyun * else move it to queue ld_completed.
569*4882a593Smuzhiyun */
xgene_dma_clean_running_descriptor(struct xgene_dma_chan * chan,struct xgene_dma_desc_sw * desc)570*4882a593Smuzhiyun static void xgene_dma_clean_running_descriptor(struct xgene_dma_chan *chan,
571*4882a593Smuzhiyun struct xgene_dma_desc_sw *desc)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun /* Remove from the list of running transactions */
574*4882a593Smuzhiyun list_del(&desc->node);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /*
577*4882a593Smuzhiyun * the client is allowed to attach dependent operations
578*4882a593Smuzhiyun * until 'ack' is set
579*4882a593Smuzhiyun */
580*4882a593Smuzhiyun if (!async_tx_test_ack(&desc->tx)) {
581*4882a593Smuzhiyun /*
582*4882a593Smuzhiyun * Move this descriptor to the list of descriptors which is
583*4882a593Smuzhiyun * completed, but still awaiting the 'ack' bit to be set.
584*4882a593Smuzhiyun */
585*4882a593Smuzhiyun list_add_tail(&desc->node, &chan->ld_completed);
586*4882a593Smuzhiyun return;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun chan_dbg(chan, "LD %p free\n", desc);
590*4882a593Smuzhiyun dma_pool_free(chan->desc_pool, desc, desc->tx.phys);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
xgene_chan_xfer_request(struct xgene_dma_chan * chan,struct xgene_dma_desc_sw * desc_sw)593*4882a593Smuzhiyun static void xgene_chan_xfer_request(struct xgene_dma_chan *chan,
594*4882a593Smuzhiyun struct xgene_dma_desc_sw *desc_sw)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct xgene_dma_ring *ring = &chan->tx_ring;
597*4882a593Smuzhiyun struct xgene_dma_desc_hw *desc_hw;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* Get hw descriptor from DMA tx ring */
600*4882a593Smuzhiyun desc_hw = &ring->desc_hw[ring->head];
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /*
603*4882a593Smuzhiyun * Increment the head count to point next
604*4882a593Smuzhiyun * descriptor for next time
605*4882a593Smuzhiyun */
606*4882a593Smuzhiyun if (++ring->head == ring->slots)
607*4882a593Smuzhiyun ring->head = 0;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* Copy prepared sw descriptor data to hw descriptor */
610*4882a593Smuzhiyun memcpy(desc_hw, &desc_sw->desc1, sizeof(*desc_hw));
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /*
613*4882a593Smuzhiyun * Check if we have prepared 64B descriptor,
614*4882a593Smuzhiyun * in this case we need one more hw descriptor
615*4882a593Smuzhiyun */
616*4882a593Smuzhiyun if (desc_sw->flags & XGENE_DMA_FLAG_64B_DESC) {
617*4882a593Smuzhiyun desc_hw = &ring->desc_hw[ring->head];
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun if (++ring->head == ring->slots)
620*4882a593Smuzhiyun ring->head = 0;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun memcpy(desc_hw, &desc_sw->desc2, sizeof(*desc_hw));
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /* Increment the pending transaction count */
626*4882a593Smuzhiyun chan->pending += ((desc_sw->flags &
627*4882a593Smuzhiyun XGENE_DMA_FLAG_64B_DESC) ? 2 : 1);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* Notify the hw that we have descriptor ready for execution */
630*4882a593Smuzhiyun iowrite32((desc_sw->flags & XGENE_DMA_FLAG_64B_DESC) ?
631*4882a593Smuzhiyun 2 : 1, ring->cmd);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /**
635*4882a593Smuzhiyun * xgene_chan_xfer_ld_pending - push any pending transactions to hw
636*4882a593Smuzhiyun * @chan : X-Gene DMA channel
637*4882a593Smuzhiyun *
638*4882a593Smuzhiyun * LOCKING: must hold chan->lock
639*4882a593Smuzhiyun */
xgene_chan_xfer_ld_pending(struct xgene_dma_chan * chan)640*4882a593Smuzhiyun static void xgene_chan_xfer_ld_pending(struct xgene_dma_chan *chan)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun struct xgene_dma_desc_sw *desc_sw, *_desc_sw;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /*
645*4882a593Smuzhiyun * If the list of pending descriptors is empty, then we
646*4882a593Smuzhiyun * don't need to do any work at all
647*4882a593Smuzhiyun */
648*4882a593Smuzhiyun if (list_empty(&chan->ld_pending)) {
649*4882a593Smuzhiyun chan_dbg(chan, "No pending LDs\n");
650*4882a593Smuzhiyun return;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /*
654*4882a593Smuzhiyun * Move elements from the queue of pending transactions onto the list
655*4882a593Smuzhiyun * of running transactions and push it to hw for further executions
656*4882a593Smuzhiyun */
657*4882a593Smuzhiyun list_for_each_entry_safe(desc_sw, _desc_sw, &chan->ld_pending, node) {
658*4882a593Smuzhiyun /*
659*4882a593Smuzhiyun * Check if have pushed max number of transactions to hw
660*4882a593Smuzhiyun * as capable, so let's stop here and will push remaining
661*4882a593Smuzhiyun * elements from pening ld queue after completing some
662*4882a593Smuzhiyun * descriptors that we have already pushed
663*4882a593Smuzhiyun */
664*4882a593Smuzhiyun if (chan->pending >= chan->max_outstanding)
665*4882a593Smuzhiyun return;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun xgene_chan_xfer_request(chan, desc_sw);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun * Delete this element from ld pending queue and append it to
671*4882a593Smuzhiyun * ld running queue
672*4882a593Smuzhiyun */
673*4882a593Smuzhiyun list_move_tail(&desc_sw->node, &chan->ld_running);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /**
678*4882a593Smuzhiyun * xgene_dma_cleanup_descriptors - cleanup link descriptors which are completed
679*4882a593Smuzhiyun * and move them to ld_completed to free until flag 'ack' is set
680*4882a593Smuzhiyun * @chan: X-Gene DMA channel
681*4882a593Smuzhiyun *
682*4882a593Smuzhiyun * This function is used on descriptors which have been executed by the DMA
683*4882a593Smuzhiyun * controller. It will run any callbacks, submit any dependencies, then
684*4882a593Smuzhiyun * free these descriptors if flag 'ack' is set.
685*4882a593Smuzhiyun */
xgene_dma_cleanup_descriptors(struct xgene_dma_chan * chan)686*4882a593Smuzhiyun static void xgene_dma_cleanup_descriptors(struct xgene_dma_chan *chan)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun struct xgene_dma_ring *ring = &chan->rx_ring;
689*4882a593Smuzhiyun struct xgene_dma_desc_sw *desc_sw, *_desc_sw;
690*4882a593Smuzhiyun struct xgene_dma_desc_hw *desc_hw;
691*4882a593Smuzhiyun struct list_head ld_completed;
692*4882a593Smuzhiyun u8 status;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun INIT_LIST_HEAD(&ld_completed);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun spin_lock(&chan->lock);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* Clean already completed and acked descriptors */
699*4882a593Smuzhiyun xgene_dma_clean_completed_descriptor(chan);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /* Move all completed descriptors to ld completed queue, in order */
702*4882a593Smuzhiyun list_for_each_entry_safe(desc_sw, _desc_sw, &chan->ld_running, node) {
703*4882a593Smuzhiyun /* Get subsequent hw descriptor from DMA rx ring */
704*4882a593Smuzhiyun desc_hw = &ring->desc_hw[ring->head];
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* Check if this descriptor has been completed */
707*4882a593Smuzhiyun if (unlikely(le64_to_cpu(desc_hw->m0) ==
708*4882a593Smuzhiyun XGENE_DMA_DESC_EMPTY_SIGNATURE))
709*4882a593Smuzhiyun break;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun if (++ring->head == ring->slots)
712*4882a593Smuzhiyun ring->head = 0;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* Check if we have any error with DMA transactions */
715*4882a593Smuzhiyun status = XGENE_DMA_DESC_STATUS(
716*4882a593Smuzhiyun XGENE_DMA_DESC_ELERR_RD(le64_to_cpu(
717*4882a593Smuzhiyun desc_hw->m0)),
718*4882a593Smuzhiyun XGENE_DMA_DESC_LERR_RD(le64_to_cpu(
719*4882a593Smuzhiyun desc_hw->m0)));
720*4882a593Smuzhiyun if (status) {
721*4882a593Smuzhiyun /* Print the DMA error type */
722*4882a593Smuzhiyun chan_err(chan, "%s\n", xgene_dma_desc_err[status]);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /*
725*4882a593Smuzhiyun * We have DMA transactions error here. Dump DMA Tx
726*4882a593Smuzhiyun * and Rx descriptors for this request */
727*4882a593Smuzhiyun XGENE_DMA_DESC_DUMP(&desc_sw->desc1,
728*4882a593Smuzhiyun "X-Gene DMA TX DESC1: ");
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (desc_sw->flags & XGENE_DMA_FLAG_64B_DESC)
731*4882a593Smuzhiyun XGENE_DMA_DESC_DUMP(&desc_sw->desc2,
732*4882a593Smuzhiyun "X-Gene DMA TX DESC2: ");
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun XGENE_DMA_DESC_DUMP(desc_hw,
735*4882a593Smuzhiyun "X-Gene DMA RX ERR DESC: ");
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /* Notify the hw about this completed descriptor */
739*4882a593Smuzhiyun iowrite32(-1, ring->cmd);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* Mark this hw descriptor as processed */
742*4882a593Smuzhiyun desc_hw->m0 = cpu_to_le64(XGENE_DMA_DESC_EMPTY_SIGNATURE);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /*
745*4882a593Smuzhiyun * Decrement the pending transaction count
746*4882a593Smuzhiyun * as we have processed one
747*4882a593Smuzhiyun */
748*4882a593Smuzhiyun chan->pending -= ((desc_sw->flags &
749*4882a593Smuzhiyun XGENE_DMA_FLAG_64B_DESC) ? 2 : 1);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /*
752*4882a593Smuzhiyun * Delete this node from ld running queue and append it to
753*4882a593Smuzhiyun * ld completed queue for further processing
754*4882a593Smuzhiyun */
755*4882a593Smuzhiyun list_move_tail(&desc_sw->node, &ld_completed);
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /*
759*4882a593Smuzhiyun * Start any pending transactions automatically
760*4882a593Smuzhiyun * In the ideal case, we keep the DMA controller busy while we go
761*4882a593Smuzhiyun * ahead and free the descriptors below.
762*4882a593Smuzhiyun */
763*4882a593Smuzhiyun xgene_chan_xfer_ld_pending(chan);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun spin_unlock(&chan->lock);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun /* Run the callback for each descriptor, in order */
768*4882a593Smuzhiyun list_for_each_entry_safe(desc_sw, _desc_sw, &ld_completed, node) {
769*4882a593Smuzhiyun xgene_dma_run_tx_complete_actions(chan, desc_sw);
770*4882a593Smuzhiyun xgene_dma_clean_running_descriptor(chan, desc_sw);
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
xgene_dma_alloc_chan_resources(struct dma_chan * dchan)774*4882a593Smuzhiyun static int xgene_dma_alloc_chan_resources(struct dma_chan *dchan)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun struct xgene_dma_chan *chan = to_dma_chan(dchan);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* Has this channel already been allocated? */
779*4882a593Smuzhiyun if (chan->desc_pool)
780*4882a593Smuzhiyun return 1;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun chan->desc_pool = dma_pool_create(chan->name, chan->dev,
783*4882a593Smuzhiyun sizeof(struct xgene_dma_desc_sw),
784*4882a593Smuzhiyun 0, 0);
785*4882a593Smuzhiyun if (!chan->desc_pool) {
786*4882a593Smuzhiyun chan_err(chan, "Failed to allocate descriptor pool\n");
787*4882a593Smuzhiyun return -ENOMEM;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun chan_dbg(chan, "Allocate descriptor pool\n");
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun return 1;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /**
796*4882a593Smuzhiyun * xgene_dma_free_desc_list - Free all descriptors in a queue
797*4882a593Smuzhiyun * @chan: X-Gene DMA channel
798*4882a593Smuzhiyun * @list: the list to free
799*4882a593Smuzhiyun *
800*4882a593Smuzhiyun * LOCKING: must hold chan->lock
801*4882a593Smuzhiyun */
xgene_dma_free_desc_list(struct xgene_dma_chan * chan,struct list_head * list)802*4882a593Smuzhiyun static void xgene_dma_free_desc_list(struct xgene_dma_chan *chan,
803*4882a593Smuzhiyun struct list_head *list)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun struct xgene_dma_desc_sw *desc, *_desc;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun list_for_each_entry_safe(desc, _desc, list, node)
808*4882a593Smuzhiyun xgene_dma_clean_descriptor(chan, desc);
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
xgene_dma_free_chan_resources(struct dma_chan * dchan)811*4882a593Smuzhiyun static void xgene_dma_free_chan_resources(struct dma_chan *dchan)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun struct xgene_dma_chan *chan = to_dma_chan(dchan);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun chan_dbg(chan, "Free all resources\n");
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun if (!chan->desc_pool)
818*4882a593Smuzhiyun return;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /* Process all running descriptor */
821*4882a593Smuzhiyun xgene_dma_cleanup_descriptors(chan);
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun spin_lock_bh(&chan->lock);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /* Clean all link descriptor queues */
826*4882a593Smuzhiyun xgene_dma_free_desc_list(chan, &chan->ld_pending);
827*4882a593Smuzhiyun xgene_dma_free_desc_list(chan, &chan->ld_running);
828*4882a593Smuzhiyun xgene_dma_free_desc_list(chan, &chan->ld_completed);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun spin_unlock_bh(&chan->lock);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun /* Delete this channel DMA pool */
833*4882a593Smuzhiyun dma_pool_destroy(chan->desc_pool);
834*4882a593Smuzhiyun chan->desc_pool = NULL;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
xgene_dma_prep_xor(struct dma_chan * dchan,dma_addr_t dst,dma_addr_t * src,u32 src_cnt,size_t len,unsigned long flags)837*4882a593Smuzhiyun static struct dma_async_tx_descriptor *xgene_dma_prep_xor(
838*4882a593Smuzhiyun struct dma_chan *dchan, dma_addr_t dst, dma_addr_t *src,
839*4882a593Smuzhiyun u32 src_cnt, size_t len, unsigned long flags)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun struct xgene_dma_desc_sw *first = NULL, *new;
842*4882a593Smuzhiyun struct xgene_dma_chan *chan;
843*4882a593Smuzhiyun static u8 multi[XGENE_DMA_MAX_XOR_SRC] = {
844*4882a593Smuzhiyun 0x01, 0x01, 0x01, 0x01, 0x01};
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun if (unlikely(!dchan || !len))
847*4882a593Smuzhiyun return NULL;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun chan = to_dma_chan(dchan);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun do {
852*4882a593Smuzhiyun /* Allocate the link descriptor from DMA pool */
853*4882a593Smuzhiyun new = xgene_dma_alloc_descriptor(chan);
854*4882a593Smuzhiyun if (!new)
855*4882a593Smuzhiyun goto fail;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun /* Prepare xor DMA descriptor */
858*4882a593Smuzhiyun xgene_dma_prep_xor_desc(chan, new, &dst, src,
859*4882a593Smuzhiyun src_cnt, &len, multi);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun if (!first)
862*4882a593Smuzhiyun first = new;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun new->tx.cookie = 0;
865*4882a593Smuzhiyun async_tx_ack(&new->tx);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /* Insert the link descriptor to the LD ring */
868*4882a593Smuzhiyun list_add_tail(&new->node, &first->tx_list);
869*4882a593Smuzhiyun } while (len);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun new->tx.flags = flags; /* client is in control of this ack */
872*4882a593Smuzhiyun new->tx.cookie = -EBUSY;
873*4882a593Smuzhiyun list_splice(&first->tx_list, &new->tx_list);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun return &new->tx;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun fail:
878*4882a593Smuzhiyun if (!first)
879*4882a593Smuzhiyun return NULL;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun xgene_dma_free_desc_list(chan, &first->tx_list);
882*4882a593Smuzhiyun return NULL;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
xgene_dma_prep_pq(struct dma_chan * dchan,dma_addr_t * dst,dma_addr_t * src,u32 src_cnt,const u8 * scf,size_t len,unsigned long flags)885*4882a593Smuzhiyun static struct dma_async_tx_descriptor *xgene_dma_prep_pq(
886*4882a593Smuzhiyun struct dma_chan *dchan, dma_addr_t *dst, dma_addr_t *src,
887*4882a593Smuzhiyun u32 src_cnt, const u8 *scf, size_t len, unsigned long flags)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun struct xgene_dma_desc_sw *first = NULL, *new;
890*4882a593Smuzhiyun struct xgene_dma_chan *chan;
891*4882a593Smuzhiyun size_t _len = len;
892*4882a593Smuzhiyun dma_addr_t _src[XGENE_DMA_MAX_XOR_SRC];
893*4882a593Smuzhiyun static u8 multi[XGENE_DMA_MAX_XOR_SRC] = {0x01, 0x01, 0x01, 0x01, 0x01};
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun if (unlikely(!dchan || !len))
896*4882a593Smuzhiyun return NULL;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun chan = to_dma_chan(dchan);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /*
901*4882a593Smuzhiyun * Save source addresses on local variable, may be we have to
902*4882a593Smuzhiyun * prepare two descriptor to generate P and Q if both enabled
903*4882a593Smuzhiyun * in the flags by client
904*4882a593Smuzhiyun */
905*4882a593Smuzhiyun memcpy(_src, src, sizeof(*src) * src_cnt);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun if (flags & DMA_PREP_PQ_DISABLE_P)
908*4882a593Smuzhiyun len = 0;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun if (flags & DMA_PREP_PQ_DISABLE_Q)
911*4882a593Smuzhiyun _len = 0;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun do {
914*4882a593Smuzhiyun /* Allocate the link descriptor from DMA pool */
915*4882a593Smuzhiyun new = xgene_dma_alloc_descriptor(chan);
916*4882a593Smuzhiyun if (!new)
917*4882a593Smuzhiyun goto fail;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun if (!first)
920*4882a593Smuzhiyun first = new;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun new->tx.cookie = 0;
923*4882a593Smuzhiyun async_tx_ack(&new->tx);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun /* Insert the link descriptor to the LD ring */
926*4882a593Smuzhiyun list_add_tail(&new->node, &first->tx_list);
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /*
929*4882a593Smuzhiyun * Prepare DMA descriptor to generate P,
930*4882a593Smuzhiyun * if DMA_PREP_PQ_DISABLE_P flag is not set
931*4882a593Smuzhiyun */
932*4882a593Smuzhiyun if (len) {
933*4882a593Smuzhiyun xgene_dma_prep_xor_desc(chan, new, &dst[0], src,
934*4882a593Smuzhiyun src_cnt, &len, multi);
935*4882a593Smuzhiyun continue;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /*
939*4882a593Smuzhiyun * Prepare DMA descriptor to generate Q,
940*4882a593Smuzhiyun * if DMA_PREP_PQ_DISABLE_Q flag is not set
941*4882a593Smuzhiyun */
942*4882a593Smuzhiyun if (_len) {
943*4882a593Smuzhiyun xgene_dma_prep_xor_desc(chan, new, &dst[1], _src,
944*4882a593Smuzhiyun src_cnt, &_len, scf);
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun } while (len || _len);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun new->tx.flags = flags; /* client is in control of this ack */
949*4882a593Smuzhiyun new->tx.cookie = -EBUSY;
950*4882a593Smuzhiyun list_splice(&first->tx_list, &new->tx_list);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun return &new->tx;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun fail:
955*4882a593Smuzhiyun if (!first)
956*4882a593Smuzhiyun return NULL;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun xgene_dma_free_desc_list(chan, &first->tx_list);
959*4882a593Smuzhiyun return NULL;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
xgene_dma_issue_pending(struct dma_chan * dchan)962*4882a593Smuzhiyun static void xgene_dma_issue_pending(struct dma_chan *dchan)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun struct xgene_dma_chan *chan = to_dma_chan(dchan);
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun spin_lock_bh(&chan->lock);
967*4882a593Smuzhiyun xgene_chan_xfer_ld_pending(chan);
968*4882a593Smuzhiyun spin_unlock_bh(&chan->lock);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
xgene_dma_tx_status(struct dma_chan * dchan,dma_cookie_t cookie,struct dma_tx_state * txstate)971*4882a593Smuzhiyun static enum dma_status xgene_dma_tx_status(struct dma_chan *dchan,
972*4882a593Smuzhiyun dma_cookie_t cookie,
973*4882a593Smuzhiyun struct dma_tx_state *txstate)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun return dma_cookie_status(dchan, cookie, txstate);
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
xgene_dma_tasklet_cb(struct tasklet_struct * t)978*4882a593Smuzhiyun static void xgene_dma_tasklet_cb(struct tasklet_struct *t)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun struct xgene_dma_chan *chan = from_tasklet(chan, t, tasklet);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /* Run all cleanup for descriptors which have been completed */
983*4882a593Smuzhiyun xgene_dma_cleanup_descriptors(chan);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /* Re-enable DMA channel IRQ */
986*4882a593Smuzhiyun enable_irq(chan->rx_irq);
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
xgene_dma_chan_ring_isr(int irq,void * id)989*4882a593Smuzhiyun static irqreturn_t xgene_dma_chan_ring_isr(int irq, void *id)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun struct xgene_dma_chan *chan = (struct xgene_dma_chan *)id;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun BUG_ON(!chan);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /*
996*4882a593Smuzhiyun * Disable DMA channel IRQ until we process completed
997*4882a593Smuzhiyun * descriptors
998*4882a593Smuzhiyun */
999*4882a593Smuzhiyun disable_irq_nosync(chan->rx_irq);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun /*
1002*4882a593Smuzhiyun * Schedule the tasklet to handle all cleanup of the current
1003*4882a593Smuzhiyun * transaction. It will start a new transaction if there is
1004*4882a593Smuzhiyun * one pending.
1005*4882a593Smuzhiyun */
1006*4882a593Smuzhiyun tasklet_schedule(&chan->tasklet);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun return IRQ_HANDLED;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun
xgene_dma_err_isr(int irq,void * id)1011*4882a593Smuzhiyun static irqreturn_t xgene_dma_err_isr(int irq, void *id)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun struct xgene_dma *pdma = (struct xgene_dma *)id;
1014*4882a593Smuzhiyun unsigned long int_mask;
1015*4882a593Smuzhiyun u32 val, i;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun val = ioread32(pdma->csr_dma + XGENE_DMA_INT);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun /* Clear DMA interrupts */
1020*4882a593Smuzhiyun iowrite32(val, pdma->csr_dma + XGENE_DMA_INT);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun /* Print DMA error info */
1023*4882a593Smuzhiyun int_mask = val >> XGENE_DMA_INT_MASK_SHIFT;
1024*4882a593Smuzhiyun for_each_set_bit(i, &int_mask, ARRAY_SIZE(xgene_dma_err))
1025*4882a593Smuzhiyun dev_err(pdma->dev,
1026*4882a593Smuzhiyun "Interrupt status 0x%08X %s\n", val, xgene_dma_err[i]);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun return IRQ_HANDLED;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
xgene_dma_wr_ring_state(struct xgene_dma_ring * ring)1031*4882a593Smuzhiyun static void xgene_dma_wr_ring_state(struct xgene_dma_ring *ring)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun int i;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun iowrite32(ring->num, ring->pdma->csr_ring + XGENE_DMA_RING_STATE);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun for (i = 0; i < XGENE_DMA_RING_NUM_CONFIG; i++)
1038*4882a593Smuzhiyun iowrite32(ring->state[i], ring->pdma->csr_ring +
1039*4882a593Smuzhiyun XGENE_DMA_RING_STATE_WR_BASE + (i * 4));
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
xgene_dma_clr_ring_state(struct xgene_dma_ring * ring)1042*4882a593Smuzhiyun static void xgene_dma_clr_ring_state(struct xgene_dma_ring *ring)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun memset(ring->state, 0, sizeof(u32) * XGENE_DMA_RING_NUM_CONFIG);
1045*4882a593Smuzhiyun xgene_dma_wr_ring_state(ring);
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
xgene_dma_setup_ring(struct xgene_dma_ring * ring)1048*4882a593Smuzhiyun static void xgene_dma_setup_ring(struct xgene_dma_ring *ring)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun void *ring_cfg = ring->state;
1051*4882a593Smuzhiyun u64 addr = ring->desc_paddr;
1052*4882a593Smuzhiyun u32 i, val;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun ring->slots = ring->size / XGENE_DMA_RING_WQ_DESC_SIZE;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun /* Clear DMA ring state */
1057*4882a593Smuzhiyun xgene_dma_clr_ring_state(ring);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* Set DMA ring type */
1060*4882a593Smuzhiyun XGENE_DMA_RING_TYPE_SET(ring_cfg, XGENE_DMA_RING_TYPE_REGULAR);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun if (ring->owner == XGENE_DMA_RING_OWNER_DMA) {
1063*4882a593Smuzhiyun /* Set recombination buffer and timeout */
1064*4882a593Smuzhiyun XGENE_DMA_RING_RECOMBBUF_SET(ring_cfg);
1065*4882a593Smuzhiyun XGENE_DMA_RING_RECOMTIMEOUTL_SET(ring_cfg);
1066*4882a593Smuzhiyun XGENE_DMA_RING_RECOMTIMEOUTH_SET(ring_cfg);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun /* Initialize DMA ring state */
1070*4882a593Smuzhiyun XGENE_DMA_RING_SELTHRSH_SET(ring_cfg);
1071*4882a593Smuzhiyun XGENE_DMA_RING_ACCEPTLERR_SET(ring_cfg);
1072*4882a593Smuzhiyun XGENE_DMA_RING_COHERENT_SET(ring_cfg);
1073*4882a593Smuzhiyun XGENE_DMA_RING_ADDRL_SET(ring_cfg, addr);
1074*4882a593Smuzhiyun XGENE_DMA_RING_ADDRH_SET(ring_cfg, addr);
1075*4882a593Smuzhiyun XGENE_DMA_RING_SIZE_SET(ring_cfg, ring->cfgsize);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun /* Write DMA ring configurations */
1078*4882a593Smuzhiyun xgene_dma_wr_ring_state(ring);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun /* Set DMA ring id */
1081*4882a593Smuzhiyun iowrite32(XGENE_DMA_RING_ID_SETUP(ring->id),
1082*4882a593Smuzhiyun ring->pdma->csr_ring + XGENE_DMA_RING_ID);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /* Set DMA ring buffer */
1085*4882a593Smuzhiyun iowrite32(XGENE_DMA_RING_ID_BUF_SETUP(ring->num),
1086*4882a593Smuzhiyun ring->pdma->csr_ring + XGENE_DMA_RING_ID_BUF);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun if (ring->owner != XGENE_DMA_RING_OWNER_CPU)
1089*4882a593Smuzhiyun return;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun /* Set empty signature to DMA Rx ring descriptors */
1092*4882a593Smuzhiyun for (i = 0; i < ring->slots; i++) {
1093*4882a593Smuzhiyun struct xgene_dma_desc_hw *desc;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun desc = &ring->desc_hw[i];
1096*4882a593Smuzhiyun desc->m0 = cpu_to_le64(XGENE_DMA_DESC_EMPTY_SIGNATURE);
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* Enable DMA Rx ring interrupt */
1100*4882a593Smuzhiyun val = ioread32(ring->pdma->csr_ring + XGENE_DMA_RING_NE_INT_MODE);
1101*4882a593Smuzhiyun XGENE_DMA_RING_NE_INT_MODE_SET(val, ring->buf_num);
1102*4882a593Smuzhiyun iowrite32(val, ring->pdma->csr_ring + XGENE_DMA_RING_NE_INT_MODE);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
xgene_dma_clear_ring(struct xgene_dma_ring * ring)1105*4882a593Smuzhiyun static void xgene_dma_clear_ring(struct xgene_dma_ring *ring)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun u32 ring_id, val;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun if (ring->owner == XGENE_DMA_RING_OWNER_CPU) {
1110*4882a593Smuzhiyun /* Disable DMA Rx ring interrupt */
1111*4882a593Smuzhiyun val = ioread32(ring->pdma->csr_ring +
1112*4882a593Smuzhiyun XGENE_DMA_RING_NE_INT_MODE);
1113*4882a593Smuzhiyun XGENE_DMA_RING_NE_INT_MODE_RESET(val, ring->buf_num);
1114*4882a593Smuzhiyun iowrite32(val, ring->pdma->csr_ring +
1115*4882a593Smuzhiyun XGENE_DMA_RING_NE_INT_MODE);
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* Clear DMA ring state */
1119*4882a593Smuzhiyun ring_id = XGENE_DMA_RING_ID_SETUP(ring->id);
1120*4882a593Smuzhiyun iowrite32(ring_id, ring->pdma->csr_ring + XGENE_DMA_RING_ID);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun iowrite32(0, ring->pdma->csr_ring + XGENE_DMA_RING_ID_BUF);
1123*4882a593Smuzhiyun xgene_dma_clr_ring_state(ring);
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
xgene_dma_set_ring_cmd(struct xgene_dma_ring * ring)1126*4882a593Smuzhiyun static void xgene_dma_set_ring_cmd(struct xgene_dma_ring *ring)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun ring->cmd_base = ring->pdma->csr_ring_cmd +
1129*4882a593Smuzhiyun XGENE_DMA_RING_CMD_BASE_OFFSET((ring->num -
1130*4882a593Smuzhiyun XGENE_DMA_RING_NUM));
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun ring->cmd = ring->cmd_base + XGENE_DMA_RING_CMD_OFFSET;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
xgene_dma_get_ring_size(struct xgene_dma_chan * chan,enum xgene_dma_ring_cfgsize cfgsize)1135*4882a593Smuzhiyun static int xgene_dma_get_ring_size(struct xgene_dma_chan *chan,
1136*4882a593Smuzhiyun enum xgene_dma_ring_cfgsize cfgsize)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun int size;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun switch (cfgsize) {
1141*4882a593Smuzhiyun case XGENE_DMA_RING_CFG_SIZE_512B:
1142*4882a593Smuzhiyun size = 0x200;
1143*4882a593Smuzhiyun break;
1144*4882a593Smuzhiyun case XGENE_DMA_RING_CFG_SIZE_2KB:
1145*4882a593Smuzhiyun size = 0x800;
1146*4882a593Smuzhiyun break;
1147*4882a593Smuzhiyun case XGENE_DMA_RING_CFG_SIZE_16KB:
1148*4882a593Smuzhiyun size = 0x4000;
1149*4882a593Smuzhiyun break;
1150*4882a593Smuzhiyun case XGENE_DMA_RING_CFG_SIZE_64KB:
1151*4882a593Smuzhiyun size = 0x10000;
1152*4882a593Smuzhiyun break;
1153*4882a593Smuzhiyun case XGENE_DMA_RING_CFG_SIZE_512KB:
1154*4882a593Smuzhiyun size = 0x80000;
1155*4882a593Smuzhiyun break;
1156*4882a593Smuzhiyun default:
1157*4882a593Smuzhiyun chan_err(chan, "Unsupported cfg ring size %d\n", cfgsize);
1158*4882a593Smuzhiyun return -EINVAL;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun return size;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
xgene_dma_delete_ring_one(struct xgene_dma_ring * ring)1164*4882a593Smuzhiyun static void xgene_dma_delete_ring_one(struct xgene_dma_ring *ring)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun /* Clear DMA ring configurations */
1167*4882a593Smuzhiyun xgene_dma_clear_ring(ring);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun /* De-allocate DMA ring descriptor */
1170*4882a593Smuzhiyun if (ring->desc_vaddr) {
1171*4882a593Smuzhiyun dma_free_coherent(ring->pdma->dev, ring->size,
1172*4882a593Smuzhiyun ring->desc_vaddr, ring->desc_paddr);
1173*4882a593Smuzhiyun ring->desc_vaddr = NULL;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun
xgene_dma_delete_chan_rings(struct xgene_dma_chan * chan)1177*4882a593Smuzhiyun static void xgene_dma_delete_chan_rings(struct xgene_dma_chan *chan)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun xgene_dma_delete_ring_one(&chan->rx_ring);
1180*4882a593Smuzhiyun xgene_dma_delete_ring_one(&chan->tx_ring);
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
xgene_dma_create_ring_one(struct xgene_dma_chan * chan,struct xgene_dma_ring * ring,enum xgene_dma_ring_cfgsize cfgsize)1183*4882a593Smuzhiyun static int xgene_dma_create_ring_one(struct xgene_dma_chan *chan,
1184*4882a593Smuzhiyun struct xgene_dma_ring *ring,
1185*4882a593Smuzhiyun enum xgene_dma_ring_cfgsize cfgsize)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun int ret;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun /* Setup DMA ring descriptor variables */
1190*4882a593Smuzhiyun ring->pdma = chan->pdma;
1191*4882a593Smuzhiyun ring->cfgsize = cfgsize;
1192*4882a593Smuzhiyun ring->num = chan->pdma->ring_num++;
1193*4882a593Smuzhiyun ring->id = XGENE_DMA_RING_ID_GET(ring->owner, ring->buf_num);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun ret = xgene_dma_get_ring_size(chan, cfgsize);
1196*4882a593Smuzhiyun if (ret <= 0)
1197*4882a593Smuzhiyun return ret;
1198*4882a593Smuzhiyun ring->size = ret;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /* Allocate memory for DMA ring descriptor */
1201*4882a593Smuzhiyun ring->desc_vaddr = dma_alloc_coherent(chan->dev, ring->size,
1202*4882a593Smuzhiyun &ring->desc_paddr, GFP_KERNEL);
1203*4882a593Smuzhiyun if (!ring->desc_vaddr) {
1204*4882a593Smuzhiyun chan_err(chan, "Failed to allocate ring desc\n");
1205*4882a593Smuzhiyun return -ENOMEM;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun /* Configure and enable DMA ring */
1209*4882a593Smuzhiyun xgene_dma_set_ring_cmd(ring);
1210*4882a593Smuzhiyun xgene_dma_setup_ring(ring);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun return 0;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
xgene_dma_create_chan_rings(struct xgene_dma_chan * chan)1215*4882a593Smuzhiyun static int xgene_dma_create_chan_rings(struct xgene_dma_chan *chan)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun struct xgene_dma_ring *rx_ring = &chan->rx_ring;
1218*4882a593Smuzhiyun struct xgene_dma_ring *tx_ring = &chan->tx_ring;
1219*4882a593Smuzhiyun int ret;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun /* Create DMA Rx ring descriptor */
1222*4882a593Smuzhiyun rx_ring->owner = XGENE_DMA_RING_OWNER_CPU;
1223*4882a593Smuzhiyun rx_ring->buf_num = XGENE_DMA_CPU_BUFNUM + chan->id;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun ret = xgene_dma_create_ring_one(chan, rx_ring,
1226*4882a593Smuzhiyun XGENE_DMA_RING_CFG_SIZE_64KB);
1227*4882a593Smuzhiyun if (ret)
1228*4882a593Smuzhiyun return ret;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun chan_dbg(chan, "Rx ring id 0x%X num %d desc 0x%p\n",
1231*4882a593Smuzhiyun rx_ring->id, rx_ring->num, rx_ring->desc_vaddr);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /* Create DMA Tx ring descriptor */
1234*4882a593Smuzhiyun tx_ring->owner = XGENE_DMA_RING_OWNER_DMA;
1235*4882a593Smuzhiyun tx_ring->buf_num = XGENE_DMA_BUFNUM + chan->id;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun ret = xgene_dma_create_ring_one(chan, tx_ring,
1238*4882a593Smuzhiyun XGENE_DMA_RING_CFG_SIZE_64KB);
1239*4882a593Smuzhiyun if (ret) {
1240*4882a593Smuzhiyun xgene_dma_delete_ring_one(rx_ring);
1241*4882a593Smuzhiyun return ret;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun tx_ring->dst_ring_num = XGENE_DMA_RING_DST_ID(rx_ring->num);
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun chan_dbg(chan,
1247*4882a593Smuzhiyun "Tx ring id 0x%X num %d desc 0x%p\n",
1248*4882a593Smuzhiyun tx_ring->id, tx_ring->num, tx_ring->desc_vaddr);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun /* Set the max outstanding request possible to this channel */
1251*4882a593Smuzhiyun chan->max_outstanding = tx_ring->slots;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun return ret;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
xgene_dma_init_rings(struct xgene_dma * pdma)1256*4882a593Smuzhiyun static int xgene_dma_init_rings(struct xgene_dma *pdma)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun int ret, i, j;
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++) {
1261*4882a593Smuzhiyun ret = xgene_dma_create_chan_rings(&pdma->chan[i]);
1262*4882a593Smuzhiyun if (ret) {
1263*4882a593Smuzhiyun for (j = 0; j < i; j++)
1264*4882a593Smuzhiyun xgene_dma_delete_chan_rings(&pdma->chan[j]);
1265*4882a593Smuzhiyun return ret;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun return ret;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
xgene_dma_enable(struct xgene_dma * pdma)1272*4882a593Smuzhiyun static void xgene_dma_enable(struct xgene_dma *pdma)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun u32 val;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /* Configure and enable DMA engine */
1277*4882a593Smuzhiyun val = ioread32(pdma->csr_dma + XGENE_DMA_GCR);
1278*4882a593Smuzhiyun XGENE_DMA_CH_SETUP(val);
1279*4882a593Smuzhiyun XGENE_DMA_ENABLE(val);
1280*4882a593Smuzhiyun iowrite32(val, pdma->csr_dma + XGENE_DMA_GCR);
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
xgene_dma_disable(struct xgene_dma * pdma)1283*4882a593Smuzhiyun static void xgene_dma_disable(struct xgene_dma *pdma)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun u32 val;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun val = ioread32(pdma->csr_dma + XGENE_DMA_GCR);
1288*4882a593Smuzhiyun XGENE_DMA_DISABLE(val);
1289*4882a593Smuzhiyun iowrite32(val, pdma->csr_dma + XGENE_DMA_GCR);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
xgene_dma_mask_interrupts(struct xgene_dma * pdma)1292*4882a593Smuzhiyun static void xgene_dma_mask_interrupts(struct xgene_dma *pdma)
1293*4882a593Smuzhiyun {
1294*4882a593Smuzhiyun /*
1295*4882a593Smuzhiyun * Mask DMA ring overflow, underflow and
1296*4882a593Smuzhiyun * AXI write/read error interrupts
1297*4882a593Smuzhiyun */
1298*4882a593Smuzhiyun iowrite32(XGENE_DMA_INT_ALL_MASK,
1299*4882a593Smuzhiyun pdma->csr_dma + XGENE_DMA_RING_INT0_MASK);
1300*4882a593Smuzhiyun iowrite32(XGENE_DMA_INT_ALL_MASK,
1301*4882a593Smuzhiyun pdma->csr_dma + XGENE_DMA_RING_INT1_MASK);
1302*4882a593Smuzhiyun iowrite32(XGENE_DMA_INT_ALL_MASK,
1303*4882a593Smuzhiyun pdma->csr_dma + XGENE_DMA_RING_INT2_MASK);
1304*4882a593Smuzhiyun iowrite32(XGENE_DMA_INT_ALL_MASK,
1305*4882a593Smuzhiyun pdma->csr_dma + XGENE_DMA_RING_INT3_MASK);
1306*4882a593Smuzhiyun iowrite32(XGENE_DMA_INT_ALL_MASK,
1307*4882a593Smuzhiyun pdma->csr_dma + XGENE_DMA_RING_INT4_MASK);
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /* Mask DMA error interrupts */
1310*4882a593Smuzhiyun iowrite32(XGENE_DMA_INT_ALL_MASK, pdma->csr_dma + XGENE_DMA_INT_MASK);
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun
xgene_dma_unmask_interrupts(struct xgene_dma * pdma)1313*4882a593Smuzhiyun static void xgene_dma_unmask_interrupts(struct xgene_dma *pdma)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun /*
1316*4882a593Smuzhiyun * Unmask DMA ring overflow, underflow and
1317*4882a593Smuzhiyun * AXI write/read error interrupts
1318*4882a593Smuzhiyun */
1319*4882a593Smuzhiyun iowrite32(XGENE_DMA_INT_ALL_UNMASK,
1320*4882a593Smuzhiyun pdma->csr_dma + XGENE_DMA_RING_INT0_MASK);
1321*4882a593Smuzhiyun iowrite32(XGENE_DMA_INT_ALL_UNMASK,
1322*4882a593Smuzhiyun pdma->csr_dma + XGENE_DMA_RING_INT1_MASK);
1323*4882a593Smuzhiyun iowrite32(XGENE_DMA_INT_ALL_UNMASK,
1324*4882a593Smuzhiyun pdma->csr_dma + XGENE_DMA_RING_INT2_MASK);
1325*4882a593Smuzhiyun iowrite32(XGENE_DMA_INT_ALL_UNMASK,
1326*4882a593Smuzhiyun pdma->csr_dma + XGENE_DMA_RING_INT3_MASK);
1327*4882a593Smuzhiyun iowrite32(XGENE_DMA_INT_ALL_UNMASK,
1328*4882a593Smuzhiyun pdma->csr_dma + XGENE_DMA_RING_INT4_MASK);
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun /* Unmask DMA error interrupts */
1331*4882a593Smuzhiyun iowrite32(XGENE_DMA_INT_ALL_UNMASK,
1332*4882a593Smuzhiyun pdma->csr_dma + XGENE_DMA_INT_MASK);
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
xgene_dma_init_hw(struct xgene_dma * pdma)1335*4882a593Smuzhiyun static void xgene_dma_init_hw(struct xgene_dma *pdma)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun u32 val;
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun /* Associate DMA ring to corresponding ring HW */
1340*4882a593Smuzhiyun iowrite32(XGENE_DMA_ASSOC_RING_MNGR1,
1341*4882a593Smuzhiyun pdma->csr_dma + XGENE_DMA_CFG_RING_WQ_ASSOC);
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun /* Configure RAID6 polynomial control setting */
1344*4882a593Smuzhiyun if (is_pq_enabled(pdma))
1345*4882a593Smuzhiyun iowrite32(XGENE_DMA_RAID6_MULTI_CTRL(0x1D),
1346*4882a593Smuzhiyun pdma->csr_dma + XGENE_DMA_RAID6_CONT);
1347*4882a593Smuzhiyun else
1348*4882a593Smuzhiyun dev_info(pdma->dev, "PQ is disabled in HW\n");
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun xgene_dma_enable(pdma);
1351*4882a593Smuzhiyun xgene_dma_unmask_interrupts(pdma);
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun /* Get DMA id and version info */
1354*4882a593Smuzhiyun val = ioread32(pdma->csr_dma + XGENE_DMA_IPBRR);
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun /* DMA device info */
1357*4882a593Smuzhiyun dev_info(pdma->dev,
1358*4882a593Smuzhiyun "X-Gene DMA v%d.%02d.%02d driver registered %d channels",
1359*4882a593Smuzhiyun XGENE_DMA_REV_NO_RD(val), XGENE_DMA_BUS_ID_RD(val),
1360*4882a593Smuzhiyun XGENE_DMA_DEV_ID_RD(val), XGENE_DMA_MAX_CHANNEL);
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
xgene_dma_init_ring_mngr(struct xgene_dma * pdma)1363*4882a593Smuzhiyun static int xgene_dma_init_ring_mngr(struct xgene_dma *pdma)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun if (ioread32(pdma->csr_ring + XGENE_DMA_RING_CLKEN) &&
1366*4882a593Smuzhiyun (!ioread32(pdma->csr_ring + XGENE_DMA_RING_SRST)))
1367*4882a593Smuzhiyun return 0;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun iowrite32(0x3, pdma->csr_ring + XGENE_DMA_RING_CLKEN);
1370*4882a593Smuzhiyun iowrite32(0x0, pdma->csr_ring + XGENE_DMA_RING_SRST);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun /* Bring up memory */
1373*4882a593Smuzhiyun iowrite32(0x0, pdma->csr_ring + XGENE_DMA_RING_MEM_RAM_SHUTDOWN);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun /* Force a barrier */
1376*4882a593Smuzhiyun ioread32(pdma->csr_ring + XGENE_DMA_RING_MEM_RAM_SHUTDOWN);
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun /* reset may take up to 1ms */
1379*4882a593Smuzhiyun usleep_range(1000, 1100);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun if (ioread32(pdma->csr_ring + XGENE_DMA_RING_BLK_MEM_RDY)
1382*4882a593Smuzhiyun != XGENE_DMA_RING_BLK_MEM_RDY_VAL) {
1383*4882a593Smuzhiyun dev_err(pdma->dev,
1384*4882a593Smuzhiyun "Failed to release ring mngr memory from shutdown\n");
1385*4882a593Smuzhiyun return -ENODEV;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun /* program threshold set 1 and all hysteresis */
1389*4882a593Smuzhiyun iowrite32(XGENE_DMA_RING_THRESLD0_SET1_VAL,
1390*4882a593Smuzhiyun pdma->csr_ring + XGENE_DMA_RING_THRESLD0_SET1);
1391*4882a593Smuzhiyun iowrite32(XGENE_DMA_RING_THRESLD1_SET1_VAL,
1392*4882a593Smuzhiyun pdma->csr_ring + XGENE_DMA_RING_THRESLD1_SET1);
1393*4882a593Smuzhiyun iowrite32(XGENE_DMA_RING_HYSTERESIS_VAL,
1394*4882a593Smuzhiyun pdma->csr_ring + XGENE_DMA_RING_HYSTERESIS);
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun /* Enable QPcore and assign error queue */
1397*4882a593Smuzhiyun iowrite32(XGENE_DMA_RING_ENABLE,
1398*4882a593Smuzhiyun pdma->csr_ring + XGENE_DMA_RING_CONFIG);
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun return 0;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun
xgene_dma_init_mem(struct xgene_dma * pdma)1403*4882a593Smuzhiyun static int xgene_dma_init_mem(struct xgene_dma *pdma)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun int ret;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun ret = xgene_dma_init_ring_mngr(pdma);
1408*4882a593Smuzhiyun if (ret)
1409*4882a593Smuzhiyun return ret;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun /* Bring up memory */
1412*4882a593Smuzhiyun iowrite32(0x0, pdma->csr_dma + XGENE_DMA_MEM_RAM_SHUTDOWN);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun /* Force a barrier */
1415*4882a593Smuzhiyun ioread32(pdma->csr_dma + XGENE_DMA_MEM_RAM_SHUTDOWN);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* reset may take up to 1ms */
1418*4882a593Smuzhiyun usleep_range(1000, 1100);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun if (ioread32(pdma->csr_dma + XGENE_DMA_BLK_MEM_RDY)
1421*4882a593Smuzhiyun != XGENE_DMA_BLK_MEM_RDY_VAL) {
1422*4882a593Smuzhiyun dev_err(pdma->dev,
1423*4882a593Smuzhiyun "Failed to release DMA memory from shutdown\n");
1424*4882a593Smuzhiyun return -ENODEV;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun return 0;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun
xgene_dma_request_irqs(struct xgene_dma * pdma)1430*4882a593Smuzhiyun static int xgene_dma_request_irqs(struct xgene_dma *pdma)
1431*4882a593Smuzhiyun {
1432*4882a593Smuzhiyun struct xgene_dma_chan *chan;
1433*4882a593Smuzhiyun int ret, i, j;
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun /* Register DMA error irq */
1436*4882a593Smuzhiyun ret = devm_request_irq(pdma->dev, pdma->err_irq, xgene_dma_err_isr,
1437*4882a593Smuzhiyun 0, "dma_error", pdma);
1438*4882a593Smuzhiyun if (ret) {
1439*4882a593Smuzhiyun dev_err(pdma->dev,
1440*4882a593Smuzhiyun "Failed to register error IRQ %d\n", pdma->err_irq);
1441*4882a593Smuzhiyun return ret;
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun /* Register DMA channel rx irq */
1445*4882a593Smuzhiyun for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++) {
1446*4882a593Smuzhiyun chan = &pdma->chan[i];
1447*4882a593Smuzhiyun irq_set_status_flags(chan->rx_irq, IRQ_DISABLE_UNLAZY);
1448*4882a593Smuzhiyun ret = devm_request_irq(chan->dev, chan->rx_irq,
1449*4882a593Smuzhiyun xgene_dma_chan_ring_isr,
1450*4882a593Smuzhiyun 0, chan->name, chan);
1451*4882a593Smuzhiyun if (ret) {
1452*4882a593Smuzhiyun chan_err(chan, "Failed to register Rx IRQ %d\n",
1453*4882a593Smuzhiyun chan->rx_irq);
1454*4882a593Smuzhiyun devm_free_irq(pdma->dev, pdma->err_irq, pdma);
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun for (j = 0; j < i; j++) {
1457*4882a593Smuzhiyun chan = &pdma->chan[i];
1458*4882a593Smuzhiyun irq_clear_status_flags(chan->rx_irq, IRQ_DISABLE_UNLAZY);
1459*4882a593Smuzhiyun devm_free_irq(chan->dev, chan->rx_irq, chan);
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun return ret;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun return 0;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun
xgene_dma_free_irqs(struct xgene_dma * pdma)1469*4882a593Smuzhiyun static void xgene_dma_free_irqs(struct xgene_dma *pdma)
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun struct xgene_dma_chan *chan;
1472*4882a593Smuzhiyun int i;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun /* Free DMA device error irq */
1475*4882a593Smuzhiyun devm_free_irq(pdma->dev, pdma->err_irq, pdma);
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++) {
1478*4882a593Smuzhiyun chan = &pdma->chan[i];
1479*4882a593Smuzhiyun irq_clear_status_flags(chan->rx_irq, IRQ_DISABLE_UNLAZY);
1480*4882a593Smuzhiyun devm_free_irq(chan->dev, chan->rx_irq, chan);
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun
xgene_dma_set_caps(struct xgene_dma_chan * chan,struct dma_device * dma_dev)1484*4882a593Smuzhiyun static void xgene_dma_set_caps(struct xgene_dma_chan *chan,
1485*4882a593Smuzhiyun struct dma_device *dma_dev)
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun /* Initialize DMA device capability mask */
1488*4882a593Smuzhiyun dma_cap_zero(dma_dev->cap_mask);
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun /* Set DMA device capability */
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun /* Basically here, the X-Gene SoC DMA engine channel 0 supports XOR
1493*4882a593Smuzhiyun * and channel 1 supports XOR, PQ both. First thing here is we have
1494*4882a593Smuzhiyun * mechanism in hw to enable/disable PQ/XOR supports on channel 1,
1495*4882a593Smuzhiyun * we can make sure this by reading SoC Efuse register.
1496*4882a593Smuzhiyun * Second thing, we have hw errata that if we run channel 0 and
1497*4882a593Smuzhiyun * channel 1 simultaneously with executing XOR and PQ request,
1498*4882a593Smuzhiyun * suddenly DMA engine hangs, So here we enable XOR on channel 0 only
1499*4882a593Smuzhiyun * if XOR and PQ supports on channel 1 is disabled.
1500*4882a593Smuzhiyun */
1501*4882a593Smuzhiyun if ((chan->id == XGENE_DMA_PQ_CHANNEL) &&
1502*4882a593Smuzhiyun is_pq_enabled(chan->pdma)) {
1503*4882a593Smuzhiyun dma_cap_set(DMA_PQ, dma_dev->cap_mask);
1504*4882a593Smuzhiyun dma_cap_set(DMA_XOR, dma_dev->cap_mask);
1505*4882a593Smuzhiyun } else if ((chan->id == XGENE_DMA_XOR_CHANNEL) &&
1506*4882a593Smuzhiyun !is_pq_enabled(chan->pdma)) {
1507*4882a593Smuzhiyun dma_cap_set(DMA_XOR, dma_dev->cap_mask);
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun /* Set base and prep routines */
1511*4882a593Smuzhiyun dma_dev->dev = chan->dev;
1512*4882a593Smuzhiyun dma_dev->device_alloc_chan_resources = xgene_dma_alloc_chan_resources;
1513*4882a593Smuzhiyun dma_dev->device_free_chan_resources = xgene_dma_free_chan_resources;
1514*4882a593Smuzhiyun dma_dev->device_issue_pending = xgene_dma_issue_pending;
1515*4882a593Smuzhiyun dma_dev->device_tx_status = xgene_dma_tx_status;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1518*4882a593Smuzhiyun dma_dev->device_prep_dma_xor = xgene_dma_prep_xor;
1519*4882a593Smuzhiyun dma_dev->max_xor = XGENE_DMA_MAX_XOR_SRC;
1520*4882a593Smuzhiyun dma_dev->xor_align = DMAENGINE_ALIGN_64_BYTES;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun if (dma_has_cap(DMA_PQ, dma_dev->cap_mask)) {
1524*4882a593Smuzhiyun dma_dev->device_prep_dma_pq = xgene_dma_prep_pq;
1525*4882a593Smuzhiyun dma_dev->max_pq = XGENE_DMA_MAX_XOR_SRC;
1526*4882a593Smuzhiyun dma_dev->pq_align = DMAENGINE_ALIGN_64_BYTES;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun
xgene_dma_async_register(struct xgene_dma * pdma,int id)1530*4882a593Smuzhiyun static int xgene_dma_async_register(struct xgene_dma *pdma, int id)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun struct xgene_dma_chan *chan = &pdma->chan[id];
1533*4882a593Smuzhiyun struct dma_device *dma_dev = &pdma->dma_dev[id];
1534*4882a593Smuzhiyun int ret;
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun chan->dma_chan.device = dma_dev;
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun spin_lock_init(&chan->lock);
1539*4882a593Smuzhiyun INIT_LIST_HEAD(&chan->ld_pending);
1540*4882a593Smuzhiyun INIT_LIST_HEAD(&chan->ld_running);
1541*4882a593Smuzhiyun INIT_LIST_HEAD(&chan->ld_completed);
1542*4882a593Smuzhiyun tasklet_setup(&chan->tasklet, xgene_dma_tasklet_cb);
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun chan->pending = 0;
1545*4882a593Smuzhiyun chan->desc_pool = NULL;
1546*4882a593Smuzhiyun dma_cookie_init(&chan->dma_chan);
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun /* Setup dma device capabilities and prep routines */
1549*4882a593Smuzhiyun xgene_dma_set_caps(chan, dma_dev);
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun /* Initialize DMA device list head */
1552*4882a593Smuzhiyun INIT_LIST_HEAD(&dma_dev->channels);
1553*4882a593Smuzhiyun list_add_tail(&chan->dma_chan.device_node, &dma_dev->channels);
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun /* Register with Linux async DMA framework*/
1556*4882a593Smuzhiyun ret = dma_async_device_register(dma_dev);
1557*4882a593Smuzhiyun if (ret) {
1558*4882a593Smuzhiyun chan_err(chan, "Failed to register async device %d", ret);
1559*4882a593Smuzhiyun tasklet_kill(&chan->tasklet);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun return ret;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun /* DMA capability info */
1565*4882a593Smuzhiyun dev_info(pdma->dev,
1566*4882a593Smuzhiyun "%s: CAPABILITY ( %s%s)\n", dma_chan_name(&chan->dma_chan),
1567*4882a593Smuzhiyun dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "XOR " : "",
1568*4882a593Smuzhiyun dma_has_cap(DMA_PQ, dma_dev->cap_mask) ? "PQ " : "");
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun return 0;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun
xgene_dma_init_async(struct xgene_dma * pdma)1573*4882a593Smuzhiyun static int xgene_dma_init_async(struct xgene_dma *pdma)
1574*4882a593Smuzhiyun {
1575*4882a593Smuzhiyun int ret, i, j;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun for (i = 0; i < XGENE_DMA_MAX_CHANNEL ; i++) {
1578*4882a593Smuzhiyun ret = xgene_dma_async_register(pdma, i);
1579*4882a593Smuzhiyun if (ret) {
1580*4882a593Smuzhiyun for (j = 0; j < i; j++) {
1581*4882a593Smuzhiyun dma_async_device_unregister(&pdma->dma_dev[j]);
1582*4882a593Smuzhiyun tasklet_kill(&pdma->chan[j].tasklet);
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun return ret;
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun return ret;
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun
xgene_dma_async_unregister(struct xgene_dma * pdma)1592*4882a593Smuzhiyun static void xgene_dma_async_unregister(struct xgene_dma *pdma)
1593*4882a593Smuzhiyun {
1594*4882a593Smuzhiyun int i;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++)
1597*4882a593Smuzhiyun dma_async_device_unregister(&pdma->dma_dev[i]);
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun
xgene_dma_init_channels(struct xgene_dma * pdma)1600*4882a593Smuzhiyun static void xgene_dma_init_channels(struct xgene_dma *pdma)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun struct xgene_dma_chan *chan;
1603*4882a593Smuzhiyun int i;
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun pdma->ring_num = XGENE_DMA_RING_NUM;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++) {
1608*4882a593Smuzhiyun chan = &pdma->chan[i];
1609*4882a593Smuzhiyun chan->dev = pdma->dev;
1610*4882a593Smuzhiyun chan->pdma = pdma;
1611*4882a593Smuzhiyun chan->id = i;
1612*4882a593Smuzhiyun snprintf(chan->name, sizeof(chan->name), "dmachan%d", chan->id);
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun
xgene_dma_get_resources(struct platform_device * pdev,struct xgene_dma * pdma)1616*4882a593Smuzhiyun static int xgene_dma_get_resources(struct platform_device *pdev,
1617*4882a593Smuzhiyun struct xgene_dma *pdma)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun struct resource *res;
1620*4882a593Smuzhiyun int irq, i;
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun /* Get DMA csr region */
1623*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1624*4882a593Smuzhiyun if (!res) {
1625*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get csr region\n");
1626*4882a593Smuzhiyun return -ENXIO;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun pdma->csr_dma = devm_ioremap(&pdev->dev, res->start,
1630*4882a593Smuzhiyun resource_size(res));
1631*4882a593Smuzhiyun if (!pdma->csr_dma) {
1632*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to ioremap csr region");
1633*4882a593Smuzhiyun return -ENOMEM;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun /* Get DMA ring csr region */
1637*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1638*4882a593Smuzhiyun if (!res) {
1639*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get ring csr region\n");
1640*4882a593Smuzhiyun return -ENXIO;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun pdma->csr_ring = devm_ioremap(&pdev->dev, res->start,
1644*4882a593Smuzhiyun resource_size(res));
1645*4882a593Smuzhiyun if (!pdma->csr_ring) {
1646*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to ioremap ring csr region");
1647*4882a593Smuzhiyun return -ENOMEM;
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun /* Get DMA ring cmd csr region */
1651*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
1652*4882a593Smuzhiyun if (!res) {
1653*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get ring cmd csr region\n");
1654*4882a593Smuzhiyun return -ENXIO;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun pdma->csr_ring_cmd = devm_ioremap(&pdev->dev, res->start,
1658*4882a593Smuzhiyun resource_size(res));
1659*4882a593Smuzhiyun if (!pdma->csr_ring_cmd) {
1660*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to ioremap ring cmd csr region");
1661*4882a593Smuzhiyun return -ENOMEM;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun pdma->csr_ring_cmd += XGENE_DMA_RING_CMD_SM_OFFSET;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun /* Get efuse csr region */
1667*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 3);
1668*4882a593Smuzhiyun if (!res) {
1669*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get efuse csr region\n");
1670*4882a593Smuzhiyun return -ENXIO;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun pdma->csr_efuse = devm_ioremap(&pdev->dev, res->start,
1674*4882a593Smuzhiyun resource_size(res));
1675*4882a593Smuzhiyun if (!pdma->csr_efuse) {
1676*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to ioremap efuse csr region");
1677*4882a593Smuzhiyun return -ENOMEM;
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun /* Get DMA error interrupt */
1681*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1682*4882a593Smuzhiyun if (irq <= 0)
1683*4882a593Smuzhiyun return -ENXIO;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun pdma->err_irq = irq;
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun /* Get DMA Rx ring descriptor interrupts for all DMA channels */
1688*4882a593Smuzhiyun for (i = 1; i <= XGENE_DMA_MAX_CHANNEL; i++) {
1689*4882a593Smuzhiyun irq = platform_get_irq(pdev, i);
1690*4882a593Smuzhiyun if (irq <= 0)
1691*4882a593Smuzhiyun return -ENXIO;
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun pdma->chan[i - 1].rx_irq = irq;
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun return 0;
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun
xgene_dma_probe(struct platform_device * pdev)1699*4882a593Smuzhiyun static int xgene_dma_probe(struct platform_device *pdev)
1700*4882a593Smuzhiyun {
1701*4882a593Smuzhiyun struct xgene_dma *pdma;
1702*4882a593Smuzhiyun int ret, i;
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun pdma = devm_kzalloc(&pdev->dev, sizeof(*pdma), GFP_KERNEL);
1705*4882a593Smuzhiyun if (!pdma)
1706*4882a593Smuzhiyun return -ENOMEM;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun pdma->dev = &pdev->dev;
1709*4882a593Smuzhiyun platform_set_drvdata(pdev, pdma);
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun ret = xgene_dma_get_resources(pdev, pdma);
1712*4882a593Smuzhiyun if (ret)
1713*4882a593Smuzhiyun return ret;
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun pdma->clk = devm_clk_get(&pdev->dev, NULL);
1716*4882a593Smuzhiyun if (IS_ERR(pdma->clk) && !ACPI_COMPANION(&pdev->dev)) {
1717*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get clk\n");
1718*4882a593Smuzhiyun return PTR_ERR(pdma->clk);
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun /* Enable clk before accessing registers */
1722*4882a593Smuzhiyun if (!IS_ERR(pdma->clk)) {
1723*4882a593Smuzhiyun ret = clk_prepare_enable(pdma->clk);
1724*4882a593Smuzhiyun if (ret) {
1725*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to enable clk %d\n", ret);
1726*4882a593Smuzhiyun return ret;
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun /* Remove DMA RAM out of shutdown */
1731*4882a593Smuzhiyun ret = xgene_dma_init_mem(pdma);
1732*4882a593Smuzhiyun if (ret)
1733*4882a593Smuzhiyun goto err_clk_enable;
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(42));
1736*4882a593Smuzhiyun if (ret) {
1737*4882a593Smuzhiyun dev_err(&pdev->dev, "No usable DMA configuration\n");
1738*4882a593Smuzhiyun goto err_dma_mask;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun /* Initialize DMA channels software state */
1742*4882a593Smuzhiyun xgene_dma_init_channels(pdma);
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun /* Configue DMA rings */
1745*4882a593Smuzhiyun ret = xgene_dma_init_rings(pdma);
1746*4882a593Smuzhiyun if (ret)
1747*4882a593Smuzhiyun goto err_clk_enable;
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun ret = xgene_dma_request_irqs(pdma);
1750*4882a593Smuzhiyun if (ret)
1751*4882a593Smuzhiyun goto err_request_irq;
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun /* Configure and enable DMA engine */
1754*4882a593Smuzhiyun xgene_dma_init_hw(pdma);
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun /* Register DMA device with linux async framework */
1757*4882a593Smuzhiyun ret = xgene_dma_init_async(pdma);
1758*4882a593Smuzhiyun if (ret)
1759*4882a593Smuzhiyun goto err_async_init;
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun return 0;
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun err_async_init:
1764*4882a593Smuzhiyun xgene_dma_free_irqs(pdma);
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun err_request_irq:
1767*4882a593Smuzhiyun for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++)
1768*4882a593Smuzhiyun xgene_dma_delete_chan_rings(&pdma->chan[i]);
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun err_dma_mask:
1771*4882a593Smuzhiyun err_clk_enable:
1772*4882a593Smuzhiyun if (!IS_ERR(pdma->clk))
1773*4882a593Smuzhiyun clk_disable_unprepare(pdma->clk);
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun return ret;
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun
xgene_dma_remove(struct platform_device * pdev)1778*4882a593Smuzhiyun static int xgene_dma_remove(struct platform_device *pdev)
1779*4882a593Smuzhiyun {
1780*4882a593Smuzhiyun struct xgene_dma *pdma = platform_get_drvdata(pdev);
1781*4882a593Smuzhiyun struct xgene_dma_chan *chan;
1782*4882a593Smuzhiyun int i;
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun xgene_dma_async_unregister(pdma);
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun /* Mask interrupts and disable DMA engine */
1787*4882a593Smuzhiyun xgene_dma_mask_interrupts(pdma);
1788*4882a593Smuzhiyun xgene_dma_disable(pdma);
1789*4882a593Smuzhiyun xgene_dma_free_irqs(pdma);
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++) {
1792*4882a593Smuzhiyun chan = &pdma->chan[i];
1793*4882a593Smuzhiyun tasklet_kill(&chan->tasklet);
1794*4882a593Smuzhiyun xgene_dma_delete_chan_rings(chan);
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun if (!IS_ERR(pdma->clk))
1798*4882a593Smuzhiyun clk_disable_unprepare(pdma->clk);
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun return 0;
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1804*4882a593Smuzhiyun static const struct acpi_device_id xgene_dma_acpi_match_ptr[] = {
1805*4882a593Smuzhiyun {"APMC0D43", 0},
1806*4882a593Smuzhiyun {},
1807*4882a593Smuzhiyun };
1808*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, xgene_dma_acpi_match_ptr);
1809*4882a593Smuzhiyun #endif
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun static const struct of_device_id xgene_dma_of_match_ptr[] = {
1812*4882a593Smuzhiyun {.compatible = "apm,xgene-storm-dma",},
1813*4882a593Smuzhiyun {},
1814*4882a593Smuzhiyun };
1815*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xgene_dma_of_match_ptr);
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun static struct platform_driver xgene_dma_driver = {
1818*4882a593Smuzhiyun .probe = xgene_dma_probe,
1819*4882a593Smuzhiyun .remove = xgene_dma_remove,
1820*4882a593Smuzhiyun .driver = {
1821*4882a593Smuzhiyun .name = "X-Gene-DMA",
1822*4882a593Smuzhiyun .of_match_table = xgene_dma_of_match_ptr,
1823*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(xgene_dma_acpi_match_ptr),
1824*4882a593Smuzhiyun },
1825*4882a593Smuzhiyun };
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun module_platform_driver(xgene_dma_driver);
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun MODULE_DESCRIPTION("APM X-Gene SoC DMA driver");
1830*4882a593Smuzhiyun MODULE_AUTHOR("Rameshwar Prasad Sahu <rsahu@apm.com>");
1831*4882a593Smuzhiyun MODULE_AUTHOR("Loc Ho <lho@apm.com>");
1832*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1833*4882a593Smuzhiyun MODULE_VERSION("1.0");
1834