xref: /OK3568_Linux_fs/kernel/drivers/dma/uniphier-mdmac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (C) 2018 Socionext Inc.
4*4882a593Smuzhiyun //   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/bits.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/dmaengine.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/list.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_dma.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/types.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "virt-dma.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* registers common for all channels */
23*4882a593Smuzhiyun #define UNIPHIER_MDMAC_CMD		0x000	/* issue DMA start/abort */
24*4882a593Smuzhiyun #define   UNIPHIER_MDMAC_CMD_ABORT		BIT(31) /* 1: abort, 0: start */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* per-channel registers */
27*4882a593Smuzhiyun #define UNIPHIER_MDMAC_CH_OFFSET	0x100
28*4882a593Smuzhiyun #define UNIPHIER_MDMAC_CH_STRIDE	0x040
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define UNIPHIER_MDMAC_CH_IRQ_STAT	0x010	/* current hw status (RO) */
31*4882a593Smuzhiyun #define UNIPHIER_MDMAC_CH_IRQ_REQ	0x014	/* latched STAT (WOC) */
32*4882a593Smuzhiyun #define UNIPHIER_MDMAC_CH_IRQ_EN	0x018	/* IRQ enable mask */
33*4882a593Smuzhiyun #define UNIPHIER_MDMAC_CH_IRQ_DET	0x01c	/* REQ & EN (RO) */
34*4882a593Smuzhiyun #define   UNIPHIER_MDMAC_CH_IRQ__ABORT		BIT(13)
35*4882a593Smuzhiyun #define   UNIPHIER_MDMAC_CH_IRQ__DONE		BIT(1)
36*4882a593Smuzhiyun #define UNIPHIER_MDMAC_CH_SRC_MODE	0x020	/* mode of source */
37*4882a593Smuzhiyun #define UNIPHIER_MDMAC_CH_DEST_MODE	0x024	/* mode of destination */
38*4882a593Smuzhiyun #define   UNIPHIER_MDMAC_CH_MODE__ADDR_INC	(0 << 4)
39*4882a593Smuzhiyun #define   UNIPHIER_MDMAC_CH_MODE__ADDR_DEC	(1 << 4)
40*4882a593Smuzhiyun #define   UNIPHIER_MDMAC_CH_MODE__ADDR_FIXED	(2 << 4)
41*4882a593Smuzhiyun #define UNIPHIER_MDMAC_CH_SRC_ADDR	0x028	/* source address */
42*4882a593Smuzhiyun #define UNIPHIER_MDMAC_CH_DEST_ADDR	0x02c	/* destination address */
43*4882a593Smuzhiyun #define UNIPHIER_MDMAC_CH_SIZE		0x030	/* transfer bytes */
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define UNIPHIER_MDMAC_SLAVE_BUSWIDTHS \
46*4882a593Smuzhiyun 	(BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
47*4882a593Smuzhiyun 	 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
48*4882a593Smuzhiyun 	 BIT(DMA_SLAVE_BUSWIDTH_3_BYTES) | \
49*4882a593Smuzhiyun 	 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct uniphier_mdmac_desc {
52*4882a593Smuzhiyun 	struct virt_dma_desc vd;
53*4882a593Smuzhiyun 	struct scatterlist *sgl;
54*4882a593Smuzhiyun 	unsigned int sg_len;
55*4882a593Smuzhiyun 	unsigned int sg_cur;
56*4882a593Smuzhiyun 	enum dma_transfer_direction dir;
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun struct uniphier_mdmac_chan {
60*4882a593Smuzhiyun 	struct virt_dma_chan vc;
61*4882a593Smuzhiyun 	struct uniphier_mdmac_device *mdev;
62*4882a593Smuzhiyun 	struct uniphier_mdmac_desc *md;
63*4882a593Smuzhiyun 	void __iomem *reg_ch_base;
64*4882a593Smuzhiyun 	unsigned int chan_id;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun struct uniphier_mdmac_device {
68*4882a593Smuzhiyun 	struct dma_device ddev;
69*4882a593Smuzhiyun 	struct clk *clk;
70*4882a593Smuzhiyun 	void __iomem *reg_base;
71*4882a593Smuzhiyun 	struct uniphier_mdmac_chan channels[];
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static struct uniphier_mdmac_chan *
to_uniphier_mdmac_chan(struct virt_dma_chan * vc)75*4882a593Smuzhiyun to_uniphier_mdmac_chan(struct virt_dma_chan *vc)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	return container_of(vc, struct uniphier_mdmac_chan, vc);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static struct uniphier_mdmac_desc *
to_uniphier_mdmac_desc(struct virt_dma_desc * vd)81*4882a593Smuzhiyun to_uniphier_mdmac_desc(struct virt_dma_desc *vd)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	return container_of(vd, struct uniphier_mdmac_desc, vd);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* mc->vc.lock must be held by caller */
87*4882a593Smuzhiyun static struct uniphier_mdmac_desc *
uniphier_mdmac_next_desc(struct uniphier_mdmac_chan * mc)88*4882a593Smuzhiyun uniphier_mdmac_next_desc(struct uniphier_mdmac_chan *mc)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	vd = vchan_next_desc(&mc->vc);
93*4882a593Smuzhiyun 	if (!vd) {
94*4882a593Smuzhiyun 		mc->md = NULL;
95*4882a593Smuzhiyun 		return NULL;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	list_del(&vd->node);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	mc->md = to_uniphier_mdmac_desc(vd);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return mc->md;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* mc->vc.lock must be held by caller */
uniphier_mdmac_handle(struct uniphier_mdmac_chan * mc,struct uniphier_mdmac_desc * md)106*4882a593Smuzhiyun static void uniphier_mdmac_handle(struct uniphier_mdmac_chan *mc,
107*4882a593Smuzhiyun 				  struct uniphier_mdmac_desc *md)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct uniphier_mdmac_device *mdev = mc->mdev;
110*4882a593Smuzhiyun 	struct scatterlist *sg;
111*4882a593Smuzhiyun 	u32 irq_flag = UNIPHIER_MDMAC_CH_IRQ__DONE;
112*4882a593Smuzhiyun 	u32 src_mode, src_addr, dest_mode, dest_addr, chunk_size;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	sg = &md->sgl[md->sg_cur];
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	if (md->dir == DMA_MEM_TO_DEV) {
117*4882a593Smuzhiyun 		src_mode = UNIPHIER_MDMAC_CH_MODE__ADDR_INC;
118*4882a593Smuzhiyun 		src_addr = sg_dma_address(sg);
119*4882a593Smuzhiyun 		dest_mode = UNIPHIER_MDMAC_CH_MODE__ADDR_FIXED;
120*4882a593Smuzhiyun 		dest_addr = 0;
121*4882a593Smuzhiyun 	} else {
122*4882a593Smuzhiyun 		src_mode = UNIPHIER_MDMAC_CH_MODE__ADDR_FIXED;
123*4882a593Smuzhiyun 		src_addr = 0;
124*4882a593Smuzhiyun 		dest_mode = UNIPHIER_MDMAC_CH_MODE__ADDR_INC;
125*4882a593Smuzhiyun 		dest_addr = sg_dma_address(sg);
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	chunk_size = sg_dma_len(sg);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	writel(src_mode, mc->reg_ch_base + UNIPHIER_MDMAC_CH_SRC_MODE);
131*4882a593Smuzhiyun 	writel(dest_mode, mc->reg_ch_base + UNIPHIER_MDMAC_CH_DEST_MODE);
132*4882a593Smuzhiyun 	writel(src_addr, mc->reg_ch_base + UNIPHIER_MDMAC_CH_SRC_ADDR);
133*4882a593Smuzhiyun 	writel(dest_addr, mc->reg_ch_base + UNIPHIER_MDMAC_CH_DEST_ADDR);
134*4882a593Smuzhiyun 	writel(chunk_size, mc->reg_ch_base + UNIPHIER_MDMAC_CH_SIZE);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	/* write 1 to clear */
137*4882a593Smuzhiyun 	writel(irq_flag, mc->reg_ch_base + UNIPHIER_MDMAC_CH_IRQ_REQ);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	writel(irq_flag, mc->reg_ch_base + UNIPHIER_MDMAC_CH_IRQ_EN);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	writel(BIT(mc->chan_id), mdev->reg_base + UNIPHIER_MDMAC_CMD);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* mc->vc.lock must be held by caller */
uniphier_mdmac_start(struct uniphier_mdmac_chan * mc)145*4882a593Smuzhiyun static void uniphier_mdmac_start(struct uniphier_mdmac_chan *mc)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	struct uniphier_mdmac_desc *md;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	md = uniphier_mdmac_next_desc(mc);
150*4882a593Smuzhiyun 	if (md)
151*4882a593Smuzhiyun 		uniphier_mdmac_handle(mc, md);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* mc->vc.lock must be held by caller */
uniphier_mdmac_abort(struct uniphier_mdmac_chan * mc)155*4882a593Smuzhiyun static int uniphier_mdmac_abort(struct uniphier_mdmac_chan *mc)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct uniphier_mdmac_device *mdev = mc->mdev;
158*4882a593Smuzhiyun 	u32 irq_flag = UNIPHIER_MDMAC_CH_IRQ__ABORT;
159*4882a593Smuzhiyun 	u32 val;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* write 1 to clear */
162*4882a593Smuzhiyun 	writel(irq_flag, mc->reg_ch_base + UNIPHIER_MDMAC_CH_IRQ_REQ);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	writel(UNIPHIER_MDMAC_CMD_ABORT | BIT(mc->chan_id),
165*4882a593Smuzhiyun 	       mdev->reg_base + UNIPHIER_MDMAC_CMD);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/*
168*4882a593Smuzhiyun 	 * Abort should be accepted soon. We poll the bit here instead of
169*4882a593Smuzhiyun 	 * waiting for the interrupt.
170*4882a593Smuzhiyun 	 */
171*4882a593Smuzhiyun 	return readl_poll_timeout(mc->reg_ch_base + UNIPHIER_MDMAC_CH_IRQ_REQ,
172*4882a593Smuzhiyun 				  val, val & irq_flag, 0, 20);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
uniphier_mdmac_interrupt(int irq,void * dev_id)175*4882a593Smuzhiyun static irqreturn_t uniphier_mdmac_interrupt(int irq, void *dev_id)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct uniphier_mdmac_chan *mc = dev_id;
178*4882a593Smuzhiyun 	struct uniphier_mdmac_desc *md;
179*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_HANDLED;
180*4882a593Smuzhiyun 	u32 irq_stat;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	spin_lock(&mc->vc.lock);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	irq_stat = readl(mc->reg_ch_base + UNIPHIER_MDMAC_CH_IRQ_DET);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/*
187*4882a593Smuzhiyun 	 * Some channels share a single interrupt line. If the IRQ status is 0,
188*4882a593Smuzhiyun 	 * this is probably triggered by a different channel.
189*4882a593Smuzhiyun 	 */
190*4882a593Smuzhiyun 	if (!irq_stat) {
191*4882a593Smuzhiyun 		ret = IRQ_NONE;
192*4882a593Smuzhiyun 		goto out;
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* write 1 to clear */
196*4882a593Smuzhiyun 	writel(irq_stat, mc->reg_ch_base + UNIPHIER_MDMAC_CH_IRQ_REQ);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/*
199*4882a593Smuzhiyun 	 * UNIPHIER_MDMAC_CH_IRQ__DONE interrupt is asserted even when the DMA
200*4882a593Smuzhiyun 	 * is aborted. To distinguish the normal completion and the abort,
201*4882a593Smuzhiyun 	 * check mc->md. If it is NULL, we are aborting.
202*4882a593Smuzhiyun 	 */
203*4882a593Smuzhiyun 	md = mc->md;
204*4882a593Smuzhiyun 	if (!md)
205*4882a593Smuzhiyun 		goto out;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	md->sg_cur++;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (md->sg_cur >= md->sg_len) {
210*4882a593Smuzhiyun 		vchan_cookie_complete(&md->vd);
211*4882a593Smuzhiyun 		md = uniphier_mdmac_next_desc(mc);
212*4882a593Smuzhiyun 		if (!md)
213*4882a593Smuzhiyun 			goto out;
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	uniphier_mdmac_handle(mc, md);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun out:
219*4882a593Smuzhiyun 	spin_unlock(&mc->vc.lock);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	return ret;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
uniphier_mdmac_free_chan_resources(struct dma_chan * chan)224*4882a593Smuzhiyun static void uniphier_mdmac_free_chan_resources(struct dma_chan *chan)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	vchan_free_chan_resources(to_virt_chan(chan));
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun static struct dma_async_tx_descriptor *
uniphier_mdmac_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)230*4882a593Smuzhiyun uniphier_mdmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
231*4882a593Smuzhiyun 			     unsigned int sg_len,
232*4882a593Smuzhiyun 			     enum dma_transfer_direction direction,
233*4882a593Smuzhiyun 			     unsigned long flags, void *context)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct virt_dma_chan *vc = to_virt_chan(chan);
236*4882a593Smuzhiyun 	struct uniphier_mdmac_desc *md;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	if (!is_slave_direction(direction))
239*4882a593Smuzhiyun 		return NULL;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	md = kzalloc(sizeof(*md), GFP_NOWAIT);
242*4882a593Smuzhiyun 	if (!md)
243*4882a593Smuzhiyun 		return NULL;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	md->sgl = sgl;
246*4882a593Smuzhiyun 	md->sg_len = sg_len;
247*4882a593Smuzhiyun 	md->dir = direction;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	return vchan_tx_prep(vc, &md->vd, flags);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
uniphier_mdmac_terminate_all(struct dma_chan * chan)252*4882a593Smuzhiyun static int uniphier_mdmac_terminate_all(struct dma_chan *chan)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	struct virt_dma_chan *vc = to_virt_chan(chan);
255*4882a593Smuzhiyun 	struct uniphier_mdmac_chan *mc = to_uniphier_mdmac_chan(vc);
256*4882a593Smuzhiyun 	unsigned long flags;
257*4882a593Smuzhiyun 	int ret = 0;
258*4882a593Smuzhiyun 	LIST_HEAD(head);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	spin_lock_irqsave(&vc->lock, flags);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	if (mc->md) {
263*4882a593Smuzhiyun 		vchan_terminate_vdesc(&mc->md->vd);
264*4882a593Smuzhiyun 		mc->md = NULL;
265*4882a593Smuzhiyun 		ret = uniphier_mdmac_abort(mc);
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 	vchan_get_all_descriptors(vc, &head);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vc->lock, flags);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	vchan_dma_desc_free_list(vc, &head);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	return ret;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
uniphier_mdmac_synchronize(struct dma_chan * chan)276*4882a593Smuzhiyun static void uniphier_mdmac_synchronize(struct dma_chan *chan)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	vchan_synchronize(to_virt_chan(chan));
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
uniphier_mdmac_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)281*4882a593Smuzhiyun static enum dma_status uniphier_mdmac_tx_status(struct dma_chan *chan,
282*4882a593Smuzhiyun 						dma_cookie_t cookie,
283*4882a593Smuzhiyun 						struct dma_tx_state *txstate)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct virt_dma_chan *vc;
286*4882a593Smuzhiyun 	struct virt_dma_desc *vd;
287*4882a593Smuzhiyun 	struct uniphier_mdmac_chan *mc;
288*4882a593Smuzhiyun 	struct uniphier_mdmac_desc *md = NULL;
289*4882a593Smuzhiyun 	enum dma_status stat;
290*4882a593Smuzhiyun 	unsigned long flags;
291*4882a593Smuzhiyun 	int i;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	stat = dma_cookie_status(chan, cookie, txstate);
294*4882a593Smuzhiyun 	/* Return immediately if we do not need to compute the residue. */
295*4882a593Smuzhiyun 	if (stat == DMA_COMPLETE || !txstate)
296*4882a593Smuzhiyun 		return stat;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	vc = to_virt_chan(chan);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	spin_lock_irqsave(&vc->lock, flags);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	mc = to_uniphier_mdmac_chan(vc);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	if (mc->md && mc->md->vd.tx.cookie == cookie) {
305*4882a593Smuzhiyun 		/* residue from the on-flight chunk */
306*4882a593Smuzhiyun 		txstate->residue = readl(mc->reg_ch_base +
307*4882a593Smuzhiyun 					 UNIPHIER_MDMAC_CH_SIZE);
308*4882a593Smuzhiyun 		md = mc->md;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (!md) {
312*4882a593Smuzhiyun 		vd = vchan_find_desc(vc, cookie);
313*4882a593Smuzhiyun 		if (vd)
314*4882a593Smuzhiyun 			md = to_uniphier_mdmac_desc(vd);
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	if (md) {
318*4882a593Smuzhiyun 		/* residue from the queued chunks */
319*4882a593Smuzhiyun 		for (i = md->sg_cur; i < md->sg_len; i++)
320*4882a593Smuzhiyun 			txstate->residue += sg_dma_len(&md->sgl[i]);
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vc->lock, flags);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	return stat;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
uniphier_mdmac_issue_pending(struct dma_chan * chan)328*4882a593Smuzhiyun static void uniphier_mdmac_issue_pending(struct dma_chan *chan)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	struct virt_dma_chan *vc = to_virt_chan(chan);
331*4882a593Smuzhiyun 	struct uniphier_mdmac_chan *mc = to_uniphier_mdmac_chan(vc);
332*4882a593Smuzhiyun 	unsigned long flags;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	spin_lock_irqsave(&vc->lock, flags);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (vchan_issue_pending(vc) && !mc->md)
337*4882a593Smuzhiyun 		uniphier_mdmac_start(mc);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vc->lock, flags);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
uniphier_mdmac_desc_free(struct virt_dma_desc * vd)342*4882a593Smuzhiyun static void uniphier_mdmac_desc_free(struct virt_dma_desc *vd)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	kfree(to_uniphier_mdmac_desc(vd));
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
uniphier_mdmac_chan_init(struct platform_device * pdev,struct uniphier_mdmac_device * mdev,int chan_id)347*4882a593Smuzhiyun static int uniphier_mdmac_chan_init(struct platform_device *pdev,
348*4882a593Smuzhiyun 				    struct uniphier_mdmac_device *mdev,
349*4882a593Smuzhiyun 				    int chan_id)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
352*4882a593Smuzhiyun 	struct uniphier_mdmac_chan *mc = &mdev->channels[chan_id];
353*4882a593Smuzhiyun 	char *irq_name;
354*4882a593Smuzhiyun 	int irq, ret;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, chan_id);
357*4882a593Smuzhiyun 	if (irq < 0)
358*4882a593Smuzhiyun 		return irq;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	irq_name = devm_kasprintf(dev, GFP_KERNEL, "uniphier-mio-dmac-ch%d",
361*4882a593Smuzhiyun 				  chan_id);
362*4882a593Smuzhiyun 	if (!irq_name)
363*4882a593Smuzhiyun 		return -ENOMEM;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq, uniphier_mdmac_interrupt,
366*4882a593Smuzhiyun 			       IRQF_SHARED, irq_name, mc);
367*4882a593Smuzhiyun 	if (ret)
368*4882a593Smuzhiyun 		return ret;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	mc->mdev = mdev;
371*4882a593Smuzhiyun 	mc->reg_ch_base = mdev->reg_base + UNIPHIER_MDMAC_CH_OFFSET +
372*4882a593Smuzhiyun 					UNIPHIER_MDMAC_CH_STRIDE * chan_id;
373*4882a593Smuzhiyun 	mc->chan_id = chan_id;
374*4882a593Smuzhiyun 	mc->vc.desc_free = uniphier_mdmac_desc_free;
375*4882a593Smuzhiyun 	vchan_init(&mc->vc, &mdev->ddev);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
uniphier_mdmac_probe(struct platform_device * pdev)380*4882a593Smuzhiyun static int uniphier_mdmac_probe(struct platform_device *pdev)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
383*4882a593Smuzhiyun 	struct uniphier_mdmac_device *mdev;
384*4882a593Smuzhiyun 	struct dma_device *ddev;
385*4882a593Smuzhiyun 	int nr_chans, ret, i;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	nr_chans = platform_irq_count(pdev);
388*4882a593Smuzhiyun 	if (nr_chans < 0)
389*4882a593Smuzhiyun 		return nr_chans;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	ret = dma_set_mask(dev, DMA_BIT_MASK(32));
392*4882a593Smuzhiyun 	if (ret)
393*4882a593Smuzhiyun 		return ret;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	mdev = devm_kzalloc(dev, struct_size(mdev, channels, nr_chans),
396*4882a593Smuzhiyun 			    GFP_KERNEL);
397*4882a593Smuzhiyun 	if (!mdev)
398*4882a593Smuzhiyun 		return -ENOMEM;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	mdev->reg_base = devm_platform_ioremap_resource(pdev, 0);
401*4882a593Smuzhiyun 	if (IS_ERR(mdev->reg_base))
402*4882a593Smuzhiyun 		return PTR_ERR(mdev->reg_base);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	mdev->clk = devm_clk_get(dev, NULL);
405*4882a593Smuzhiyun 	if (IS_ERR(mdev->clk)) {
406*4882a593Smuzhiyun 		dev_err(dev, "failed to get clock\n");
407*4882a593Smuzhiyun 		return PTR_ERR(mdev->clk);
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	ret = clk_prepare_enable(mdev->clk);
411*4882a593Smuzhiyun 	if (ret)
412*4882a593Smuzhiyun 		return ret;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	ddev = &mdev->ddev;
415*4882a593Smuzhiyun 	ddev->dev = dev;
416*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, ddev->cap_mask);
417*4882a593Smuzhiyun 	ddev->src_addr_widths = UNIPHIER_MDMAC_SLAVE_BUSWIDTHS;
418*4882a593Smuzhiyun 	ddev->dst_addr_widths = UNIPHIER_MDMAC_SLAVE_BUSWIDTHS;
419*4882a593Smuzhiyun 	ddev->directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM);
420*4882a593Smuzhiyun 	ddev->residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
421*4882a593Smuzhiyun 	ddev->device_free_chan_resources = uniphier_mdmac_free_chan_resources;
422*4882a593Smuzhiyun 	ddev->device_prep_slave_sg = uniphier_mdmac_prep_slave_sg;
423*4882a593Smuzhiyun 	ddev->device_terminate_all = uniphier_mdmac_terminate_all;
424*4882a593Smuzhiyun 	ddev->device_synchronize = uniphier_mdmac_synchronize;
425*4882a593Smuzhiyun 	ddev->device_tx_status = uniphier_mdmac_tx_status;
426*4882a593Smuzhiyun 	ddev->device_issue_pending = uniphier_mdmac_issue_pending;
427*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ddev->channels);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	for (i = 0; i < nr_chans; i++) {
430*4882a593Smuzhiyun 		ret = uniphier_mdmac_chan_init(pdev, mdev, i);
431*4882a593Smuzhiyun 		if (ret)
432*4882a593Smuzhiyun 			goto disable_clk;
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	ret = dma_async_device_register(ddev);
436*4882a593Smuzhiyun 	if (ret)
437*4882a593Smuzhiyun 		goto disable_clk;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	ret = of_dma_controller_register(dev->of_node, of_dma_xlate_by_chan_id,
440*4882a593Smuzhiyun 					 ddev);
441*4882a593Smuzhiyun 	if (ret)
442*4882a593Smuzhiyun 		goto unregister_dmac;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mdev);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return 0;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun unregister_dmac:
449*4882a593Smuzhiyun 	dma_async_device_unregister(ddev);
450*4882a593Smuzhiyun disable_clk:
451*4882a593Smuzhiyun 	clk_disable_unprepare(mdev->clk);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	return ret;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
uniphier_mdmac_remove(struct platform_device * pdev)456*4882a593Smuzhiyun static int uniphier_mdmac_remove(struct platform_device *pdev)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	struct uniphier_mdmac_device *mdev = platform_get_drvdata(pdev);
459*4882a593Smuzhiyun 	struct dma_chan *chan;
460*4882a593Smuzhiyun 	int ret;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/*
463*4882a593Smuzhiyun 	 * Before reaching here, almost all descriptors have been freed by the
464*4882a593Smuzhiyun 	 * ->device_free_chan_resources() hook. However, each channel might
465*4882a593Smuzhiyun 	 * be still holding one descriptor that was on-flight at that moment.
466*4882a593Smuzhiyun 	 * Terminate it to make sure this hardware is no longer running. Then,
467*4882a593Smuzhiyun 	 * free the channel resources once again to avoid memory leak.
468*4882a593Smuzhiyun 	 */
469*4882a593Smuzhiyun 	list_for_each_entry(chan, &mdev->ddev.channels, device_node) {
470*4882a593Smuzhiyun 		ret = dmaengine_terminate_sync(chan);
471*4882a593Smuzhiyun 		if (ret)
472*4882a593Smuzhiyun 			return ret;
473*4882a593Smuzhiyun 		uniphier_mdmac_free_chan_resources(chan);
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	of_dma_controller_free(pdev->dev.of_node);
477*4882a593Smuzhiyun 	dma_async_device_unregister(&mdev->ddev);
478*4882a593Smuzhiyun 	clk_disable_unprepare(mdev->clk);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	return 0;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun static const struct of_device_id uniphier_mdmac_match[] = {
484*4882a593Smuzhiyun 	{ .compatible = "socionext,uniphier-mio-dmac" },
485*4882a593Smuzhiyun 	{ /* sentinel */ }
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, uniphier_mdmac_match);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun static struct platform_driver uniphier_mdmac_driver = {
490*4882a593Smuzhiyun 	.probe = uniphier_mdmac_probe,
491*4882a593Smuzhiyun 	.remove = uniphier_mdmac_remove,
492*4882a593Smuzhiyun 	.driver = {
493*4882a593Smuzhiyun 		.name = "uniphier-mio-dmac",
494*4882a593Smuzhiyun 		.of_match_table = uniphier_mdmac_match,
495*4882a593Smuzhiyun 	},
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun module_platform_driver(uniphier_mdmac_driver);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun MODULE_AUTHOR("Masahiro Yamada <yamada.masahiro@socionext.com>");
500*4882a593Smuzhiyun MODULE_DESCRIPTION("UniPhier MIO DMAC driver");
501*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
502